xref: /OK3568_Linux_fs/kernel/drivers/ata/ahci_sunxi.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Allwinner sunxi AHCI SATA platform driver
4*4882a593Smuzhiyun  * Copyright 2013 Olliver Schinagl <oliver@schinagl.nl>
5*4882a593Smuzhiyun  * Copyright 2014 Hans de Goede <hdegoede@redhat.com>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * based on the AHCI SATA platform driver by Jeff Garzik and Anton Vorontsov
8*4882a593Smuzhiyun  * Based on code from Allwinner Technology Co., Ltd. <www.allwinnertech.com>,
9*4882a593Smuzhiyun  * Daniel Wang <danielwang@allwinnertech.com>
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/ahci_platform.h>
13*4882a593Smuzhiyun #include <linux/clk.h>
14*4882a593Smuzhiyun #include <linux/errno.h>
15*4882a593Smuzhiyun #include <linux/kernel.h>
16*4882a593Smuzhiyun #include <linux/module.h>
17*4882a593Smuzhiyun #include <linux/of_device.h>
18*4882a593Smuzhiyun #include <linux/platform_device.h>
19*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
20*4882a593Smuzhiyun #include "ahci.h"
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #define DRV_NAME "ahci-sunxi"
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun /* Insmod parameters */
25*4882a593Smuzhiyun static bool enable_pmp;
26*4882a593Smuzhiyun module_param(enable_pmp, bool, 0);
27*4882a593Smuzhiyun MODULE_PARM_DESC(enable_pmp,
28*4882a593Smuzhiyun 	"Enable support for sata port multipliers, only use if you use a pmp!");
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #define AHCI_BISTAFR	0x00a0
31*4882a593Smuzhiyun #define AHCI_BISTCR	0x00a4
32*4882a593Smuzhiyun #define AHCI_BISTFCTR	0x00a8
33*4882a593Smuzhiyun #define AHCI_BISTSR	0x00ac
34*4882a593Smuzhiyun #define AHCI_BISTDECR	0x00b0
35*4882a593Smuzhiyun #define AHCI_DIAGNR0	0x00b4
36*4882a593Smuzhiyun #define AHCI_DIAGNR1	0x00b8
37*4882a593Smuzhiyun #define AHCI_OOBR	0x00bc
38*4882a593Smuzhiyun #define AHCI_PHYCS0R	0x00c0
39*4882a593Smuzhiyun #define AHCI_PHYCS1R	0x00c4
40*4882a593Smuzhiyun #define AHCI_PHYCS2R	0x00c8
41*4882a593Smuzhiyun #define AHCI_TIMER1MS	0x00e0
42*4882a593Smuzhiyun #define AHCI_GPARAM1R	0x00e8
43*4882a593Smuzhiyun #define AHCI_GPARAM2R	0x00ec
44*4882a593Smuzhiyun #define AHCI_PPARAMR	0x00f0
45*4882a593Smuzhiyun #define AHCI_TESTR	0x00f4
46*4882a593Smuzhiyun #define AHCI_VERSIONR	0x00f8
47*4882a593Smuzhiyun #define AHCI_IDR	0x00fc
48*4882a593Smuzhiyun #define AHCI_RWCR	0x00fc
49*4882a593Smuzhiyun #define AHCI_P0DMACR	0x0170
50*4882a593Smuzhiyun #define AHCI_P0PHYCR	0x0178
51*4882a593Smuzhiyun #define AHCI_P0PHYSR	0x017c
52*4882a593Smuzhiyun 
sunxi_clrbits(void __iomem * reg,u32 clr_val)53*4882a593Smuzhiyun static void sunxi_clrbits(void __iomem *reg, u32 clr_val)
54*4882a593Smuzhiyun {
55*4882a593Smuzhiyun 	u32 reg_val;
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 	reg_val = readl(reg);
58*4882a593Smuzhiyun 	reg_val &= ~(clr_val);
59*4882a593Smuzhiyun 	writel(reg_val, reg);
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun 
sunxi_setbits(void __iomem * reg,u32 set_val)62*4882a593Smuzhiyun static void sunxi_setbits(void __iomem *reg, u32 set_val)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun 	u32 reg_val;
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	reg_val = readl(reg);
67*4882a593Smuzhiyun 	reg_val |= set_val;
68*4882a593Smuzhiyun 	writel(reg_val, reg);
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun 
sunxi_clrsetbits(void __iomem * reg,u32 clr_val,u32 set_val)71*4882a593Smuzhiyun static void sunxi_clrsetbits(void __iomem *reg, u32 clr_val, u32 set_val)
72*4882a593Smuzhiyun {
73*4882a593Smuzhiyun 	u32 reg_val;
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	reg_val = readl(reg);
76*4882a593Smuzhiyun 	reg_val &= ~(clr_val);
77*4882a593Smuzhiyun 	reg_val |= set_val;
78*4882a593Smuzhiyun 	writel(reg_val, reg);
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun 
sunxi_getbits(void __iomem * reg,u8 mask,u8 shift)81*4882a593Smuzhiyun static u32 sunxi_getbits(void __iomem *reg, u8 mask, u8 shift)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun 	return (readl(reg) >> shift) & mask;
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun 
ahci_sunxi_phy_init(struct device * dev,void __iomem * reg_base)86*4882a593Smuzhiyun static int ahci_sunxi_phy_init(struct device *dev, void __iomem *reg_base)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun 	u32 reg_val;
89*4882a593Smuzhiyun 	int timeout;
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	/* This magic is from the original code */
92*4882a593Smuzhiyun 	writel(0, reg_base + AHCI_RWCR);
93*4882a593Smuzhiyun 	msleep(5);
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	sunxi_setbits(reg_base + AHCI_PHYCS1R, BIT(19));
96*4882a593Smuzhiyun 	sunxi_clrsetbits(reg_base + AHCI_PHYCS0R,
97*4882a593Smuzhiyun 			 (0x7 << 24),
98*4882a593Smuzhiyun 			 (0x5 << 24) | BIT(23) | BIT(18));
99*4882a593Smuzhiyun 	sunxi_clrsetbits(reg_base + AHCI_PHYCS1R,
100*4882a593Smuzhiyun 			 (0x3 << 16) | (0x1f << 8) | (0x3 << 6),
101*4882a593Smuzhiyun 			 (0x2 << 16) | (0x6 << 8) | (0x2 << 6));
102*4882a593Smuzhiyun 	sunxi_setbits(reg_base + AHCI_PHYCS1R, BIT(28) | BIT(15));
103*4882a593Smuzhiyun 	sunxi_clrbits(reg_base + AHCI_PHYCS1R, BIT(19));
104*4882a593Smuzhiyun 	sunxi_clrsetbits(reg_base + AHCI_PHYCS0R,
105*4882a593Smuzhiyun 			 (0x7 << 20), (0x3 << 20));
106*4882a593Smuzhiyun 	sunxi_clrsetbits(reg_base + AHCI_PHYCS2R,
107*4882a593Smuzhiyun 			 (0x1f << 5), (0x19 << 5));
108*4882a593Smuzhiyun 	msleep(5);
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	sunxi_setbits(reg_base + AHCI_PHYCS0R, (0x1 << 19));
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	timeout = 250; /* Power up takes aprox 50 us */
113*4882a593Smuzhiyun 	do {
114*4882a593Smuzhiyun 		reg_val = sunxi_getbits(reg_base + AHCI_PHYCS0R, 0x7, 28);
115*4882a593Smuzhiyun 		if (reg_val == 0x02)
116*4882a593Smuzhiyun 			break;
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 		if (--timeout == 0) {
119*4882a593Smuzhiyun 			dev_err(dev, "PHY power up failed.\n");
120*4882a593Smuzhiyun 			return -EIO;
121*4882a593Smuzhiyun 		}
122*4882a593Smuzhiyun 		udelay(1);
123*4882a593Smuzhiyun 	} while (1);
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	sunxi_setbits(reg_base + AHCI_PHYCS2R, (0x1 << 24));
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	timeout = 100; /* Calibration takes aprox 10 us */
128*4882a593Smuzhiyun 	do {
129*4882a593Smuzhiyun 		reg_val = sunxi_getbits(reg_base + AHCI_PHYCS2R, 0x1, 24);
130*4882a593Smuzhiyun 		if (reg_val == 0x00)
131*4882a593Smuzhiyun 			break;
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 		if (--timeout == 0) {
134*4882a593Smuzhiyun 			dev_err(dev, "PHY calibration failed.\n");
135*4882a593Smuzhiyun 			return -EIO;
136*4882a593Smuzhiyun 		}
137*4882a593Smuzhiyun 		udelay(1);
138*4882a593Smuzhiyun 	} while (1);
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	msleep(15);
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	writel(0x7, reg_base + AHCI_RWCR);
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	return 0;
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun 
ahci_sunxi_start_engine(struct ata_port * ap)147*4882a593Smuzhiyun static void ahci_sunxi_start_engine(struct ata_port *ap)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun 	void __iomem *port_mmio = ahci_port_base(ap);
150*4882a593Smuzhiyun 	struct ahci_host_priv *hpriv = ap->host->private_data;
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	/* Setup DMA before DMA start
153*4882a593Smuzhiyun 	 *
154*4882a593Smuzhiyun 	 * NOTE: A similar SoC with SATA/AHCI by Texas Instruments documents
155*4882a593Smuzhiyun 	 *   this Vendor Specific Port (P0DMACR, aka PxDMACR) in its
156*4882a593Smuzhiyun 	 *   User's Guide document (TMS320C674x/OMAP-L1x Processor
157*4882a593Smuzhiyun 	 *   Serial ATA (SATA) Controller, Literature Number: SPRUGJ8C,
158*4882a593Smuzhiyun 	 *   March 2011, Chapter 4.33 Port DMA Control Register (P0DMACR),
159*4882a593Smuzhiyun 	 *   p.68, https://www.ti.com/lit/ug/sprugj8c/sprugj8c.pdf)
160*4882a593Smuzhiyun 	 *   as equivalent to the following struct:
161*4882a593Smuzhiyun 	 *
162*4882a593Smuzhiyun 	 *   struct AHCI_P0DMACR_t
163*4882a593Smuzhiyun 	 *   {
164*4882a593Smuzhiyun 	 *     unsigned TXTS     : 4;
165*4882a593Smuzhiyun 	 *     unsigned RXTS     : 4;
166*4882a593Smuzhiyun 	 *     unsigned TXABL    : 4;
167*4882a593Smuzhiyun 	 *     unsigned RXABL    : 4;
168*4882a593Smuzhiyun 	 *     unsigned Reserved : 16;
169*4882a593Smuzhiyun 	 *   };
170*4882a593Smuzhiyun 	 *
171*4882a593Smuzhiyun 	 *   TXTS: Transmit Transaction Size (TX_TRANSACTION_SIZE).
172*4882a593Smuzhiyun 	 *     This field defines the DMA transaction size in DWORDs for
173*4882a593Smuzhiyun 	 *     transmit (system bus read, device write) operation. [...]
174*4882a593Smuzhiyun 	 *
175*4882a593Smuzhiyun 	 *   RXTS: Receive Transaction Size (RX_TRANSACTION_SIZE).
176*4882a593Smuzhiyun 	 *     This field defines the Port DMA transaction size in DWORDs
177*4882a593Smuzhiyun 	 *     for receive (system bus write, device read) operation. [...]
178*4882a593Smuzhiyun 	 *
179*4882a593Smuzhiyun 	 *   TXABL: Transmit Burst Limit.
180*4882a593Smuzhiyun 	 *     This field allows software to limit the VBUSP master read
181*4882a593Smuzhiyun 	 *     burst size. [...]
182*4882a593Smuzhiyun 	 *
183*4882a593Smuzhiyun 	 *   RXABL: Receive Burst Limit.
184*4882a593Smuzhiyun 	 *     Allows software to limit the VBUSP master write burst
185*4882a593Smuzhiyun 	 *     size. [...]
186*4882a593Smuzhiyun 	 *
187*4882a593Smuzhiyun 	 *   Reserved: Reserved.
188*4882a593Smuzhiyun 	 *
189*4882a593Smuzhiyun 	 *
190*4882a593Smuzhiyun 	 * NOTE: According to the above document, the following alternative
191*4882a593Smuzhiyun 	 *   to the code below could perhaps be a better option
192*4882a593Smuzhiyun 	 *   (or preparation) for possible further improvements later:
193*4882a593Smuzhiyun 	 *     sunxi_clrsetbits(hpriv->mmio + AHCI_P0DMACR, 0x0000ffff,
194*4882a593Smuzhiyun 	 *		0x00000033);
195*4882a593Smuzhiyun 	 */
196*4882a593Smuzhiyun 	sunxi_clrsetbits(hpriv->mmio + AHCI_P0DMACR, 0x0000ffff, 0x00004433);
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	/* Start DMA */
199*4882a593Smuzhiyun 	sunxi_setbits(port_mmio + PORT_CMD, PORT_CMD_START);
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun static const struct ata_port_info ahci_sunxi_port_info = {
203*4882a593Smuzhiyun 	.flags		= AHCI_FLAG_COMMON | ATA_FLAG_NCQ | ATA_FLAG_NO_DIPM,
204*4882a593Smuzhiyun 	.pio_mask	= ATA_PIO4,
205*4882a593Smuzhiyun 	.udma_mask	= ATA_UDMA6,
206*4882a593Smuzhiyun 	.port_ops	= &ahci_platform_ops,
207*4882a593Smuzhiyun };
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun static struct scsi_host_template ahci_platform_sht = {
210*4882a593Smuzhiyun 	AHCI_SHT(DRV_NAME),
211*4882a593Smuzhiyun };
212*4882a593Smuzhiyun 
ahci_sunxi_probe(struct platform_device * pdev)213*4882a593Smuzhiyun static int ahci_sunxi_probe(struct platform_device *pdev)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
216*4882a593Smuzhiyun 	struct ahci_host_priv *hpriv;
217*4882a593Smuzhiyun 	int rc;
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	hpriv = ahci_platform_get_resources(pdev, AHCI_PLATFORM_GET_RESETS);
220*4882a593Smuzhiyun 	if (IS_ERR(hpriv))
221*4882a593Smuzhiyun 		return PTR_ERR(hpriv);
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	hpriv->start_engine = ahci_sunxi_start_engine;
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	rc = ahci_platform_enable_resources(hpriv);
226*4882a593Smuzhiyun 	if (rc)
227*4882a593Smuzhiyun 		return rc;
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	rc = ahci_sunxi_phy_init(dev, hpriv->mmio);
230*4882a593Smuzhiyun 	if (rc)
231*4882a593Smuzhiyun 		goto disable_resources;
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	hpriv->flags = AHCI_HFLAG_32BIT_ONLY | AHCI_HFLAG_NO_MSI |
234*4882a593Smuzhiyun 		       AHCI_HFLAG_YES_NCQ;
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	/*
237*4882a593Smuzhiyun 	 * The sunxi sata controller seems to be unable to successfully do a
238*4882a593Smuzhiyun 	 * soft reset if no pmp is attached, so disable pmp use unless
239*4882a593Smuzhiyun 	 * requested, otherwise directly attached disks do not work.
240*4882a593Smuzhiyun 	 */
241*4882a593Smuzhiyun 	if (!enable_pmp)
242*4882a593Smuzhiyun 		hpriv->flags |= AHCI_HFLAG_NO_PMP;
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	rc = ahci_platform_init_host(pdev, hpriv, &ahci_sunxi_port_info,
245*4882a593Smuzhiyun 				     &ahci_platform_sht);
246*4882a593Smuzhiyun 	if (rc)
247*4882a593Smuzhiyun 		goto disable_resources;
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	return 0;
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun disable_resources:
252*4882a593Smuzhiyun 	ahci_platform_disable_resources(hpriv);
253*4882a593Smuzhiyun 	return rc;
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
ahci_sunxi_resume(struct device * dev)257*4882a593Smuzhiyun static int ahci_sunxi_resume(struct device *dev)
258*4882a593Smuzhiyun {
259*4882a593Smuzhiyun 	struct ata_host *host = dev_get_drvdata(dev);
260*4882a593Smuzhiyun 	struct ahci_host_priv *hpriv = host->private_data;
261*4882a593Smuzhiyun 	int rc;
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	rc = ahci_platform_enable_resources(hpriv);
264*4882a593Smuzhiyun 	if (rc)
265*4882a593Smuzhiyun 		return rc;
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	rc = ahci_sunxi_phy_init(dev, hpriv->mmio);
268*4882a593Smuzhiyun 	if (rc)
269*4882a593Smuzhiyun 		goto disable_resources;
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	rc = ahci_platform_resume_host(dev);
272*4882a593Smuzhiyun 	if (rc)
273*4882a593Smuzhiyun 		goto disable_resources;
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	return 0;
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun disable_resources:
278*4882a593Smuzhiyun 	ahci_platform_disable_resources(hpriv);
279*4882a593Smuzhiyun 	return rc;
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun #endif
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(ahci_sunxi_pm_ops, ahci_platform_suspend,
284*4882a593Smuzhiyun 			 ahci_sunxi_resume);
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun static const struct of_device_id ahci_sunxi_of_match[] = {
287*4882a593Smuzhiyun 	{ .compatible = "allwinner,sun4i-a10-ahci", },
288*4882a593Smuzhiyun 	{ .compatible = "allwinner,sun8i-r40-ahci", },
289*4882a593Smuzhiyun 	{ },
290*4882a593Smuzhiyun };
291*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, ahci_sunxi_of_match);
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun static struct platform_driver ahci_sunxi_driver = {
294*4882a593Smuzhiyun 	.probe = ahci_sunxi_probe,
295*4882a593Smuzhiyun 	.remove = ata_platform_remove_one,
296*4882a593Smuzhiyun 	.driver = {
297*4882a593Smuzhiyun 		.name = DRV_NAME,
298*4882a593Smuzhiyun 		.of_match_table = ahci_sunxi_of_match,
299*4882a593Smuzhiyun 		.pm = &ahci_sunxi_pm_ops,
300*4882a593Smuzhiyun 	},
301*4882a593Smuzhiyun };
302*4882a593Smuzhiyun module_platform_driver(ahci_sunxi_driver);
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun MODULE_DESCRIPTION("Allwinner sunxi AHCI SATA driver");
305*4882a593Smuzhiyun MODULE_AUTHOR("Olliver Schinagl <oliver@schinagl.nl>");
306*4882a593Smuzhiyun MODULE_LICENSE("GPL");
307