1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Freescale QorIQ AHCI SATA platform driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2015 Freescale, Inc.
6*4882a593Smuzhiyun * Tang Yuantian <Yuantian.Tang@freescale.com>
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/acpi.h>
10*4882a593Smuzhiyun #include <linux/kernel.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/pm.h>
13*4882a593Smuzhiyun #include <linux/ahci_platform.h>
14*4882a593Smuzhiyun #include <linux/device.h>
15*4882a593Smuzhiyun #include <linux/of_address.h>
16*4882a593Smuzhiyun #include <linux/of.h>
17*4882a593Smuzhiyun #include <linux/of_device.h>
18*4882a593Smuzhiyun #include <linux/platform_device.h>
19*4882a593Smuzhiyun #include <linux/libata.h>
20*4882a593Smuzhiyun #include "ahci.h"
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #define DRV_NAME "ahci-qoriq"
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun /* port register definition */
25*4882a593Smuzhiyun #define PORT_PHY1 0xA8
26*4882a593Smuzhiyun #define PORT_PHY2 0xAC
27*4882a593Smuzhiyun #define PORT_PHY3 0xB0
28*4882a593Smuzhiyun #define PORT_PHY4 0xB4
29*4882a593Smuzhiyun #define PORT_PHY5 0xB8
30*4882a593Smuzhiyun #define PORT_AXICC 0xBC
31*4882a593Smuzhiyun #define PORT_TRANS 0xC8
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun /* port register default value */
34*4882a593Smuzhiyun #define AHCI_PORT_PHY_1_CFG 0xa003fffe
35*4882a593Smuzhiyun #define AHCI_PORT_PHY2_CFG 0x28184d1f
36*4882a593Smuzhiyun #define AHCI_PORT_PHY3_CFG 0x0e081509
37*4882a593Smuzhiyun #define AHCI_PORT_TRANS_CFG 0x08000029
38*4882a593Smuzhiyun #define AHCI_PORT_AXICC_CFG 0x3fffffff
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun /* for ls1021a */
41*4882a593Smuzhiyun #define LS1021A_PORT_PHY2 0x28183414
42*4882a593Smuzhiyun #define LS1021A_PORT_PHY3 0x0e080e06
43*4882a593Smuzhiyun #define LS1021A_PORT_PHY4 0x064a080b
44*4882a593Smuzhiyun #define LS1021A_PORT_PHY5 0x2aa86470
45*4882a593Smuzhiyun #define LS1021A_AXICC_ADDR 0xC0
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #define SATA_ECC_DISABLE 0x00020000
48*4882a593Smuzhiyun #define ECC_DIS_ARMV8_CH2 0x80000000
49*4882a593Smuzhiyun #define ECC_DIS_LS1088A 0x40000000
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun enum ahci_qoriq_type {
52*4882a593Smuzhiyun AHCI_LS1021A,
53*4882a593Smuzhiyun AHCI_LS1028A,
54*4882a593Smuzhiyun AHCI_LS1043A,
55*4882a593Smuzhiyun AHCI_LS2080A,
56*4882a593Smuzhiyun AHCI_LS1046A,
57*4882a593Smuzhiyun AHCI_LS1088A,
58*4882a593Smuzhiyun AHCI_LS2088A,
59*4882a593Smuzhiyun AHCI_LX2160A,
60*4882a593Smuzhiyun };
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun struct ahci_qoriq_priv {
63*4882a593Smuzhiyun struct ccsr_ahci *reg_base;
64*4882a593Smuzhiyun enum ahci_qoriq_type type;
65*4882a593Smuzhiyun void __iomem *ecc_addr;
66*4882a593Smuzhiyun bool is_dmacoherent;
67*4882a593Smuzhiyun };
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun static bool ecc_initialized;
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun static const struct of_device_id ahci_qoriq_of_match[] = {
72*4882a593Smuzhiyun { .compatible = "fsl,ls1021a-ahci", .data = (void *)AHCI_LS1021A},
73*4882a593Smuzhiyun { .compatible = "fsl,ls1028a-ahci", .data = (void *)AHCI_LS1028A},
74*4882a593Smuzhiyun { .compatible = "fsl,ls1043a-ahci", .data = (void *)AHCI_LS1043A},
75*4882a593Smuzhiyun { .compatible = "fsl,ls2080a-ahci", .data = (void *)AHCI_LS2080A},
76*4882a593Smuzhiyun { .compatible = "fsl,ls1046a-ahci", .data = (void *)AHCI_LS1046A},
77*4882a593Smuzhiyun { .compatible = "fsl,ls1088a-ahci", .data = (void *)AHCI_LS1088A},
78*4882a593Smuzhiyun { .compatible = "fsl,ls2088a-ahci", .data = (void *)AHCI_LS2088A},
79*4882a593Smuzhiyun { .compatible = "fsl,lx2160a-ahci", .data = (void *)AHCI_LX2160A},
80*4882a593Smuzhiyun {},
81*4882a593Smuzhiyun };
82*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, ahci_qoriq_of_match);
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun static const struct acpi_device_id ahci_qoriq_acpi_match[] = {
85*4882a593Smuzhiyun {"NXP0004", .driver_data = (kernel_ulong_t)AHCI_LX2160A},
86*4882a593Smuzhiyun { }
87*4882a593Smuzhiyun };
88*4882a593Smuzhiyun MODULE_DEVICE_TABLE(acpi, ahci_qoriq_acpi_match);
89*4882a593Smuzhiyun
ahci_qoriq_hardreset(struct ata_link * link,unsigned int * class,unsigned long deadline)90*4882a593Smuzhiyun static int ahci_qoriq_hardreset(struct ata_link *link, unsigned int *class,
91*4882a593Smuzhiyun unsigned long deadline)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun const unsigned long *timing = sata_ehc_deb_timing(&link->eh_context);
94*4882a593Smuzhiyun void __iomem *port_mmio = ahci_port_base(link->ap);
95*4882a593Smuzhiyun u32 px_cmd, px_is, px_val;
96*4882a593Smuzhiyun struct ata_port *ap = link->ap;
97*4882a593Smuzhiyun struct ahci_port_priv *pp = ap->private_data;
98*4882a593Smuzhiyun struct ahci_host_priv *hpriv = ap->host->private_data;
99*4882a593Smuzhiyun struct ahci_qoriq_priv *qoriq_priv = hpriv->plat_data;
100*4882a593Smuzhiyun u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
101*4882a593Smuzhiyun struct ata_taskfile tf;
102*4882a593Smuzhiyun bool online;
103*4882a593Smuzhiyun int rc;
104*4882a593Smuzhiyun bool ls1021a_workaround = (qoriq_priv->type == AHCI_LS1021A);
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun DPRINTK("ENTER\n");
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun hpriv->stop_engine(ap);
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun /*
111*4882a593Smuzhiyun * There is a errata on ls1021a Rev1.0 and Rev2.0 which is:
112*4882a593Smuzhiyun * A-009042: The device detection initialization sequence
113*4882a593Smuzhiyun * mistakenly resets some registers.
114*4882a593Smuzhiyun *
115*4882a593Smuzhiyun * Workaround for this is:
116*4882a593Smuzhiyun * The software should read and store PxCMD and PxIS values
117*4882a593Smuzhiyun * before issuing the device detection initialization sequence.
118*4882a593Smuzhiyun * After the sequence is complete, software should restore the
119*4882a593Smuzhiyun * PxCMD and PxIS with the stored values.
120*4882a593Smuzhiyun */
121*4882a593Smuzhiyun if (ls1021a_workaround) {
122*4882a593Smuzhiyun px_cmd = readl(port_mmio + PORT_CMD);
123*4882a593Smuzhiyun px_is = readl(port_mmio + PORT_IRQ_STAT);
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun /* clear D2H reception area to properly wait for D2H FIS */
127*4882a593Smuzhiyun ata_tf_init(link->device, &tf);
128*4882a593Smuzhiyun tf.command = ATA_BUSY;
129*4882a593Smuzhiyun ata_tf_to_fis(&tf, 0, 0, d2h_fis);
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun rc = sata_link_hardreset(link, timing, deadline, &online,
132*4882a593Smuzhiyun ahci_check_ready);
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun /* restore the PxCMD and PxIS on ls1021 */
135*4882a593Smuzhiyun if (ls1021a_workaround) {
136*4882a593Smuzhiyun px_val = readl(port_mmio + PORT_CMD);
137*4882a593Smuzhiyun if (px_val != px_cmd)
138*4882a593Smuzhiyun writel(px_cmd, port_mmio + PORT_CMD);
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun px_val = readl(port_mmio + PORT_IRQ_STAT);
141*4882a593Smuzhiyun if (px_val != px_is)
142*4882a593Smuzhiyun writel(px_is, port_mmio + PORT_IRQ_STAT);
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun hpriv->start_engine(ap);
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun if (online)
148*4882a593Smuzhiyun *class = ahci_dev_classify(ap);
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
151*4882a593Smuzhiyun return rc;
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun static struct ata_port_operations ahci_qoriq_ops = {
155*4882a593Smuzhiyun .inherits = &ahci_ops,
156*4882a593Smuzhiyun .hardreset = ahci_qoriq_hardreset,
157*4882a593Smuzhiyun };
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun static const struct ata_port_info ahci_qoriq_port_info = {
160*4882a593Smuzhiyun .flags = AHCI_FLAG_COMMON | ATA_FLAG_NCQ,
161*4882a593Smuzhiyun .pio_mask = ATA_PIO4,
162*4882a593Smuzhiyun .udma_mask = ATA_UDMA6,
163*4882a593Smuzhiyun .port_ops = &ahci_qoriq_ops,
164*4882a593Smuzhiyun };
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun static struct scsi_host_template ahci_qoriq_sht = {
167*4882a593Smuzhiyun AHCI_SHT(DRV_NAME),
168*4882a593Smuzhiyun };
169*4882a593Smuzhiyun
ahci_qoriq_phy_init(struct ahci_host_priv * hpriv)170*4882a593Smuzhiyun static int ahci_qoriq_phy_init(struct ahci_host_priv *hpriv)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun struct ahci_qoriq_priv *qpriv = hpriv->plat_data;
173*4882a593Smuzhiyun void __iomem *reg_base = hpriv->mmio;
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun switch (qpriv->type) {
176*4882a593Smuzhiyun case AHCI_LS1021A:
177*4882a593Smuzhiyun if (!(qpriv->ecc_addr || ecc_initialized))
178*4882a593Smuzhiyun return -EINVAL;
179*4882a593Smuzhiyun else if (qpriv->ecc_addr && !ecc_initialized)
180*4882a593Smuzhiyun writel(SATA_ECC_DISABLE, qpriv->ecc_addr);
181*4882a593Smuzhiyun writel(AHCI_PORT_PHY_1_CFG, reg_base + PORT_PHY1);
182*4882a593Smuzhiyun writel(LS1021A_PORT_PHY2, reg_base + PORT_PHY2);
183*4882a593Smuzhiyun writel(LS1021A_PORT_PHY3, reg_base + PORT_PHY3);
184*4882a593Smuzhiyun writel(LS1021A_PORT_PHY4, reg_base + PORT_PHY4);
185*4882a593Smuzhiyun writel(LS1021A_PORT_PHY5, reg_base + PORT_PHY5);
186*4882a593Smuzhiyun writel(AHCI_PORT_TRANS_CFG, reg_base + PORT_TRANS);
187*4882a593Smuzhiyun if (qpriv->is_dmacoherent)
188*4882a593Smuzhiyun writel(AHCI_PORT_AXICC_CFG,
189*4882a593Smuzhiyun reg_base + LS1021A_AXICC_ADDR);
190*4882a593Smuzhiyun break;
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun case AHCI_LS1043A:
193*4882a593Smuzhiyun if (!(qpriv->ecc_addr || ecc_initialized))
194*4882a593Smuzhiyun return -EINVAL;
195*4882a593Smuzhiyun else if (qpriv->ecc_addr && !ecc_initialized)
196*4882a593Smuzhiyun writel(readl(qpriv->ecc_addr) |
197*4882a593Smuzhiyun ECC_DIS_ARMV8_CH2,
198*4882a593Smuzhiyun qpriv->ecc_addr);
199*4882a593Smuzhiyun writel(AHCI_PORT_PHY_1_CFG, reg_base + PORT_PHY1);
200*4882a593Smuzhiyun writel(AHCI_PORT_PHY2_CFG, reg_base + PORT_PHY2);
201*4882a593Smuzhiyun writel(AHCI_PORT_PHY3_CFG, reg_base + PORT_PHY3);
202*4882a593Smuzhiyun writel(AHCI_PORT_TRANS_CFG, reg_base + PORT_TRANS);
203*4882a593Smuzhiyun if (qpriv->is_dmacoherent)
204*4882a593Smuzhiyun writel(AHCI_PORT_AXICC_CFG, reg_base + PORT_AXICC);
205*4882a593Smuzhiyun break;
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun case AHCI_LS2080A:
208*4882a593Smuzhiyun writel(AHCI_PORT_PHY_1_CFG, reg_base + PORT_PHY1);
209*4882a593Smuzhiyun writel(AHCI_PORT_PHY2_CFG, reg_base + PORT_PHY2);
210*4882a593Smuzhiyun writel(AHCI_PORT_PHY3_CFG, reg_base + PORT_PHY3);
211*4882a593Smuzhiyun writel(AHCI_PORT_TRANS_CFG, reg_base + PORT_TRANS);
212*4882a593Smuzhiyun if (qpriv->is_dmacoherent)
213*4882a593Smuzhiyun writel(AHCI_PORT_AXICC_CFG, reg_base + PORT_AXICC);
214*4882a593Smuzhiyun break;
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun case AHCI_LS1046A:
217*4882a593Smuzhiyun if (!(qpriv->ecc_addr || ecc_initialized))
218*4882a593Smuzhiyun return -EINVAL;
219*4882a593Smuzhiyun else if (qpriv->ecc_addr && !ecc_initialized)
220*4882a593Smuzhiyun writel(readl(qpriv->ecc_addr) |
221*4882a593Smuzhiyun ECC_DIS_ARMV8_CH2,
222*4882a593Smuzhiyun qpriv->ecc_addr);
223*4882a593Smuzhiyun writel(AHCI_PORT_PHY_1_CFG, reg_base + PORT_PHY1);
224*4882a593Smuzhiyun writel(AHCI_PORT_PHY2_CFG, reg_base + PORT_PHY2);
225*4882a593Smuzhiyun writel(AHCI_PORT_PHY3_CFG, reg_base + PORT_PHY3);
226*4882a593Smuzhiyun writel(AHCI_PORT_TRANS_CFG, reg_base + PORT_TRANS);
227*4882a593Smuzhiyun if (qpriv->is_dmacoherent)
228*4882a593Smuzhiyun writel(AHCI_PORT_AXICC_CFG, reg_base + PORT_AXICC);
229*4882a593Smuzhiyun break;
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun case AHCI_LS1028A:
232*4882a593Smuzhiyun case AHCI_LS1088A:
233*4882a593Smuzhiyun case AHCI_LX2160A:
234*4882a593Smuzhiyun if (!(qpriv->ecc_addr || ecc_initialized))
235*4882a593Smuzhiyun return -EINVAL;
236*4882a593Smuzhiyun else if (qpriv->ecc_addr && !ecc_initialized)
237*4882a593Smuzhiyun writel(readl(qpriv->ecc_addr) |
238*4882a593Smuzhiyun ECC_DIS_LS1088A,
239*4882a593Smuzhiyun qpriv->ecc_addr);
240*4882a593Smuzhiyun writel(AHCI_PORT_PHY_1_CFG, reg_base + PORT_PHY1);
241*4882a593Smuzhiyun writel(AHCI_PORT_PHY2_CFG, reg_base + PORT_PHY2);
242*4882a593Smuzhiyun writel(AHCI_PORT_PHY3_CFG, reg_base + PORT_PHY3);
243*4882a593Smuzhiyun writel(AHCI_PORT_TRANS_CFG, reg_base + PORT_TRANS);
244*4882a593Smuzhiyun if (qpriv->is_dmacoherent)
245*4882a593Smuzhiyun writel(AHCI_PORT_AXICC_CFG, reg_base + PORT_AXICC);
246*4882a593Smuzhiyun break;
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun case AHCI_LS2088A:
249*4882a593Smuzhiyun writel(AHCI_PORT_PHY_1_CFG, reg_base + PORT_PHY1);
250*4882a593Smuzhiyun writel(AHCI_PORT_PHY2_CFG, reg_base + PORT_PHY2);
251*4882a593Smuzhiyun writel(AHCI_PORT_PHY3_CFG, reg_base + PORT_PHY3);
252*4882a593Smuzhiyun writel(AHCI_PORT_TRANS_CFG, reg_base + PORT_TRANS);
253*4882a593Smuzhiyun if (qpriv->is_dmacoherent)
254*4882a593Smuzhiyun writel(AHCI_PORT_AXICC_CFG, reg_base + PORT_AXICC);
255*4882a593Smuzhiyun break;
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun ecc_initialized = true;
259*4882a593Smuzhiyun return 0;
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun
ahci_qoriq_probe(struct platform_device * pdev)262*4882a593Smuzhiyun static int ahci_qoriq_probe(struct platform_device *pdev)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node;
265*4882a593Smuzhiyun const struct acpi_device_id *acpi_id;
266*4882a593Smuzhiyun struct device *dev = &pdev->dev;
267*4882a593Smuzhiyun struct ahci_host_priv *hpriv;
268*4882a593Smuzhiyun struct ahci_qoriq_priv *qoriq_priv;
269*4882a593Smuzhiyun const struct of_device_id *of_id;
270*4882a593Smuzhiyun struct resource *res;
271*4882a593Smuzhiyun int rc;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun hpriv = ahci_platform_get_resources(pdev, 0);
274*4882a593Smuzhiyun if (IS_ERR(hpriv))
275*4882a593Smuzhiyun return PTR_ERR(hpriv);
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun of_id = of_match_node(ahci_qoriq_of_match, np);
278*4882a593Smuzhiyun acpi_id = acpi_match_device(ahci_qoriq_acpi_match, &pdev->dev);
279*4882a593Smuzhiyun if (!(of_id || acpi_id))
280*4882a593Smuzhiyun return -ENODEV;
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun qoriq_priv = devm_kzalloc(dev, sizeof(*qoriq_priv), GFP_KERNEL);
283*4882a593Smuzhiyun if (!qoriq_priv)
284*4882a593Smuzhiyun return -ENOMEM;
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun if (of_id)
287*4882a593Smuzhiyun qoriq_priv->type = (enum ahci_qoriq_type)of_id->data;
288*4882a593Smuzhiyun else
289*4882a593Smuzhiyun qoriq_priv->type = (enum ahci_qoriq_type)acpi_id->driver_data;
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun if (unlikely(!ecc_initialized)) {
292*4882a593Smuzhiyun res = platform_get_resource_byname(pdev,
293*4882a593Smuzhiyun IORESOURCE_MEM,
294*4882a593Smuzhiyun "sata-ecc");
295*4882a593Smuzhiyun if (res) {
296*4882a593Smuzhiyun qoriq_priv->ecc_addr =
297*4882a593Smuzhiyun devm_ioremap_resource(dev, res);
298*4882a593Smuzhiyun if (IS_ERR(qoriq_priv->ecc_addr))
299*4882a593Smuzhiyun return PTR_ERR(qoriq_priv->ecc_addr);
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun if (device_get_dma_attr(&pdev->dev) == DEV_DMA_COHERENT)
304*4882a593Smuzhiyun qoriq_priv->is_dmacoherent = true;
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun rc = ahci_platform_enable_resources(hpriv);
307*4882a593Smuzhiyun if (rc)
308*4882a593Smuzhiyun return rc;
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun hpriv->plat_data = qoriq_priv;
311*4882a593Smuzhiyun rc = ahci_qoriq_phy_init(hpriv);
312*4882a593Smuzhiyun if (rc)
313*4882a593Smuzhiyun goto disable_resources;
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun rc = ahci_platform_init_host(pdev, hpriv, &ahci_qoriq_port_info,
316*4882a593Smuzhiyun &ahci_qoriq_sht);
317*4882a593Smuzhiyun if (rc)
318*4882a593Smuzhiyun goto disable_resources;
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun return 0;
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun disable_resources:
323*4882a593Smuzhiyun ahci_platform_disable_resources(hpriv);
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun return rc;
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
ahci_qoriq_resume(struct device * dev)329*4882a593Smuzhiyun static int ahci_qoriq_resume(struct device *dev)
330*4882a593Smuzhiyun {
331*4882a593Smuzhiyun struct ata_host *host = dev_get_drvdata(dev);
332*4882a593Smuzhiyun struct ahci_host_priv *hpriv = host->private_data;
333*4882a593Smuzhiyun int rc;
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun rc = ahci_platform_enable_resources(hpriv);
336*4882a593Smuzhiyun if (rc)
337*4882a593Smuzhiyun return rc;
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun rc = ahci_qoriq_phy_init(hpriv);
340*4882a593Smuzhiyun if (rc)
341*4882a593Smuzhiyun goto disable_resources;
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun rc = ahci_platform_resume_host(dev);
344*4882a593Smuzhiyun if (rc)
345*4882a593Smuzhiyun goto disable_resources;
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun /* We resumed so update PM runtime state */
348*4882a593Smuzhiyun pm_runtime_disable(dev);
349*4882a593Smuzhiyun pm_runtime_set_active(dev);
350*4882a593Smuzhiyun pm_runtime_enable(dev);
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun return 0;
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun disable_resources:
355*4882a593Smuzhiyun ahci_platform_disable_resources(hpriv);
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun return rc;
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun #endif
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(ahci_qoriq_pm_ops, ahci_platform_suspend,
362*4882a593Smuzhiyun ahci_qoriq_resume);
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun static struct platform_driver ahci_qoriq_driver = {
365*4882a593Smuzhiyun .probe = ahci_qoriq_probe,
366*4882a593Smuzhiyun .remove = ata_platform_remove_one,
367*4882a593Smuzhiyun .driver = {
368*4882a593Smuzhiyun .name = DRV_NAME,
369*4882a593Smuzhiyun .of_match_table = ahci_qoriq_of_match,
370*4882a593Smuzhiyun .acpi_match_table = ahci_qoriq_acpi_match,
371*4882a593Smuzhiyun .pm = &ahci_qoriq_pm_ops,
372*4882a593Smuzhiyun },
373*4882a593Smuzhiyun };
374*4882a593Smuzhiyun module_platform_driver(ahci_qoriq_driver);
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun MODULE_DESCRIPTION("Freescale QorIQ AHCI SATA platform driver");
377*4882a593Smuzhiyun MODULE_AUTHOR("Tang Yuantian <Yuantian.Tang@freescale.com>");
378*4882a593Smuzhiyun MODULE_LICENSE("GPL");
379