1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * AHCI glue platform driver for Marvell EBU SOCs
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2014 Marvell
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
7*4882a593Smuzhiyun * Marcin Wojtas <mw@semihalf.com>
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * This file is licensed under the terms of the GNU General Public
10*4882a593Smuzhiyun * License version 2. This program is licensed "as is" without any
11*4882a593Smuzhiyun * warranty of any kind, whether express or implied.
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <linux/ahci_platform.h>
15*4882a593Smuzhiyun #include <linux/kernel.h>
16*4882a593Smuzhiyun #include <linux/mbus.h>
17*4882a593Smuzhiyun #include <linux/module.h>
18*4882a593Smuzhiyun #include <linux/of_device.h>
19*4882a593Smuzhiyun #include <linux/platform_device.h>
20*4882a593Smuzhiyun #include "ahci.h"
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #define DRV_NAME "ahci-mvebu"
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define AHCI_VENDOR_SPECIFIC_0_ADDR 0xa0
25*4882a593Smuzhiyun #define AHCI_VENDOR_SPECIFIC_0_DATA 0xa4
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #define AHCI_WINDOW_CTRL(win) (0x60 + ((win) << 4))
28*4882a593Smuzhiyun #define AHCI_WINDOW_BASE(win) (0x64 + ((win) << 4))
29*4882a593Smuzhiyun #define AHCI_WINDOW_SIZE(win) (0x68 + ((win) << 4))
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun struct ahci_mvebu_plat_data {
32*4882a593Smuzhiyun int (*plat_config)(struct ahci_host_priv *hpriv);
33*4882a593Smuzhiyun unsigned int flags;
34*4882a593Smuzhiyun };
35*4882a593Smuzhiyun
ahci_mvebu_mbus_config(struct ahci_host_priv * hpriv,const struct mbus_dram_target_info * dram)36*4882a593Smuzhiyun static void ahci_mvebu_mbus_config(struct ahci_host_priv *hpriv,
37*4882a593Smuzhiyun const struct mbus_dram_target_info *dram)
38*4882a593Smuzhiyun {
39*4882a593Smuzhiyun int i;
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
42*4882a593Smuzhiyun writel(0, hpriv->mmio + AHCI_WINDOW_CTRL(i));
43*4882a593Smuzhiyun writel(0, hpriv->mmio + AHCI_WINDOW_BASE(i));
44*4882a593Smuzhiyun writel(0, hpriv->mmio + AHCI_WINDOW_SIZE(i));
45*4882a593Smuzhiyun }
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun for (i = 0; i < dram->num_cs; i++) {
48*4882a593Smuzhiyun const struct mbus_dram_window *cs = dram->cs + i;
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun writel((cs->mbus_attr << 8) |
51*4882a593Smuzhiyun (dram->mbus_dram_target_id << 4) | 1,
52*4882a593Smuzhiyun hpriv->mmio + AHCI_WINDOW_CTRL(i));
53*4882a593Smuzhiyun writel(cs->base >> 16, hpriv->mmio + AHCI_WINDOW_BASE(i));
54*4882a593Smuzhiyun writel(((cs->size - 1) & 0xffff0000),
55*4882a593Smuzhiyun hpriv->mmio + AHCI_WINDOW_SIZE(i));
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun
ahci_mvebu_regret_option(struct ahci_host_priv * hpriv)59*4882a593Smuzhiyun static void ahci_mvebu_regret_option(struct ahci_host_priv *hpriv)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun /*
62*4882a593Smuzhiyun * Enable the regret bit to allow the SATA unit to regret a
63*4882a593Smuzhiyun * request that didn't receive an acknowlegde and avoid a
64*4882a593Smuzhiyun * deadlock
65*4882a593Smuzhiyun */
66*4882a593Smuzhiyun writel(0x4, hpriv->mmio + AHCI_VENDOR_SPECIFIC_0_ADDR);
67*4882a593Smuzhiyun writel(0x80, hpriv->mmio + AHCI_VENDOR_SPECIFIC_0_DATA);
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun
ahci_mvebu_armada_380_config(struct ahci_host_priv * hpriv)70*4882a593Smuzhiyun static int ahci_mvebu_armada_380_config(struct ahci_host_priv *hpriv)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun const struct mbus_dram_target_info *dram;
73*4882a593Smuzhiyun int rc = 0;
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun dram = mv_mbus_dram_info();
76*4882a593Smuzhiyun if (dram)
77*4882a593Smuzhiyun ahci_mvebu_mbus_config(hpriv, dram);
78*4882a593Smuzhiyun else
79*4882a593Smuzhiyun rc = -ENODEV;
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun ahci_mvebu_regret_option(hpriv);
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun return rc;
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun
ahci_mvebu_armada_3700_config(struct ahci_host_priv * hpriv)86*4882a593Smuzhiyun static int ahci_mvebu_armada_3700_config(struct ahci_host_priv *hpriv)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun u32 reg;
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun writel(0, hpriv->mmio + AHCI_VENDOR_SPECIFIC_0_ADDR);
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun reg = readl(hpriv->mmio + AHCI_VENDOR_SPECIFIC_0_DATA);
93*4882a593Smuzhiyun reg |= BIT(6);
94*4882a593Smuzhiyun writel(reg, hpriv->mmio + AHCI_VENDOR_SPECIFIC_0_DATA);
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun return 0;
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun /**
100*4882a593Smuzhiyun * ahci_mvebu_stop_engine
101*4882a593Smuzhiyun *
102*4882a593Smuzhiyun * @ap: Target ata port
103*4882a593Smuzhiyun *
104*4882a593Smuzhiyun * Errata Ref#226 - SATA Disk HOT swap issue when connected through
105*4882a593Smuzhiyun * Port Multiplier in FIS-based Switching mode.
106*4882a593Smuzhiyun *
107*4882a593Smuzhiyun * To avoid the issue, according to design, the bits[11:8, 0] of
108*4882a593Smuzhiyun * register PxFBS are cleared when Port Command and Status (0x18) bit[0]
109*4882a593Smuzhiyun * changes its value from 1 to 0, i.e. falling edge of Port
110*4882a593Smuzhiyun * Command and Status bit[0] sends PULSE that resets PxFBS
111*4882a593Smuzhiyun * bits[11:8; 0].
112*4882a593Smuzhiyun *
113*4882a593Smuzhiyun * This function is used to override function of "ahci_stop_engine"
114*4882a593Smuzhiyun * from libahci.c by adding the mvebu work around(WA) to save PxFBS
115*4882a593Smuzhiyun * value before the PxCMD ST write of 0, then restore PxFBS value.
116*4882a593Smuzhiyun *
117*4882a593Smuzhiyun * Return: 0 on success; Error code otherwise.
118*4882a593Smuzhiyun */
ahci_mvebu_stop_engine(struct ata_port * ap)119*4882a593Smuzhiyun static int ahci_mvebu_stop_engine(struct ata_port *ap)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun void __iomem *port_mmio = ahci_port_base(ap);
122*4882a593Smuzhiyun u32 tmp, port_fbs;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun tmp = readl(port_mmio + PORT_CMD);
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun /* check if the HBA is idle */
127*4882a593Smuzhiyun if ((tmp & (PORT_CMD_START | PORT_CMD_LIST_ON)) == 0)
128*4882a593Smuzhiyun return 0;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun /* save the port PxFBS register for later restore */
131*4882a593Smuzhiyun port_fbs = readl(port_mmio + PORT_FBS);
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun /* setting HBA to idle */
134*4882a593Smuzhiyun tmp &= ~PORT_CMD_START;
135*4882a593Smuzhiyun writel(tmp, port_mmio + PORT_CMD);
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun /*
138*4882a593Smuzhiyun * bit #15 PxCMD signal doesn't clear PxFBS,
139*4882a593Smuzhiyun * restore the PxFBS register right after clearing the PxCMD ST,
140*4882a593Smuzhiyun * no need to wait for the PxCMD bit #15.
141*4882a593Smuzhiyun */
142*4882a593Smuzhiyun writel(port_fbs, port_mmio + PORT_FBS);
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun /* wait for engine to stop. This could be as long as 500 msec */
145*4882a593Smuzhiyun tmp = ata_wait_register(ap, port_mmio + PORT_CMD,
146*4882a593Smuzhiyun PORT_CMD_LIST_ON, PORT_CMD_LIST_ON, 1, 500);
147*4882a593Smuzhiyun if (tmp & PORT_CMD_LIST_ON)
148*4882a593Smuzhiyun return -EIO;
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun return 0;
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
ahci_mvebu_suspend(struct platform_device * pdev,pm_message_t state)154*4882a593Smuzhiyun static int ahci_mvebu_suspend(struct platform_device *pdev, pm_message_t state)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun return ahci_platform_suspend_host(&pdev->dev);
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun
ahci_mvebu_resume(struct platform_device * pdev)159*4882a593Smuzhiyun static int ahci_mvebu_resume(struct platform_device *pdev)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun struct ata_host *host = platform_get_drvdata(pdev);
162*4882a593Smuzhiyun struct ahci_host_priv *hpriv = host->private_data;
163*4882a593Smuzhiyun const struct ahci_mvebu_plat_data *pdata = hpriv->plat_data;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun pdata->plat_config(hpriv);
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun return ahci_platform_resume_host(&pdev->dev);
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun #else
170*4882a593Smuzhiyun #define ahci_mvebu_suspend NULL
171*4882a593Smuzhiyun #define ahci_mvebu_resume NULL
172*4882a593Smuzhiyun #endif
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun static const struct ata_port_info ahci_mvebu_port_info = {
175*4882a593Smuzhiyun .flags = AHCI_FLAG_COMMON,
176*4882a593Smuzhiyun .pio_mask = ATA_PIO4,
177*4882a593Smuzhiyun .udma_mask = ATA_UDMA6,
178*4882a593Smuzhiyun .port_ops = &ahci_platform_ops,
179*4882a593Smuzhiyun };
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun static struct scsi_host_template ahci_platform_sht = {
182*4882a593Smuzhiyun AHCI_SHT(DRV_NAME),
183*4882a593Smuzhiyun };
184*4882a593Smuzhiyun
ahci_mvebu_probe(struct platform_device * pdev)185*4882a593Smuzhiyun static int ahci_mvebu_probe(struct platform_device *pdev)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun const struct ahci_mvebu_plat_data *pdata;
188*4882a593Smuzhiyun struct ahci_host_priv *hpriv;
189*4882a593Smuzhiyun int rc;
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun pdata = of_device_get_match_data(&pdev->dev);
192*4882a593Smuzhiyun if (!pdata)
193*4882a593Smuzhiyun return -EINVAL;
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun hpriv = ahci_platform_get_resources(pdev, 0);
196*4882a593Smuzhiyun if (IS_ERR(hpriv))
197*4882a593Smuzhiyun return PTR_ERR(hpriv);
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun hpriv->flags |= pdata->flags;
200*4882a593Smuzhiyun hpriv->plat_data = (void *)pdata;
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun rc = ahci_platform_enable_resources(hpriv);
203*4882a593Smuzhiyun if (rc)
204*4882a593Smuzhiyun return rc;
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun hpriv->stop_engine = ahci_mvebu_stop_engine;
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun rc = pdata->plat_config(hpriv);
209*4882a593Smuzhiyun if (rc)
210*4882a593Smuzhiyun goto disable_resources;
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun rc = ahci_platform_init_host(pdev, hpriv, &ahci_mvebu_port_info,
213*4882a593Smuzhiyun &ahci_platform_sht);
214*4882a593Smuzhiyun if (rc)
215*4882a593Smuzhiyun goto disable_resources;
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun return 0;
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun disable_resources:
220*4882a593Smuzhiyun ahci_platform_disable_resources(hpriv);
221*4882a593Smuzhiyun return rc;
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun static const struct ahci_mvebu_plat_data ahci_mvebu_armada_380_plat_data = {
225*4882a593Smuzhiyun .plat_config = ahci_mvebu_armada_380_config,
226*4882a593Smuzhiyun };
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun static const struct ahci_mvebu_plat_data ahci_mvebu_armada_3700_plat_data = {
229*4882a593Smuzhiyun .plat_config = ahci_mvebu_armada_3700_config,
230*4882a593Smuzhiyun .flags = AHCI_HFLAG_SUSPEND_PHYS | AHCI_HFLAG_IGN_NOTSUPP_POWER_ON,
231*4882a593Smuzhiyun };
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun static const struct of_device_id ahci_mvebu_of_match[] = {
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun .compatible = "marvell,armada-380-ahci",
236*4882a593Smuzhiyun .data = &ahci_mvebu_armada_380_plat_data,
237*4882a593Smuzhiyun },
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun .compatible = "marvell,armada-3700-ahci",
240*4882a593Smuzhiyun .data = &ahci_mvebu_armada_3700_plat_data,
241*4882a593Smuzhiyun },
242*4882a593Smuzhiyun { },
243*4882a593Smuzhiyun };
244*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, ahci_mvebu_of_match);
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun static struct platform_driver ahci_mvebu_driver = {
247*4882a593Smuzhiyun .probe = ahci_mvebu_probe,
248*4882a593Smuzhiyun .remove = ata_platform_remove_one,
249*4882a593Smuzhiyun .suspend = ahci_mvebu_suspend,
250*4882a593Smuzhiyun .resume = ahci_mvebu_resume,
251*4882a593Smuzhiyun .driver = {
252*4882a593Smuzhiyun .name = DRV_NAME,
253*4882a593Smuzhiyun .of_match_table = ahci_mvebu_of_match,
254*4882a593Smuzhiyun },
255*4882a593Smuzhiyun };
256*4882a593Smuzhiyun module_platform_driver(ahci_mvebu_driver);
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun MODULE_DESCRIPTION("Marvell EBU AHCI SATA driver");
259*4882a593Smuzhiyun MODULE_AUTHOR("Thomas Petazzoni <thomas.petazzoni@free-electrons.com>, Marcin Wojtas <mw@semihalf.com>");
260*4882a593Smuzhiyun MODULE_LICENSE("GPL");
261*4882a593Smuzhiyun MODULE_ALIAS("platform:ahci_mvebu");
262