xref: /OK3568_Linux_fs/kernel/drivers/ata/ahci_imx.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * copyright (c) 2013 Freescale Semiconductor, Inc.
4*4882a593Smuzhiyun  * Freescale IMX AHCI SATA platform driver
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * based on the AHCI SATA platform driver by Jeff Garzik and Anton Vorontsov
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/kernel.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/platform_device.h>
12*4882a593Smuzhiyun #include <linux/regmap.h>
13*4882a593Smuzhiyun #include <linux/ahci_platform.h>
14*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
15*4882a593Smuzhiyun #include <linux/of_device.h>
16*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
17*4882a593Smuzhiyun #include <linux/mfd/syscon/imx6q-iomuxc-gpr.h>
18*4882a593Smuzhiyun #include <linux/libata.h>
19*4882a593Smuzhiyun #include <linux/hwmon.h>
20*4882a593Smuzhiyun #include <linux/hwmon-sysfs.h>
21*4882a593Smuzhiyun #include <linux/thermal.h>
22*4882a593Smuzhiyun #include "ahci.h"
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define DRV_NAME "ahci-imx"
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun enum {
27*4882a593Smuzhiyun 	/* Timer 1-ms Register */
28*4882a593Smuzhiyun 	IMX_TIMER1MS				= 0x00e0,
29*4882a593Smuzhiyun 	/* Port0 PHY Control Register */
30*4882a593Smuzhiyun 	IMX_P0PHYCR				= 0x0178,
31*4882a593Smuzhiyun 	IMX_P0PHYCR_TEST_PDDQ			= 1 << 20,
32*4882a593Smuzhiyun 	IMX_P0PHYCR_CR_READ			= 1 << 19,
33*4882a593Smuzhiyun 	IMX_P0PHYCR_CR_WRITE			= 1 << 18,
34*4882a593Smuzhiyun 	IMX_P0PHYCR_CR_CAP_DATA			= 1 << 17,
35*4882a593Smuzhiyun 	IMX_P0PHYCR_CR_CAP_ADDR			= 1 << 16,
36*4882a593Smuzhiyun 	/* Port0 PHY Status Register */
37*4882a593Smuzhiyun 	IMX_P0PHYSR				= 0x017c,
38*4882a593Smuzhiyun 	IMX_P0PHYSR_CR_ACK			= 1 << 18,
39*4882a593Smuzhiyun 	IMX_P0PHYSR_CR_DATA_OUT			= 0xffff << 0,
40*4882a593Smuzhiyun 	/* Lane0 Output Status Register */
41*4882a593Smuzhiyun 	IMX_LANE0_OUT_STAT			= 0x2003,
42*4882a593Smuzhiyun 	IMX_LANE0_OUT_STAT_RX_PLL_STATE		= 1 << 1,
43*4882a593Smuzhiyun 	/* Clock Reset Register */
44*4882a593Smuzhiyun 	IMX_CLOCK_RESET				= 0x7f3f,
45*4882a593Smuzhiyun 	IMX_CLOCK_RESET_RESET			= 1 << 0,
46*4882a593Smuzhiyun 	/* IMX8QM HSIO AHCI definitions */
47*4882a593Smuzhiyun 	IMX8QM_SATA_PHY_RX_IMPED_RATIO_OFFSET	= 0x03,
48*4882a593Smuzhiyun 	IMX8QM_SATA_PHY_TX_IMPED_RATIO_OFFSET	= 0x09,
49*4882a593Smuzhiyun 	IMX8QM_SATA_PHY_IMPED_RATIO_85OHM	= 0x6c,
50*4882a593Smuzhiyun 	IMX8QM_LPCG_PHYX2_OFFSET		= 0x00000,
51*4882a593Smuzhiyun 	IMX8QM_CSR_PHYX2_OFFSET			= 0x90000,
52*4882a593Smuzhiyun 	IMX8QM_CSR_PHYX1_OFFSET			= 0xa0000,
53*4882a593Smuzhiyun 	IMX8QM_CSR_PHYX_STTS0_OFFSET		= 0x4,
54*4882a593Smuzhiyun 	IMX8QM_CSR_PCIEA_OFFSET			= 0xb0000,
55*4882a593Smuzhiyun 	IMX8QM_CSR_PCIEB_OFFSET			= 0xc0000,
56*4882a593Smuzhiyun 	IMX8QM_CSR_SATA_OFFSET			= 0xd0000,
57*4882a593Smuzhiyun 	IMX8QM_CSR_PCIE_CTRL2_OFFSET		= 0x8,
58*4882a593Smuzhiyun 	IMX8QM_CSR_MISC_OFFSET			= 0xe0000,
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 	IMX8QM_LPCG_PHYX2_PCLK0_MASK		= (0x3 << 16),
61*4882a593Smuzhiyun 	IMX8QM_LPCG_PHYX2_PCLK1_MASK		= (0x3 << 20),
62*4882a593Smuzhiyun 	IMX8QM_PHY_APB_RSTN_0			= BIT(0),
63*4882a593Smuzhiyun 	IMX8QM_PHY_MODE_SATA			= BIT(19),
64*4882a593Smuzhiyun 	IMX8QM_PHY_MODE_MASK			= (0xf << 17),
65*4882a593Smuzhiyun 	IMX8QM_PHY_PIPE_RSTN_0			= BIT(24),
66*4882a593Smuzhiyun 	IMX8QM_PHY_PIPE_RSTN_OVERRIDE_0		= BIT(25),
67*4882a593Smuzhiyun 	IMX8QM_PHY_PIPE_RSTN_1			= BIT(26),
68*4882a593Smuzhiyun 	IMX8QM_PHY_PIPE_RSTN_OVERRIDE_1		= BIT(27),
69*4882a593Smuzhiyun 	IMX8QM_STTS0_LANE0_TX_PLL_LOCK		= BIT(4),
70*4882a593Smuzhiyun 	IMX8QM_MISC_IOB_RXENA			= BIT(0),
71*4882a593Smuzhiyun 	IMX8QM_MISC_IOB_TXENA			= BIT(1),
72*4882a593Smuzhiyun 	IMX8QM_MISC_PHYX1_EPCS_SEL		= BIT(12),
73*4882a593Smuzhiyun 	IMX8QM_MISC_CLKREQN_OUT_OVERRIDE_1	= BIT(24),
74*4882a593Smuzhiyun 	IMX8QM_MISC_CLKREQN_OUT_OVERRIDE_0	= BIT(25),
75*4882a593Smuzhiyun 	IMX8QM_MISC_CLKREQN_IN_OVERRIDE_1	= BIT(28),
76*4882a593Smuzhiyun 	IMX8QM_MISC_CLKREQN_IN_OVERRIDE_0	= BIT(29),
77*4882a593Smuzhiyun 	IMX8QM_SATA_CTRL_RESET_N		= BIT(12),
78*4882a593Smuzhiyun 	IMX8QM_SATA_CTRL_EPCS_PHYRESET_N	= BIT(7),
79*4882a593Smuzhiyun 	IMX8QM_CTRL_BUTTON_RST_N		= BIT(21),
80*4882a593Smuzhiyun 	IMX8QM_CTRL_POWER_UP_RST_N		= BIT(23),
81*4882a593Smuzhiyun 	IMX8QM_CTRL_LTSSM_ENABLE		= BIT(4),
82*4882a593Smuzhiyun };
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun enum ahci_imx_type {
85*4882a593Smuzhiyun 	AHCI_IMX53,
86*4882a593Smuzhiyun 	AHCI_IMX6Q,
87*4882a593Smuzhiyun 	AHCI_IMX6QP,
88*4882a593Smuzhiyun 	AHCI_IMX8QM,
89*4882a593Smuzhiyun };
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun struct imx_ahci_priv {
92*4882a593Smuzhiyun 	struct platform_device *ahci_pdev;
93*4882a593Smuzhiyun 	enum ahci_imx_type type;
94*4882a593Smuzhiyun 	struct clk *sata_clk;
95*4882a593Smuzhiyun 	struct clk *sata_ref_clk;
96*4882a593Smuzhiyun 	struct clk *ahb_clk;
97*4882a593Smuzhiyun 	struct clk *epcs_tx_clk;
98*4882a593Smuzhiyun 	struct clk *epcs_rx_clk;
99*4882a593Smuzhiyun 	struct clk *phy_apbclk;
100*4882a593Smuzhiyun 	struct clk *phy_pclk0;
101*4882a593Smuzhiyun 	struct clk *phy_pclk1;
102*4882a593Smuzhiyun 	void __iomem *phy_base;
103*4882a593Smuzhiyun 	struct gpio_desc *clkreq_gpiod;
104*4882a593Smuzhiyun 	struct regmap *gpr;
105*4882a593Smuzhiyun 	bool no_device;
106*4882a593Smuzhiyun 	bool first_time;
107*4882a593Smuzhiyun 	u32 phy_params;
108*4882a593Smuzhiyun 	u32 imped_ratio;
109*4882a593Smuzhiyun };
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun static int ahci_imx_hotplug;
112*4882a593Smuzhiyun module_param_named(hotplug, ahci_imx_hotplug, int, 0644);
113*4882a593Smuzhiyun MODULE_PARM_DESC(hotplug, "AHCI IMX hot-plug support (0=Don't support, 1=support)");
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun static void ahci_imx_host_stop(struct ata_host *host);
116*4882a593Smuzhiyun 
imx_phy_crbit_assert(void __iomem * mmio,u32 bit,bool assert)117*4882a593Smuzhiyun static int imx_phy_crbit_assert(void __iomem *mmio, u32 bit, bool assert)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun 	int timeout = 10;
120*4882a593Smuzhiyun 	u32 crval;
121*4882a593Smuzhiyun 	u32 srval;
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	/* Assert or deassert the bit */
124*4882a593Smuzhiyun 	crval = readl(mmio + IMX_P0PHYCR);
125*4882a593Smuzhiyun 	if (assert)
126*4882a593Smuzhiyun 		crval |= bit;
127*4882a593Smuzhiyun 	else
128*4882a593Smuzhiyun 		crval &= ~bit;
129*4882a593Smuzhiyun 	writel(crval, mmio + IMX_P0PHYCR);
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	/* Wait for the cr_ack signal */
132*4882a593Smuzhiyun 	do {
133*4882a593Smuzhiyun 		srval = readl(mmio + IMX_P0PHYSR);
134*4882a593Smuzhiyun 		if ((assert ? srval : ~srval) & IMX_P0PHYSR_CR_ACK)
135*4882a593Smuzhiyun 			break;
136*4882a593Smuzhiyun 		usleep_range(100, 200);
137*4882a593Smuzhiyun 	} while (--timeout);
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	return timeout ? 0 : -ETIMEDOUT;
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun 
imx_phy_reg_addressing(u16 addr,void __iomem * mmio)142*4882a593Smuzhiyun static int imx_phy_reg_addressing(u16 addr, void __iomem *mmio)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun 	u32 crval = addr;
145*4882a593Smuzhiyun 	int ret;
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	/* Supply the address on cr_data_in */
148*4882a593Smuzhiyun 	writel(crval, mmio + IMX_P0PHYCR);
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	/* Assert the cr_cap_addr signal */
151*4882a593Smuzhiyun 	ret = imx_phy_crbit_assert(mmio, IMX_P0PHYCR_CR_CAP_ADDR, true);
152*4882a593Smuzhiyun 	if (ret)
153*4882a593Smuzhiyun 		return ret;
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	/* Deassert cr_cap_addr */
156*4882a593Smuzhiyun 	ret = imx_phy_crbit_assert(mmio, IMX_P0PHYCR_CR_CAP_ADDR, false);
157*4882a593Smuzhiyun 	if (ret)
158*4882a593Smuzhiyun 		return ret;
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	return 0;
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun 
imx_phy_reg_write(u16 val,void __iomem * mmio)163*4882a593Smuzhiyun static int imx_phy_reg_write(u16 val, void __iomem *mmio)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun 	u32 crval = val;
166*4882a593Smuzhiyun 	int ret;
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	/* Supply the data on cr_data_in */
169*4882a593Smuzhiyun 	writel(crval, mmio + IMX_P0PHYCR);
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	/* Assert the cr_cap_data signal */
172*4882a593Smuzhiyun 	ret = imx_phy_crbit_assert(mmio, IMX_P0PHYCR_CR_CAP_DATA, true);
173*4882a593Smuzhiyun 	if (ret)
174*4882a593Smuzhiyun 		return ret;
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	/* Deassert cr_cap_data */
177*4882a593Smuzhiyun 	ret = imx_phy_crbit_assert(mmio, IMX_P0PHYCR_CR_CAP_DATA, false);
178*4882a593Smuzhiyun 	if (ret)
179*4882a593Smuzhiyun 		return ret;
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	if (val & IMX_CLOCK_RESET_RESET) {
182*4882a593Smuzhiyun 		/*
183*4882a593Smuzhiyun 		 * In case we're resetting the phy, it's unable to acknowledge,
184*4882a593Smuzhiyun 		 * so we return immediately here.
185*4882a593Smuzhiyun 		 */
186*4882a593Smuzhiyun 		crval |= IMX_P0PHYCR_CR_WRITE;
187*4882a593Smuzhiyun 		writel(crval, mmio + IMX_P0PHYCR);
188*4882a593Smuzhiyun 		goto out;
189*4882a593Smuzhiyun 	}
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	/* Assert the cr_write signal */
192*4882a593Smuzhiyun 	ret = imx_phy_crbit_assert(mmio, IMX_P0PHYCR_CR_WRITE, true);
193*4882a593Smuzhiyun 	if (ret)
194*4882a593Smuzhiyun 		return ret;
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	/* Deassert cr_write */
197*4882a593Smuzhiyun 	ret = imx_phy_crbit_assert(mmio, IMX_P0PHYCR_CR_WRITE, false);
198*4882a593Smuzhiyun 	if (ret)
199*4882a593Smuzhiyun 		return ret;
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun out:
202*4882a593Smuzhiyun 	return 0;
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun 
imx_phy_reg_read(u16 * val,void __iomem * mmio)205*4882a593Smuzhiyun static int imx_phy_reg_read(u16 *val, void __iomem *mmio)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun 	int ret;
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	/* Assert the cr_read signal */
210*4882a593Smuzhiyun 	ret = imx_phy_crbit_assert(mmio, IMX_P0PHYCR_CR_READ, true);
211*4882a593Smuzhiyun 	if (ret)
212*4882a593Smuzhiyun 		return ret;
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	/* Capture the data from cr_data_out[] */
215*4882a593Smuzhiyun 	*val = readl(mmio + IMX_P0PHYSR) & IMX_P0PHYSR_CR_DATA_OUT;
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	/* Deassert cr_read */
218*4882a593Smuzhiyun 	ret = imx_phy_crbit_assert(mmio, IMX_P0PHYCR_CR_READ, false);
219*4882a593Smuzhiyun 	if (ret)
220*4882a593Smuzhiyun 		return ret;
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	return 0;
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun 
imx_sata_phy_reset(struct ahci_host_priv * hpriv)225*4882a593Smuzhiyun static int imx_sata_phy_reset(struct ahci_host_priv *hpriv)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun 	struct imx_ahci_priv *imxpriv = hpriv->plat_data;
228*4882a593Smuzhiyun 	void __iomem *mmio = hpriv->mmio;
229*4882a593Smuzhiyun 	int timeout = 10;
230*4882a593Smuzhiyun 	u16 val;
231*4882a593Smuzhiyun 	int ret;
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	if (imxpriv->type == AHCI_IMX6QP) {
234*4882a593Smuzhiyun 		/* 6qp adds the sata reset mechanism, use it for 6qp sata */
235*4882a593Smuzhiyun 		regmap_update_bits(imxpriv->gpr, IOMUXC_GPR5,
236*4882a593Smuzhiyun 				   IMX6Q_GPR5_SATA_SW_PD, 0);
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 		regmap_update_bits(imxpriv->gpr, IOMUXC_GPR5,
239*4882a593Smuzhiyun 				   IMX6Q_GPR5_SATA_SW_RST, 0);
240*4882a593Smuzhiyun 		udelay(50);
241*4882a593Smuzhiyun 		regmap_update_bits(imxpriv->gpr, IOMUXC_GPR5,
242*4882a593Smuzhiyun 				   IMX6Q_GPR5_SATA_SW_RST,
243*4882a593Smuzhiyun 				   IMX6Q_GPR5_SATA_SW_RST);
244*4882a593Smuzhiyun 		return 0;
245*4882a593Smuzhiyun 	}
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	/* Reset SATA PHY by setting RESET bit of PHY register CLOCK_RESET */
248*4882a593Smuzhiyun 	ret = imx_phy_reg_addressing(IMX_CLOCK_RESET, mmio);
249*4882a593Smuzhiyun 	if (ret)
250*4882a593Smuzhiyun 		return ret;
251*4882a593Smuzhiyun 	ret = imx_phy_reg_write(IMX_CLOCK_RESET_RESET, mmio);
252*4882a593Smuzhiyun 	if (ret)
253*4882a593Smuzhiyun 		return ret;
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	/* Wait for PHY RX_PLL to be stable */
256*4882a593Smuzhiyun 	do {
257*4882a593Smuzhiyun 		usleep_range(100, 200);
258*4882a593Smuzhiyun 		ret = imx_phy_reg_addressing(IMX_LANE0_OUT_STAT, mmio);
259*4882a593Smuzhiyun 		if (ret)
260*4882a593Smuzhiyun 			return ret;
261*4882a593Smuzhiyun 		ret = imx_phy_reg_read(&val, mmio);
262*4882a593Smuzhiyun 		if (ret)
263*4882a593Smuzhiyun 			return ret;
264*4882a593Smuzhiyun 		if (val & IMX_LANE0_OUT_STAT_RX_PLL_STATE)
265*4882a593Smuzhiyun 			break;
266*4882a593Smuzhiyun 	} while (--timeout);
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	return timeout ? 0 : -ETIMEDOUT;
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun enum {
272*4882a593Smuzhiyun 	/* SATA PHY Register */
273*4882a593Smuzhiyun 	SATA_PHY_CR_CLOCK_CRCMP_LT_LIMIT = 0x0001,
274*4882a593Smuzhiyun 	SATA_PHY_CR_CLOCK_DAC_CTL = 0x0008,
275*4882a593Smuzhiyun 	SATA_PHY_CR_CLOCK_RTUNE_CTL = 0x0009,
276*4882a593Smuzhiyun 	SATA_PHY_CR_CLOCK_ADC_OUT = 0x000A,
277*4882a593Smuzhiyun 	SATA_PHY_CR_CLOCK_MPLL_TST = 0x0017,
278*4882a593Smuzhiyun };
279*4882a593Smuzhiyun 
read_adc_sum(void * dev,u16 rtune_ctl_reg,void __iomem * mmio)280*4882a593Smuzhiyun static int read_adc_sum(void *dev, u16 rtune_ctl_reg, void __iomem * mmio)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun 	u16 adc_out_reg, read_sum;
283*4882a593Smuzhiyun 	u32 index, read_attempt;
284*4882a593Smuzhiyun 	const u32 attempt_limit = 200;
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	imx_phy_reg_addressing(SATA_PHY_CR_CLOCK_RTUNE_CTL, mmio);
287*4882a593Smuzhiyun 	imx_phy_reg_write(rtune_ctl_reg, mmio);
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	/* two dummy read */
290*4882a593Smuzhiyun 	index = 0;
291*4882a593Smuzhiyun 	read_attempt = 0;
292*4882a593Smuzhiyun 	adc_out_reg = 0;
293*4882a593Smuzhiyun 	imx_phy_reg_addressing(SATA_PHY_CR_CLOCK_ADC_OUT, mmio);
294*4882a593Smuzhiyun 	while (index < 2) {
295*4882a593Smuzhiyun 		imx_phy_reg_read(&adc_out_reg, mmio);
296*4882a593Smuzhiyun 		/* check if valid */
297*4882a593Smuzhiyun 		if (adc_out_reg & 0x400)
298*4882a593Smuzhiyun 			index++;
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 		read_attempt++;
301*4882a593Smuzhiyun 		if (read_attempt > attempt_limit) {
302*4882a593Smuzhiyun 			dev_err(dev, "Read REG more than %d times!\n",
303*4882a593Smuzhiyun 				attempt_limit);
304*4882a593Smuzhiyun 			break;
305*4882a593Smuzhiyun 		}
306*4882a593Smuzhiyun 	}
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	index = 0;
309*4882a593Smuzhiyun 	read_attempt = 0;
310*4882a593Smuzhiyun 	read_sum = 0;
311*4882a593Smuzhiyun 	while (index < 80) {
312*4882a593Smuzhiyun 		imx_phy_reg_read(&adc_out_reg, mmio);
313*4882a593Smuzhiyun 		if (adc_out_reg & 0x400) {
314*4882a593Smuzhiyun 			read_sum = read_sum + (adc_out_reg & 0x3FF);
315*4882a593Smuzhiyun 			index++;
316*4882a593Smuzhiyun 		}
317*4882a593Smuzhiyun 		read_attempt++;
318*4882a593Smuzhiyun 		if (read_attempt > attempt_limit) {
319*4882a593Smuzhiyun 			dev_err(dev, "Read REG more than %d times!\n",
320*4882a593Smuzhiyun 				attempt_limit);
321*4882a593Smuzhiyun 			break;
322*4882a593Smuzhiyun 		}
323*4882a593Smuzhiyun 	}
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	/* Use the U32 to make 1000 precision */
326*4882a593Smuzhiyun 	return (read_sum * 1000) / 80;
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun /* SATA AHCI temperature monitor */
sata_ahci_read_temperature(void * dev,int * temp)330*4882a593Smuzhiyun static int sata_ahci_read_temperature(void *dev, int *temp)
331*4882a593Smuzhiyun {
332*4882a593Smuzhiyun 	u16 mpll_test_reg, rtune_ctl_reg, dac_ctl_reg, read_sum;
333*4882a593Smuzhiyun 	u32 str1, str2, str3, str4;
334*4882a593Smuzhiyun 	int m1, m2, a;
335*4882a593Smuzhiyun 	struct ahci_host_priv *hpriv = dev_get_drvdata(dev);
336*4882a593Smuzhiyun 	void __iomem *mmio = hpriv->mmio;
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	/* check rd-wr to reg */
339*4882a593Smuzhiyun 	read_sum = 0;
340*4882a593Smuzhiyun 	imx_phy_reg_addressing(SATA_PHY_CR_CLOCK_CRCMP_LT_LIMIT, mmio);
341*4882a593Smuzhiyun 	imx_phy_reg_write(read_sum, mmio);
342*4882a593Smuzhiyun 	imx_phy_reg_read(&read_sum, mmio);
343*4882a593Smuzhiyun 	if ((read_sum & 0xffff) != 0)
344*4882a593Smuzhiyun 		dev_err(dev, "Read/Write REG error, 0x%x!\n", read_sum);
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	imx_phy_reg_write(0x5A5A, mmio);
347*4882a593Smuzhiyun 	imx_phy_reg_read(&read_sum, mmio);
348*4882a593Smuzhiyun 	if ((read_sum & 0xffff) != 0x5A5A)
349*4882a593Smuzhiyun 		dev_err(dev, "Read/Write REG error, 0x%x!\n", read_sum);
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	imx_phy_reg_write(0x1234, mmio);
352*4882a593Smuzhiyun 	imx_phy_reg_read(&read_sum, mmio);
353*4882a593Smuzhiyun 	if ((read_sum & 0xffff) != 0x1234)
354*4882a593Smuzhiyun 		dev_err(dev, "Read/Write REG error, 0x%x!\n", read_sum);
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	/* start temperature test */
357*4882a593Smuzhiyun 	imx_phy_reg_addressing(SATA_PHY_CR_CLOCK_MPLL_TST, mmio);
358*4882a593Smuzhiyun 	imx_phy_reg_read(&mpll_test_reg, mmio);
359*4882a593Smuzhiyun 	imx_phy_reg_addressing(SATA_PHY_CR_CLOCK_RTUNE_CTL, mmio);
360*4882a593Smuzhiyun 	imx_phy_reg_read(&rtune_ctl_reg, mmio);
361*4882a593Smuzhiyun 	imx_phy_reg_addressing(SATA_PHY_CR_CLOCK_DAC_CTL, mmio);
362*4882a593Smuzhiyun 	imx_phy_reg_read(&dac_ctl_reg, mmio);
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	/* mpll_tst.meas_iv   ([12:2]) */
365*4882a593Smuzhiyun 	str1 = (mpll_test_reg >> 2) & 0x7FF;
366*4882a593Smuzhiyun 	/* rtune_ctl.mode     ([1:0]) */
367*4882a593Smuzhiyun 	str2 = (rtune_ctl_reg) & 0x3;
368*4882a593Smuzhiyun 	/* dac_ctl.dac_mode   ([14:12]) */
369*4882a593Smuzhiyun 	str3 = (dac_ctl_reg >> 12)  & 0x7;
370*4882a593Smuzhiyun 	/* rtune_ctl.sel_atbp ([4]) */
371*4882a593Smuzhiyun 	str4 = (rtune_ctl_reg >> 4);
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	/* Calculate the m1 */
374*4882a593Smuzhiyun 	/* mpll_tst.meas_iv */
375*4882a593Smuzhiyun 	mpll_test_reg = (mpll_test_reg & 0xE03) | (512) << 2;
376*4882a593Smuzhiyun 	/* rtune_ctl.mode */
377*4882a593Smuzhiyun 	rtune_ctl_reg = (rtune_ctl_reg & 0xFFC) | (1);
378*4882a593Smuzhiyun 	/* dac_ctl.dac_mode */
379*4882a593Smuzhiyun 	dac_ctl_reg = (dac_ctl_reg & 0x8FF) | (4) << 12;
380*4882a593Smuzhiyun 	/* rtune_ctl.sel_atbp */
381*4882a593Smuzhiyun 	rtune_ctl_reg = (rtune_ctl_reg & 0xFEF) | (0) << 4;
382*4882a593Smuzhiyun 	imx_phy_reg_addressing(SATA_PHY_CR_CLOCK_MPLL_TST, mmio);
383*4882a593Smuzhiyun 	imx_phy_reg_write(mpll_test_reg, mmio);
384*4882a593Smuzhiyun 	imx_phy_reg_addressing(SATA_PHY_CR_CLOCK_DAC_CTL, mmio);
385*4882a593Smuzhiyun 	imx_phy_reg_write(dac_ctl_reg, mmio);
386*4882a593Smuzhiyun 	m1 = read_adc_sum(dev, rtune_ctl_reg, mmio);
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	/* Calculate the m2 */
389*4882a593Smuzhiyun 	/* rtune_ctl.sel_atbp */
390*4882a593Smuzhiyun 	rtune_ctl_reg = (rtune_ctl_reg & 0xFEF) | (1) << 4;
391*4882a593Smuzhiyun 	m2 = read_adc_sum(dev, rtune_ctl_reg, mmio);
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	/* restore the status  */
394*4882a593Smuzhiyun 	/* mpll_tst.meas_iv */
395*4882a593Smuzhiyun 	mpll_test_reg = (mpll_test_reg & 0xE03) | (str1) << 2;
396*4882a593Smuzhiyun 	/* rtune_ctl.mode */
397*4882a593Smuzhiyun 	rtune_ctl_reg = (rtune_ctl_reg & 0xFFC) | (str2);
398*4882a593Smuzhiyun 	/* dac_ctl.dac_mode */
399*4882a593Smuzhiyun 	dac_ctl_reg = (dac_ctl_reg & 0x8FF) | (str3) << 12;
400*4882a593Smuzhiyun 	/* rtune_ctl.sel_atbp */
401*4882a593Smuzhiyun 	rtune_ctl_reg = (rtune_ctl_reg & 0xFEF) | (str4) << 4;
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	imx_phy_reg_addressing(SATA_PHY_CR_CLOCK_MPLL_TST, mmio);
404*4882a593Smuzhiyun 	imx_phy_reg_write(mpll_test_reg, mmio);
405*4882a593Smuzhiyun 	imx_phy_reg_addressing(SATA_PHY_CR_CLOCK_DAC_CTL, mmio);
406*4882a593Smuzhiyun 	imx_phy_reg_write(dac_ctl_reg, mmio);
407*4882a593Smuzhiyun 	imx_phy_reg_addressing(SATA_PHY_CR_CLOCK_RTUNE_CTL, mmio);
408*4882a593Smuzhiyun 	imx_phy_reg_write(rtune_ctl_reg, mmio);
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 	/* Compute temperature */
411*4882a593Smuzhiyun 	if (!(m2 / 1000))
412*4882a593Smuzhiyun 		m2 = 1000;
413*4882a593Smuzhiyun 	a = (m2 - m1) / (m2/1000);
414*4882a593Smuzhiyun 	*temp = ((-559) * a * a) / 1000 + (1379) * a + (-458000);
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	return 0;
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun 
sata_ahci_show_temp(struct device * dev,struct device_attribute * da,char * buf)419*4882a593Smuzhiyun static ssize_t sata_ahci_show_temp(struct device *dev,
420*4882a593Smuzhiyun 				   struct device_attribute *da,
421*4882a593Smuzhiyun 				   char *buf)
422*4882a593Smuzhiyun {
423*4882a593Smuzhiyun 	unsigned int temp = 0;
424*4882a593Smuzhiyun 	int err;
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	err = sata_ahci_read_temperature(dev, &temp);
427*4882a593Smuzhiyun 	if (err < 0)
428*4882a593Smuzhiyun 		return err;
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	return sprintf(buf, "%u\n", temp);
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun static const struct thermal_zone_of_device_ops fsl_sata_ahci_of_thermal_ops = {
434*4882a593Smuzhiyun 	.get_temp = sata_ahci_read_temperature,
435*4882a593Smuzhiyun };
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, sata_ahci_show_temp, NULL, 0);
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun static struct attribute *fsl_sata_ahci_attrs[] = {
440*4882a593Smuzhiyun 	&sensor_dev_attr_temp1_input.dev_attr.attr,
441*4882a593Smuzhiyun 	NULL
442*4882a593Smuzhiyun };
443*4882a593Smuzhiyun ATTRIBUTE_GROUPS(fsl_sata_ahci);
444*4882a593Smuzhiyun 
imx8_sata_enable(struct ahci_host_priv * hpriv)445*4882a593Smuzhiyun static int imx8_sata_enable(struct ahci_host_priv *hpriv)
446*4882a593Smuzhiyun {
447*4882a593Smuzhiyun 	u32 val, reg;
448*4882a593Smuzhiyun 	int i, ret;
449*4882a593Smuzhiyun 	struct imx_ahci_priv *imxpriv = hpriv->plat_data;
450*4882a593Smuzhiyun 	struct device *dev = &imxpriv->ahci_pdev->dev;
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	/* configure the hsio for sata */
453*4882a593Smuzhiyun 	ret = clk_prepare_enable(imxpriv->phy_pclk0);
454*4882a593Smuzhiyun 	if (ret < 0) {
455*4882a593Smuzhiyun 		dev_err(dev, "can't enable phy_pclk0.\n");
456*4882a593Smuzhiyun 		return ret;
457*4882a593Smuzhiyun 	}
458*4882a593Smuzhiyun 	ret = clk_prepare_enable(imxpriv->phy_pclk1);
459*4882a593Smuzhiyun 	if (ret < 0) {
460*4882a593Smuzhiyun 		dev_err(dev, "can't enable phy_pclk1.\n");
461*4882a593Smuzhiyun 		goto disable_phy_pclk0;
462*4882a593Smuzhiyun 	}
463*4882a593Smuzhiyun 	ret = clk_prepare_enable(imxpriv->epcs_tx_clk);
464*4882a593Smuzhiyun 	if (ret < 0) {
465*4882a593Smuzhiyun 		dev_err(dev, "can't enable epcs_tx_clk.\n");
466*4882a593Smuzhiyun 		goto disable_phy_pclk1;
467*4882a593Smuzhiyun 	}
468*4882a593Smuzhiyun 	ret = clk_prepare_enable(imxpriv->epcs_rx_clk);
469*4882a593Smuzhiyun 	if (ret < 0) {
470*4882a593Smuzhiyun 		dev_err(dev, "can't enable epcs_rx_clk.\n");
471*4882a593Smuzhiyun 		goto disable_epcs_tx_clk;
472*4882a593Smuzhiyun 	}
473*4882a593Smuzhiyun 	ret = clk_prepare_enable(imxpriv->phy_apbclk);
474*4882a593Smuzhiyun 	if (ret < 0) {
475*4882a593Smuzhiyun 		dev_err(dev, "can't enable phy_apbclk.\n");
476*4882a593Smuzhiyun 		goto disable_epcs_rx_clk;
477*4882a593Smuzhiyun 	}
478*4882a593Smuzhiyun 	/* Configure PHYx2 PIPE_RSTN */
479*4882a593Smuzhiyun 	regmap_read(imxpriv->gpr, IMX8QM_CSR_PCIEA_OFFSET +
480*4882a593Smuzhiyun 			IMX8QM_CSR_PCIE_CTRL2_OFFSET, &val);
481*4882a593Smuzhiyun 	if ((val & IMX8QM_CTRL_LTSSM_ENABLE) == 0) {
482*4882a593Smuzhiyun 		/* The link of the PCIEA of HSIO is down */
483*4882a593Smuzhiyun 		regmap_update_bits(imxpriv->gpr,
484*4882a593Smuzhiyun 				IMX8QM_CSR_PHYX2_OFFSET,
485*4882a593Smuzhiyun 				IMX8QM_PHY_PIPE_RSTN_0 |
486*4882a593Smuzhiyun 				IMX8QM_PHY_PIPE_RSTN_OVERRIDE_0,
487*4882a593Smuzhiyun 				IMX8QM_PHY_PIPE_RSTN_0 |
488*4882a593Smuzhiyun 				IMX8QM_PHY_PIPE_RSTN_OVERRIDE_0);
489*4882a593Smuzhiyun 	}
490*4882a593Smuzhiyun 	regmap_read(imxpriv->gpr, IMX8QM_CSR_PCIEB_OFFSET +
491*4882a593Smuzhiyun 			IMX8QM_CSR_PCIE_CTRL2_OFFSET, &reg);
492*4882a593Smuzhiyun 	if ((reg & IMX8QM_CTRL_LTSSM_ENABLE) == 0) {
493*4882a593Smuzhiyun 		/* The link of the PCIEB of HSIO is down */
494*4882a593Smuzhiyun 		regmap_update_bits(imxpriv->gpr,
495*4882a593Smuzhiyun 				IMX8QM_CSR_PHYX2_OFFSET,
496*4882a593Smuzhiyun 				IMX8QM_PHY_PIPE_RSTN_1 |
497*4882a593Smuzhiyun 				IMX8QM_PHY_PIPE_RSTN_OVERRIDE_1,
498*4882a593Smuzhiyun 				IMX8QM_PHY_PIPE_RSTN_1 |
499*4882a593Smuzhiyun 				IMX8QM_PHY_PIPE_RSTN_OVERRIDE_1);
500*4882a593Smuzhiyun 	}
501*4882a593Smuzhiyun 	if (((reg | val) & IMX8QM_CTRL_LTSSM_ENABLE) == 0) {
502*4882a593Smuzhiyun 		/* The links of both PCIA and PCIEB of HSIO are down */
503*4882a593Smuzhiyun 		regmap_update_bits(imxpriv->gpr,
504*4882a593Smuzhiyun 				IMX8QM_LPCG_PHYX2_OFFSET,
505*4882a593Smuzhiyun 				IMX8QM_LPCG_PHYX2_PCLK0_MASK |
506*4882a593Smuzhiyun 				IMX8QM_LPCG_PHYX2_PCLK1_MASK,
507*4882a593Smuzhiyun 				0);
508*4882a593Smuzhiyun 	}
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	/* set PWR_RST and BT_RST of csr_pciea */
511*4882a593Smuzhiyun 	val = IMX8QM_CSR_PCIEA_OFFSET + IMX8QM_CSR_PCIE_CTRL2_OFFSET;
512*4882a593Smuzhiyun 	regmap_update_bits(imxpriv->gpr,
513*4882a593Smuzhiyun 			val,
514*4882a593Smuzhiyun 			IMX8QM_CTRL_BUTTON_RST_N,
515*4882a593Smuzhiyun 			IMX8QM_CTRL_BUTTON_RST_N);
516*4882a593Smuzhiyun 	regmap_update_bits(imxpriv->gpr,
517*4882a593Smuzhiyun 			val,
518*4882a593Smuzhiyun 			IMX8QM_CTRL_POWER_UP_RST_N,
519*4882a593Smuzhiyun 			IMX8QM_CTRL_POWER_UP_RST_N);
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	/* PHYX1_MODE to SATA */
522*4882a593Smuzhiyun 	regmap_update_bits(imxpriv->gpr,
523*4882a593Smuzhiyun 			IMX8QM_CSR_PHYX1_OFFSET,
524*4882a593Smuzhiyun 			IMX8QM_PHY_MODE_MASK,
525*4882a593Smuzhiyun 			IMX8QM_PHY_MODE_SATA);
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 	/*
528*4882a593Smuzhiyun 	 * BIT0 RXENA 1, BIT1 TXENA 0
529*4882a593Smuzhiyun 	 * BIT12 PHY_X1_EPCS_SEL 1.
530*4882a593Smuzhiyun 	 */
531*4882a593Smuzhiyun 	regmap_update_bits(imxpriv->gpr,
532*4882a593Smuzhiyun 			IMX8QM_CSR_MISC_OFFSET,
533*4882a593Smuzhiyun 			IMX8QM_MISC_IOB_RXENA,
534*4882a593Smuzhiyun 			IMX8QM_MISC_IOB_RXENA);
535*4882a593Smuzhiyun 	regmap_update_bits(imxpriv->gpr,
536*4882a593Smuzhiyun 			IMX8QM_CSR_MISC_OFFSET,
537*4882a593Smuzhiyun 			IMX8QM_MISC_IOB_TXENA,
538*4882a593Smuzhiyun 			0);
539*4882a593Smuzhiyun 	regmap_update_bits(imxpriv->gpr,
540*4882a593Smuzhiyun 			IMX8QM_CSR_MISC_OFFSET,
541*4882a593Smuzhiyun 			IMX8QM_MISC_PHYX1_EPCS_SEL,
542*4882a593Smuzhiyun 			IMX8QM_MISC_PHYX1_EPCS_SEL);
543*4882a593Smuzhiyun 	/*
544*4882a593Smuzhiyun 	 * It is possible, for PCIe and SATA are sharing
545*4882a593Smuzhiyun 	 * the same clock source, HPLL or external oscillator.
546*4882a593Smuzhiyun 	 * When PCIe is in low power modes (L1.X or L2 etc),
547*4882a593Smuzhiyun 	 * the clock source can be turned off. In this case,
548*4882a593Smuzhiyun 	 * if this clock source is required to be toggling by
549*4882a593Smuzhiyun 	 * SATA, then SATA functions will be abnormal.
550*4882a593Smuzhiyun 	 * Set the override here to avoid it.
551*4882a593Smuzhiyun 	 */
552*4882a593Smuzhiyun 	regmap_update_bits(imxpriv->gpr,
553*4882a593Smuzhiyun 			IMX8QM_CSR_MISC_OFFSET,
554*4882a593Smuzhiyun 			IMX8QM_MISC_CLKREQN_OUT_OVERRIDE_1 |
555*4882a593Smuzhiyun 			IMX8QM_MISC_CLKREQN_OUT_OVERRIDE_0 |
556*4882a593Smuzhiyun 			IMX8QM_MISC_CLKREQN_IN_OVERRIDE_1 |
557*4882a593Smuzhiyun 			IMX8QM_MISC_CLKREQN_IN_OVERRIDE_0,
558*4882a593Smuzhiyun 			IMX8QM_MISC_CLKREQN_OUT_OVERRIDE_1 |
559*4882a593Smuzhiyun 			IMX8QM_MISC_CLKREQN_OUT_OVERRIDE_0 |
560*4882a593Smuzhiyun 			IMX8QM_MISC_CLKREQN_IN_OVERRIDE_1 |
561*4882a593Smuzhiyun 			IMX8QM_MISC_CLKREQN_IN_OVERRIDE_0);
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 	/* clear PHY RST, then set it */
564*4882a593Smuzhiyun 	regmap_update_bits(imxpriv->gpr,
565*4882a593Smuzhiyun 			IMX8QM_CSR_SATA_OFFSET,
566*4882a593Smuzhiyun 			IMX8QM_SATA_CTRL_EPCS_PHYRESET_N,
567*4882a593Smuzhiyun 			0);
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 	regmap_update_bits(imxpriv->gpr,
570*4882a593Smuzhiyun 			IMX8QM_CSR_SATA_OFFSET,
571*4882a593Smuzhiyun 			IMX8QM_SATA_CTRL_EPCS_PHYRESET_N,
572*4882a593Smuzhiyun 			IMX8QM_SATA_CTRL_EPCS_PHYRESET_N);
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	/* CTRL RST: SET -> delay 1 us -> CLEAR -> SET */
575*4882a593Smuzhiyun 	regmap_update_bits(imxpriv->gpr,
576*4882a593Smuzhiyun 			IMX8QM_CSR_SATA_OFFSET,
577*4882a593Smuzhiyun 			IMX8QM_SATA_CTRL_RESET_N,
578*4882a593Smuzhiyun 			IMX8QM_SATA_CTRL_RESET_N);
579*4882a593Smuzhiyun 	udelay(1);
580*4882a593Smuzhiyun 	regmap_update_bits(imxpriv->gpr,
581*4882a593Smuzhiyun 			IMX8QM_CSR_SATA_OFFSET,
582*4882a593Smuzhiyun 			IMX8QM_SATA_CTRL_RESET_N,
583*4882a593Smuzhiyun 			0);
584*4882a593Smuzhiyun 	regmap_update_bits(imxpriv->gpr,
585*4882a593Smuzhiyun 			IMX8QM_CSR_SATA_OFFSET,
586*4882a593Smuzhiyun 			IMX8QM_SATA_CTRL_RESET_N,
587*4882a593Smuzhiyun 			IMX8QM_SATA_CTRL_RESET_N);
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun 	/* APB reset */
590*4882a593Smuzhiyun 	regmap_update_bits(imxpriv->gpr,
591*4882a593Smuzhiyun 			IMX8QM_CSR_PHYX1_OFFSET,
592*4882a593Smuzhiyun 			IMX8QM_PHY_APB_RSTN_0,
593*4882a593Smuzhiyun 			IMX8QM_PHY_APB_RSTN_0);
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 	for (i = 0; i < 100; i++) {
596*4882a593Smuzhiyun 		reg = IMX8QM_CSR_PHYX1_OFFSET +
597*4882a593Smuzhiyun 			IMX8QM_CSR_PHYX_STTS0_OFFSET;
598*4882a593Smuzhiyun 		regmap_read(imxpriv->gpr, reg, &val);
599*4882a593Smuzhiyun 		val &= IMX8QM_STTS0_LANE0_TX_PLL_LOCK;
600*4882a593Smuzhiyun 		if (val == IMX8QM_STTS0_LANE0_TX_PLL_LOCK)
601*4882a593Smuzhiyun 			break;
602*4882a593Smuzhiyun 		udelay(1);
603*4882a593Smuzhiyun 	}
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 	if (val != IMX8QM_STTS0_LANE0_TX_PLL_LOCK) {
606*4882a593Smuzhiyun 		dev_err(dev, "TX PLL of the PHY is not locked\n");
607*4882a593Smuzhiyun 		ret = -ENODEV;
608*4882a593Smuzhiyun 	} else {
609*4882a593Smuzhiyun 		writeb(imxpriv->imped_ratio, imxpriv->phy_base +
610*4882a593Smuzhiyun 				IMX8QM_SATA_PHY_RX_IMPED_RATIO_OFFSET);
611*4882a593Smuzhiyun 		writeb(imxpriv->imped_ratio, imxpriv->phy_base +
612*4882a593Smuzhiyun 				IMX8QM_SATA_PHY_TX_IMPED_RATIO_OFFSET);
613*4882a593Smuzhiyun 		reg = readb(imxpriv->phy_base +
614*4882a593Smuzhiyun 				IMX8QM_SATA_PHY_RX_IMPED_RATIO_OFFSET);
615*4882a593Smuzhiyun 		if (unlikely(reg != imxpriv->imped_ratio))
616*4882a593Smuzhiyun 			dev_info(dev, "Can't set PHY RX impedance ratio.\n");
617*4882a593Smuzhiyun 		reg = readb(imxpriv->phy_base +
618*4882a593Smuzhiyun 				IMX8QM_SATA_PHY_TX_IMPED_RATIO_OFFSET);
619*4882a593Smuzhiyun 		if (unlikely(reg != imxpriv->imped_ratio))
620*4882a593Smuzhiyun 			dev_info(dev, "Can't set PHY TX impedance ratio.\n");
621*4882a593Smuzhiyun 		usleep_range(50, 100);
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 		/*
624*4882a593Smuzhiyun 		 * To reduce the power consumption, gate off
625*4882a593Smuzhiyun 		 * the PHY clks
626*4882a593Smuzhiyun 		 */
627*4882a593Smuzhiyun 		clk_disable_unprepare(imxpriv->phy_apbclk);
628*4882a593Smuzhiyun 		clk_disable_unprepare(imxpriv->phy_pclk1);
629*4882a593Smuzhiyun 		clk_disable_unprepare(imxpriv->phy_pclk0);
630*4882a593Smuzhiyun 		return ret;
631*4882a593Smuzhiyun 	}
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 	clk_disable_unprepare(imxpriv->phy_apbclk);
634*4882a593Smuzhiyun disable_epcs_rx_clk:
635*4882a593Smuzhiyun 	clk_disable_unprepare(imxpriv->epcs_rx_clk);
636*4882a593Smuzhiyun disable_epcs_tx_clk:
637*4882a593Smuzhiyun 	clk_disable_unprepare(imxpriv->epcs_tx_clk);
638*4882a593Smuzhiyun disable_phy_pclk1:
639*4882a593Smuzhiyun 	clk_disable_unprepare(imxpriv->phy_pclk1);
640*4882a593Smuzhiyun disable_phy_pclk0:
641*4882a593Smuzhiyun 	clk_disable_unprepare(imxpriv->phy_pclk0);
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun 	return ret;
644*4882a593Smuzhiyun }
645*4882a593Smuzhiyun 
imx_sata_enable(struct ahci_host_priv * hpriv)646*4882a593Smuzhiyun static int imx_sata_enable(struct ahci_host_priv *hpriv)
647*4882a593Smuzhiyun {
648*4882a593Smuzhiyun 	struct imx_ahci_priv *imxpriv = hpriv->plat_data;
649*4882a593Smuzhiyun 	struct device *dev = &imxpriv->ahci_pdev->dev;
650*4882a593Smuzhiyun 	int ret;
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun 	if (imxpriv->no_device)
653*4882a593Smuzhiyun 		return 0;
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 	ret = ahci_platform_enable_regulators(hpriv);
656*4882a593Smuzhiyun 	if (ret)
657*4882a593Smuzhiyun 		return ret;
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 	ret = clk_prepare_enable(imxpriv->sata_ref_clk);
660*4882a593Smuzhiyun 	if (ret < 0)
661*4882a593Smuzhiyun 		goto disable_regulator;
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun 	if (imxpriv->type == AHCI_IMX6Q || imxpriv->type == AHCI_IMX6QP) {
664*4882a593Smuzhiyun 		/*
665*4882a593Smuzhiyun 		 * set PHY Paremeters, two steps to configure the GPR13,
666*4882a593Smuzhiyun 		 * one write for rest of parameters, mask of first write
667*4882a593Smuzhiyun 		 * is 0x07ffffff, and the other one write for setting
668*4882a593Smuzhiyun 		 * the mpll_clk_en.
669*4882a593Smuzhiyun 		 */
670*4882a593Smuzhiyun 		regmap_update_bits(imxpriv->gpr, IOMUXC_GPR13,
671*4882a593Smuzhiyun 				   IMX6Q_GPR13_SATA_RX_EQ_VAL_MASK |
672*4882a593Smuzhiyun 				   IMX6Q_GPR13_SATA_RX_LOS_LVL_MASK |
673*4882a593Smuzhiyun 				   IMX6Q_GPR13_SATA_RX_DPLL_MODE_MASK |
674*4882a593Smuzhiyun 				   IMX6Q_GPR13_SATA_SPD_MODE_MASK |
675*4882a593Smuzhiyun 				   IMX6Q_GPR13_SATA_MPLL_SS_EN |
676*4882a593Smuzhiyun 				   IMX6Q_GPR13_SATA_TX_ATTEN_MASK |
677*4882a593Smuzhiyun 				   IMX6Q_GPR13_SATA_TX_BOOST_MASK |
678*4882a593Smuzhiyun 				   IMX6Q_GPR13_SATA_TX_LVL_MASK |
679*4882a593Smuzhiyun 				   IMX6Q_GPR13_SATA_MPLL_CLK_EN |
680*4882a593Smuzhiyun 				   IMX6Q_GPR13_SATA_TX_EDGE_RATE,
681*4882a593Smuzhiyun 				   imxpriv->phy_params);
682*4882a593Smuzhiyun 		regmap_update_bits(imxpriv->gpr, IOMUXC_GPR13,
683*4882a593Smuzhiyun 				   IMX6Q_GPR13_SATA_MPLL_CLK_EN,
684*4882a593Smuzhiyun 				   IMX6Q_GPR13_SATA_MPLL_CLK_EN);
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun 		usleep_range(100, 200);
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun 		ret = imx_sata_phy_reset(hpriv);
689*4882a593Smuzhiyun 		if (ret) {
690*4882a593Smuzhiyun 			dev_err(dev, "failed to reset phy: %d\n", ret);
691*4882a593Smuzhiyun 			goto disable_clk;
692*4882a593Smuzhiyun 		}
693*4882a593Smuzhiyun 	} else if (imxpriv->type == AHCI_IMX8QM) {
694*4882a593Smuzhiyun 		ret = imx8_sata_enable(hpriv);
695*4882a593Smuzhiyun 	}
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun 	usleep_range(1000, 2000);
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun 	return 0;
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun disable_clk:
702*4882a593Smuzhiyun 	clk_disable_unprepare(imxpriv->sata_ref_clk);
703*4882a593Smuzhiyun disable_regulator:
704*4882a593Smuzhiyun 	ahci_platform_disable_regulators(hpriv);
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun 	return ret;
707*4882a593Smuzhiyun }
708*4882a593Smuzhiyun 
imx_sata_disable(struct ahci_host_priv * hpriv)709*4882a593Smuzhiyun static void imx_sata_disable(struct ahci_host_priv *hpriv)
710*4882a593Smuzhiyun {
711*4882a593Smuzhiyun 	struct imx_ahci_priv *imxpriv = hpriv->plat_data;
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 	if (imxpriv->no_device)
714*4882a593Smuzhiyun 		return;
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun 	switch (imxpriv->type) {
717*4882a593Smuzhiyun 	case AHCI_IMX6QP:
718*4882a593Smuzhiyun 		regmap_update_bits(imxpriv->gpr, IOMUXC_GPR5,
719*4882a593Smuzhiyun 				   IMX6Q_GPR5_SATA_SW_PD,
720*4882a593Smuzhiyun 				   IMX6Q_GPR5_SATA_SW_PD);
721*4882a593Smuzhiyun 		regmap_update_bits(imxpriv->gpr, IOMUXC_GPR13,
722*4882a593Smuzhiyun 				   IMX6Q_GPR13_SATA_MPLL_CLK_EN,
723*4882a593Smuzhiyun 				   !IMX6Q_GPR13_SATA_MPLL_CLK_EN);
724*4882a593Smuzhiyun 		break;
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun 	case AHCI_IMX6Q:
727*4882a593Smuzhiyun 		regmap_update_bits(imxpriv->gpr, IOMUXC_GPR13,
728*4882a593Smuzhiyun 				   IMX6Q_GPR13_SATA_MPLL_CLK_EN,
729*4882a593Smuzhiyun 				   !IMX6Q_GPR13_SATA_MPLL_CLK_EN);
730*4882a593Smuzhiyun 		break;
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun 	case AHCI_IMX8QM:
733*4882a593Smuzhiyun 		clk_disable_unprepare(imxpriv->epcs_rx_clk);
734*4882a593Smuzhiyun 		clk_disable_unprepare(imxpriv->epcs_tx_clk);
735*4882a593Smuzhiyun 		break;
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun 	default:
738*4882a593Smuzhiyun 		break;
739*4882a593Smuzhiyun 	}
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun 	clk_disable_unprepare(imxpriv->sata_ref_clk);
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun 	ahci_platform_disable_regulators(hpriv);
744*4882a593Smuzhiyun }
745*4882a593Smuzhiyun 
ahci_imx_error_handler(struct ata_port * ap)746*4882a593Smuzhiyun static void ahci_imx_error_handler(struct ata_port *ap)
747*4882a593Smuzhiyun {
748*4882a593Smuzhiyun 	u32 reg_val;
749*4882a593Smuzhiyun 	struct ata_device *dev;
750*4882a593Smuzhiyun 	struct ata_host *host = dev_get_drvdata(ap->dev);
751*4882a593Smuzhiyun 	struct ahci_host_priv *hpriv = host->private_data;
752*4882a593Smuzhiyun 	void __iomem *mmio = hpriv->mmio;
753*4882a593Smuzhiyun 	struct imx_ahci_priv *imxpriv = hpriv->plat_data;
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun 	ahci_error_handler(ap);
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun 	if (!(imxpriv->first_time) || ahci_imx_hotplug)
758*4882a593Smuzhiyun 		return;
759*4882a593Smuzhiyun 
760*4882a593Smuzhiyun 	imxpriv->first_time = false;
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 	ata_for_each_dev(dev, &ap->link, ENABLED)
763*4882a593Smuzhiyun 		return;
764*4882a593Smuzhiyun 	/*
765*4882a593Smuzhiyun 	 * Disable link to save power.  An imx ahci port can't be recovered
766*4882a593Smuzhiyun 	 * without full reset once the pddq mode is enabled making it
767*4882a593Smuzhiyun 	 * impossible to use as part of libata LPM.
768*4882a593Smuzhiyun 	 */
769*4882a593Smuzhiyun 	reg_val = readl(mmio + IMX_P0PHYCR);
770*4882a593Smuzhiyun 	writel(reg_val | IMX_P0PHYCR_TEST_PDDQ, mmio + IMX_P0PHYCR);
771*4882a593Smuzhiyun 	imx_sata_disable(hpriv);
772*4882a593Smuzhiyun 	imxpriv->no_device = true;
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun 	dev_info(ap->dev, "no device found, disabling link.\n");
775*4882a593Smuzhiyun 	dev_info(ap->dev, "pass " MODULE_PARAM_PREFIX ".hotplug=1 to enable hotplug\n");
776*4882a593Smuzhiyun }
777*4882a593Smuzhiyun 
ahci_imx_softreset(struct ata_link * link,unsigned int * class,unsigned long deadline)778*4882a593Smuzhiyun static int ahci_imx_softreset(struct ata_link *link, unsigned int *class,
779*4882a593Smuzhiyun 		       unsigned long deadline)
780*4882a593Smuzhiyun {
781*4882a593Smuzhiyun 	struct ata_port *ap = link->ap;
782*4882a593Smuzhiyun 	struct ata_host *host = dev_get_drvdata(ap->dev);
783*4882a593Smuzhiyun 	struct ahci_host_priv *hpriv = host->private_data;
784*4882a593Smuzhiyun 	struct imx_ahci_priv *imxpriv = hpriv->plat_data;
785*4882a593Smuzhiyun 	int ret;
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun 	if (imxpriv->type == AHCI_IMX53)
788*4882a593Smuzhiyun 		ret = ahci_pmp_retry_srst_ops.softreset(link, class, deadline);
789*4882a593Smuzhiyun 	else
790*4882a593Smuzhiyun 		ret = ahci_ops.softreset(link, class, deadline);
791*4882a593Smuzhiyun 
792*4882a593Smuzhiyun 	return ret;
793*4882a593Smuzhiyun }
794*4882a593Smuzhiyun 
795*4882a593Smuzhiyun static struct ata_port_operations ahci_imx_ops = {
796*4882a593Smuzhiyun 	.inherits	= &ahci_ops,
797*4882a593Smuzhiyun 	.host_stop	= ahci_imx_host_stop,
798*4882a593Smuzhiyun 	.error_handler	= ahci_imx_error_handler,
799*4882a593Smuzhiyun 	.softreset	= ahci_imx_softreset,
800*4882a593Smuzhiyun };
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun static const struct ata_port_info ahci_imx_port_info = {
803*4882a593Smuzhiyun 	.flags		= AHCI_FLAG_COMMON,
804*4882a593Smuzhiyun 	.pio_mask	= ATA_PIO4,
805*4882a593Smuzhiyun 	.udma_mask	= ATA_UDMA6,
806*4882a593Smuzhiyun 	.port_ops	= &ahci_imx_ops,
807*4882a593Smuzhiyun };
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun static const struct of_device_id imx_ahci_of_match[] = {
810*4882a593Smuzhiyun 	{ .compatible = "fsl,imx53-ahci", .data = (void *)AHCI_IMX53 },
811*4882a593Smuzhiyun 	{ .compatible = "fsl,imx6q-ahci", .data = (void *)AHCI_IMX6Q },
812*4882a593Smuzhiyun 	{ .compatible = "fsl,imx6qp-ahci", .data = (void *)AHCI_IMX6QP },
813*4882a593Smuzhiyun 	{ .compatible = "fsl,imx8qm-ahci", .data = (void *)AHCI_IMX8QM },
814*4882a593Smuzhiyun 	{},
815*4882a593Smuzhiyun };
816*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, imx_ahci_of_match);
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun struct reg_value {
819*4882a593Smuzhiyun 	u32 of_value;
820*4882a593Smuzhiyun 	u32 reg_value;
821*4882a593Smuzhiyun };
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun struct reg_property {
824*4882a593Smuzhiyun 	const char *name;
825*4882a593Smuzhiyun 	const struct reg_value *values;
826*4882a593Smuzhiyun 	size_t num_values;
827*4882a593Smuzhiyun 	u32 def_value;
828*4882a593Smuzhiyun 	u32 set_value;
829*4882a593Smuzhiyun };
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun static const struct reg_value gpr13_tx_level[] = {
832*4882a593Smuzhiyun 	{  937, IMX6Q_GPR13_SATA_TX_LVL_0_937_V },
833*4882a593Smuzhiyun 	{  947, IMX6Q_GPR13_SATA_TX_LVL_0_947_V },
834*4882a593Smuzhiyun 	{  957, IMX6Q_GPR13_SATA_TX_LVL_0_957_V },
835*4882a593Smuzhiyun 	{  966, IMX6Q_GPR13_SATA_TX_LVL_0_966_V },
836*4882a593Smuzhiyun 	{  976, IMX6Q_GPR13_SATA_TX_LVL_0_976_V },
837*4882a593Smuzhiyun 	{  986, IMX6Q_GPR13_SATA_TX_LVL_0_986_V },
838*4882a593Smuzhiyun 	{  996, IMX6Q_GPR13_SATA_TX_LVL_0_996_V },
839*4882a593Smuzhiyun 	{ 1005, IMX6Q_GPR13_SATA_TX_LVL_1_005_V },
840*4882a593Smuzhiyun 	{ 1015, IMX6Q_GPR13_SATA_TX_LVL_1_015_V },
841*4882a593Smuzhiyun 	{ 1025, IMX6Q_GPR13_SATA_TX_LVL_1_025_V },
842*4882a593Smuzhiyun 	{ 1035, IMX6Q_GPR13_SATA_TX_LVL_1_035_V },
843*4882a593Smuzhiyun 	{ 1045, IMX6Q_GPR13_SATA_TX_LVL_1_045_V },
844*4882a593Smuzhiyun 	{ 1054, IMX6Q_GPR13_SATA_TX_LVL_1_054_V },
845*4882a593Smuzhiyun 	{ 1064, IMX6Q_GPR13_SATA_TX_LVL_1_064_V },
846*4882a593Smuzhiyun 	{ 1074, IMX6Q_GPR13_SATA_TX_LVL_1_074_V },
847*4882a593Smuzhiyun 	{ 1084, IMX6Q_GPR13_SATA_TX_LVL_1_084_V },
848*4882a593Smuzhiyun 	{ 1094, IMX6Q_GPR13_SATA_TX_LVL_1_094_V },
849*4882a593Smuzhiyun 	{ 1104, IMX6Q_GPR13_SATA_TX_LVL_1_104_V },
850*4882a593Smuzhiyun 	{ 1113, IMX6Q_GPR13_SATA_TX_LVL_1_113_V },
851*4882a593Smuzhiyun 	{ 1123, IMX6Q_GPR13_SATA_TX_LVL_1_123_V },
852*4882a593Smuzhiyun 	{ 1133, IMX6Q_GPR13_SATA_TX_LVL_1_133_V },
853*4882a593Smuzhiyun 	{ 1143, IMX6Q_GPR13_SATA_TX_LVL_1_143_V },
854*4882a593Smuzhiyun 	{ 1152, IMX6Q_GPR13_SATA_TX_LVL_1_152_V },
855*4882a593Smuzhiyun 	{ 1162, IMX6Q_GPR13_SATA_TX_LVL_1_162_V },
856*4882a593Smuzhiyun 	{ 1172, IMX6Q_GPR13_SATA_TX_LVL_1_172_V },
857*4882a593Smuzhiyun 	{ 1182, IMX6Q_GPR13_SATA_TX_LVL_1_182_V },
858*4882a593Smuzhiyun 	{ 1191, IMX6Q_GPR13_SATA_TX_LVL_1_191_V },
859*4882a593Smuzhiyun 	{ 1201, IMX6Q_GPR13_SATA_TX_LVL_1_201_V },
860*4882a593Smuzhiyun 	{ 1211, IMX6Q_GPR13_SATA_TX_LVL_1_211_V },
861*4882a593Smuzhiyun 	{ 1221, IMX6Q_GPR13_SATA_TX_LVL_1_221_V },
862*4882a593Smuzhiyun 	{ 1230, IMX6Q_GPR13_SATA_TX_LVL_1_230_V },
863*4882a593Smuzhiyun 	{ 1240, IMX6Q_GPR13_SATA_TX_LVL_1_240_V }
864*4882a593Smuzhiyun };
865*4882a593Smuzhiyun 
866*4882a593Smuzhiyun static const struct reg_value gpr13_tx_boost[] = {
867*4882a593Smuzhiyun 	{    0, IMX6Q_GPR13_SATA_TX_BOOST_0_00_DB },
868*4882a593Smuzhiyun 	{  370, IMX6Q_GPR13_SATA_TX_BOOST_0_37_DB },
869*4882a593Smuzhiyun 	{  740, IMX6Q_GPR13_SATA_TX_BOOST_0_74_DB },
870*4882a593Smuzhiyun 	{ 1110, IMX6Q_GPR13_SATA_TX_BOOST_1_11_DB },
871*4882a593Smuzhiyun 	{ 1480, IMX6Q_GPR13_SATA_TX_BOOST_1_48_DB },
872*4882a593Smuzhiyun 	{ 1850, IMX6Q_GPR13_SATA_TX_BOOST_1_85_DB },
873*4882a593Smuzhiyun 	{ 2220, IMX6Q_GPR13_SATA_TX_BOOST_2_22_DB },
874*4882a593Smuzhiyun 	{ 2590, IMX6Q_GPR13_SATA_TX_BOOST_2_59_DB },
875*4882a593Smuzhiyun 	{ 2960, IMX6Q_GPR13_SATA_TX_BOOST_2_96_DB },
876*4882a593Smuzhiyun 	{ 3330, IMX6Q_GPR13_SATA_TX_BOOST_3_33_DB },
877*4882a593Smuzhiyun 	{ 3700, IMX6Q_GPR13_SATA_TX_BOOST_3_70_DB },
878*4882a593Smuzhiyun 	{ 4070, IMX6Q_GPR13_SATA_TX_BOOST_4_07_DB },
879*4882a593Smuzhiyun 	{ 4440, IMX6Q_GPR13_SATA_TX_BOOST_4_44_DB },
880*4882a593Smuzhiyun 	{ 4810, IMX6Q_GPR13_SATA_TX_BOOST_4_81_DB },
881*4882a593Smuzhiyun 	{ 5280, IMX6Q_GPR13_SATA_TX_BOOST_5_28_DB },
882*4882a593Smuzhiyun 	{ 5750, IMX6Q_GPR13_SATA_TX_BOOST_5_75_DB }
883*4882a593Smuzhiyun };
884*4882a593Smuzhiyun 
885*4882a593Smuzhiyun static const struct reg_value gpr13_tx_atten[] = {
886*4882a593Smuzhiyun 	{  8, IMX6Q_GPR13_SATA_TX_ATTEN_8_16 },
887*4882a593Smuzhiyun 	{  9, IMX6Q_GPR13_SATA_TX_ATTEN_9_16 },
888*4882a593Smuzhiyun 	{ 10, IMX6Q_GPR13_SATA_TX_ATTEN_10_16 },
889*4882a593Smuzhiyun 	{ 12, IMX6Q_GPR13_SATA_TX_ATTEN_12_16 },
890*4882a593Smuzhiyun 	{ 14, IMX6Q_GPR13_SATA_TX_ATTEN_14_16 },
891*4882a593Smuzhiyun 	{ 16, IMX6Q_GPR13_SATA_TX_ATTEN_16_16 },
892*4882a593Smuzhiyun };
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun static const struct reg_value gpr13_rx_eq[] = {
895*4882a593Smuzhiyun 	{  500, IMX6Q_GPR13_SATA_RX_EQ_VAL_0_5_DB },
896*4882a593Smuzhiyun 	{ 1000, IMX6Q_GPR13_SATA_RX_EQ_VAL_1_0_DB },
897*4882a593Smuzhiyun 	{ 1500, IMX6Q_GPR13_SATA_RX_EQ_VAL_1_5_DB },
898*4882a593Smuzhiyun 	{ 2000, IMX6Q_GPR13_SATA_RX_EQ_VAL_2_0_DB },
899*4882a593Smuzhiyun 	{ 2500, IMX6Q_GPR13_SATA_RX_EQ_VAL_2_5_DB },
900*4882a593Smuzhiyun 	{ 3000, IMX6Q_GPR13_SATA_RX_EQ_VAL_3_0_DB },
901*4882a593Smuzhiyun 	{ 3500, IMX6Q_GPR13_SATA_RX_EQ_VAL_3_5_DB },
902*4882a593Smuzhiyun 	{ 4000, IMX6Q_GPR13_SATA_RX_EQ_VAL_4_0_DB },
903*4882a593Smuzhiyun };
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun static const struct reg_property gpr13_props[] = {
906*4882a593Smuzhiyun 	{
907*4882a593Smuzhiyun 		.name = "fsl,transmit-level-mV",
908*4882a593Smuzhiyun 		.values = gpr13_tx_level,
909*4882a593Smuzhiyun 		.num_values = ARRAY_SIZE(gpr13_tx_level),
910*4882a593Smuzhiyun 		.def_value = IMX6Q_GPR13_SATA_TX_LVL_1_025_V,
911*4882a593Smuzhiyun 	}, {
912*4882a593Smuzhiyun 		.name = "fsl,transmit-boost-mdB",
913*4882a593Smuzhiyun 		.values = gpr13_tx_boost,
914*4882a593Smuzhiyun 		.num_values = ARRAY_SIZE(gpr13_tx_boost),
915*4882a593Smuzhiyun 		.def_value = IMX6Q_GPR13_SATA_TX_BOOST_3_33_DB,
916*4882a593Smuzhiyun 	}, {
917*4882a593Smuzhiyun 		.name = "fsl,transmit-atten-16ths",
918*4882a593Smuzhiyun 		.values = gpr13_tx_atten,
919*4882a593Smuzhiyun 		.num_values = ARRAY_SIZE(gpr13_tx_atten),
920*4882a593Smuzhiyun 		.def_value = IMX6Q_GPR13_SATA_TX_ATTEN_9_16,
921*4882a593Smuzhiyun 	}, {
922*4882a593Smuzhiyun 		.name = "fsl,receive-eq-mdB",
923*4882a593Smuzhiyun 		.values = gpr13_rx_eq,
924*4882a593Smuzhiyun 		.num_values = ARRAY_SIZE(gpr13_rx_eq),
925*4882a593Smuzhiyun 		.def_value = IMX6Q_GPR13_SATA_RX_EQ_VAL_3_0_DB,
926*4882a593Smuzhiyun 	}, {
927*4882a593Smuzhiyun 		.name = "fsl,no-spread-spectrum",
928*4882a593Smuzhiyun 		.def_value = IMX6Q_GPR13_SATA_MPLL_SS_EN,
929*4882a593Smuzhiyun 		.set_value = 0,
930*4882a593Smuzhiyun 	},
931*4882a593Smuzhiyun };
932*4882a593Smuzhiyun 
imx_ahci_parse_props(struct device * dev,const struct reg_property * prop,size_t num)933*4882a593Smuzhiyun static u32 imx_ahci_parse_props(struct device *dev,
934*4882a593Smuzhiyun 				const struct reg_property *prop, size_t num)
935*4882a593Smuzhiyun {
936*4882a593Smuzhiyun 	struct device_node *np = dev->of_node;
937*4882a593Smuzhiyun 	u32 reg_value = 0;
938*4882a593Smuzhiyun 	int i, j;
939*4882a593Smuzhiyun 
940*4882a593Smuzhiyun 	for (i = 0; i < num; i++, prop++) {
941*4882a593Smuzhiyun 		u32 of_val;
942*4882a593Smuzhiyun 
943*4882a593Smuzhiyun 		if (prop->num_values == 0) {
944*4882a593Smuzhiyun 			if (of_property_read_bool(np, prop->name))
945*4882a593Smuzhiyun 				reg_value |= prop->set_value;
946*4882a593Smuzhiyun 			else
947*4882a593Smuzhiyun 				reg_value |= prop->def_value;
948*4882a593Smuzhiyun 			continue;
949*4882a593Smuzhiyun 		}
950*4882a593Smuzhiyun 
951*4882a593Smuzhiyun 		if (of_property_read_u32(np, prop->name, &of_val)) {
952*4882a593Smuzhiyun 			dev_info(dev, "%s not specified, using %08x\n",
953*4882a593Smuzhiyun 				prop->name, prop->def_value);
954*4882a593Smuzhiyun 			reg_value |= prop->def_value;
955*4882a593Smuzhiyun 			continue;
956*4882a593Smuzhiyun 		}
957*4882a593Smuzhiyun 
958*4882a593Smuzhiyun 		for (j = 0; j < prop->num_values; j++) {
959*4882a593Smuzhiyun 			if (prop->values[j].of_value == of_val) {
960*4882a593Smuzhiyun 				dev_info(dev, "%s value %u, using %08x\n",
961*4882a593Smuzhiyun 					prop->name, of_val, prop->values[j].reg_value);
962*4882a593Smuzhiyun 				reg_value |= prop->values[j].reg_value;
963*4882a593Smuzhiyun 				break;
964*4882a593Smuzhiyun 			}
965*4882a593Smuzhiyun 		}
966*4882a593Smuzhiyun 
967*4882a593Smuzhiyun 		if (j == prop->num_values) {
968*4882a593Smuzhiyun 			dev_err(dev, "DT property %s is not a valid value\n",
969*4882a593Smuzhiyun 				prop->name);
970*4882a593Smuzhiyun 			reg_value |= prop->def_value;
971*4882a593Smuzhiyun 		}
972*4882a593Smuzhiyun 	}
973*4882a593Smuzhiyun 
974*4882a593Smuzhiyun 	return reg_value;
975*4882a593Smuzhiyun }
976*4882a593Smuzhiyun 
977*4882a593Smuzhiyun static struct scsi_host_template ahci_platform_sht = {
978*4882a593Smuzhiyun 	AHCI_SHT(DRV_NAME),
979*4882a593Smuzhiyun };
980*4882a593Smuzhiyun 
imx8_sata_probe(struct device * dev,struct imx_ahci_priv * imxpriv)981*4882a593Smuzhiyun static int imx8_sata_probe(struct device *dev, struct imx_ahci_priv *imxpriv)
982*4882a593Smuzhiyun {
983*4882a593Smuzhiyun 	struct resource *phy_res;
984*4882a593Smuzhiyun 	struct platform_device *pdev = imxpriv->ahci_pdev;
985*4882a593Smuzhiyun 	struct device_node *np = dev->of_node;
986*4882a593Smuzhiyun 
987*4882a593Smuzhiyun 	if (of_property_read_u32(np, "fsl,phy-imp", &imxpriv->imped_ratio))
988*4882a593Smuzhiyun 		imxpriv->imped_ratio = IMX8QM_SATA_PHY_IMPED_RATIO_85OHM;
989*4882a593Smuzhiyun 	phy_res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "phy");
990*4882a593Smuzhiyun 	if (phy_res) {
991*4882a593Smuzhiyun 		imxpriv->phy_base = devm_ioremap(dev, phy_res->start,
992*4882a593Smuzhiyun 					resource_size(phy_res));
993*4882a593Smuzhiyun 		if (!imxpriv->phy_base) {
994*4882a593Smuzhiyun 			dev_err(dev, "error with ioremap\n");
995*4882a593Smuzhiyun 			return -ENOMEM;
996*4882a593Smuzhiyun 		}
997*4882a593Smuzhiyun 	} else {
998*4882a593Smuzhiyun 		dev_err(dev, "missing *phy* reg region.\n");
999*4882a593Smuzhiyun 		return -ENOMEM;
1000*4882a593Smuzhiyun 	}
1001*4882a593Smuzhiyun 	imxpriv->gpr =
1002*4882a593Smuzhiyun 		 syscon_regmap_lookup_by_phandle(np, "hsio");
1003*4882a593Smuzhiyun 	if (IS_ERR(imxpriv->gpr)) {
1004*4882a593Smuzhiyun 		dev_err(dev, "unable to find gpr registers\n");
1005*4882a593Smuzhiyun 		return PTR_ERR(imxpriv->gpr);
1006*4882a593Smuzhiyun 	}
1007*4882a593Smuzhiyun 
1008*4882a593Smuzhiyun 	imxpriv->epcs_tx_clk = devm_clk_get(dev, "epcs_tx");
1009*4882a593Smuzhiyun 	if (IS_ERR(imxpriv->epcs_tx_clk)) {
1010*4882a593Smuzhiyun 		dev_err(dev, "can't get epcs_tx_clk clock.\n");
1011*4882a593Smuzhiyun 		return PTR_ERR(imxpriv->epcs_tx_clk);
1012*4882a593Smuzhiyun 	}
1013*4882a593Smuzhiyun 	imxpriv->epcs_rx_clk = devm_clk_get(dev, "epcs_rx");
1014*4882a593Smuzhiyun 	if (IS_ERR(imxpriv->epcs_rx_clk)) {
1015*4882a593Smuzhiyun 		dev_err(dev, "can't get epcs_rx_clk clock.\n");
1016*4882a593Smuzhiyun 		return PTR_ERR(imxpriv->epcs_rx_clk);
1017*4882a593Smuzhiyun 	}
1018*4882a593Smuzhiyun 	imxpriv->phy_pclk0 = devm_clk_get(dev, "phy_pclk0");
1019*4882a593Smuzhiyun 	if (IS_ERR(imxpriv->phy_pclk0)) {
1020*4882a593Smuzhiyun 		dev_err(dev, "can't get phy_pclk0 clock.\n");
1021*4882a593Smuzhiyun 		return PTR_ERR(imxpriv->phy_pclk0);
1022*4882a593Smuzhiyun 	}
1023*4882a593Smuzhiyun 	imxpriv->phy_pclk1 = devm_clk_get(dev, "phy_pclk1");
1024*4882a593Smuzhiyun 	if (IS_ERR(imxpriv->phy_pclk1)) {
1025*4882a593Smuzhiyun 		dev_err(dev, "can't get phy_pclk1 clock.\n");
1026*4882a593Smuzhiyun 		return PTR_ERR(imxpriv->phy_pclk1);
1027*4882a593Smuzhiyun 	}
1028*4882a593Smuzhiyun 	imxpriv->phy_apbclk = devm_clk_get(dev, "phy_apbclk");
1029*4882a593Smuzhiyun 	if (IS_ERR(imxpriv->phy_apbclk)) {
1030*4882a593Smuzhiyun 		dev_err(dev, "can't get phy_apbclk clock.\n");
1031*4882a593Smuzhiyun 		return PTR_ERR(imxpriv->phy_apbclk);
1032*4882a593Smuzhiyun 	}
1033*4882a593Smuzhiyun 
1034*4882a593Smuzhiyun 	/* Fetch GPIO, then enable the external OSC */
1035*4882a593Smuzhiyun 	imxpriv->clkreq_gpiod = devm_gpiod_get_optional(dev, "clkreq",
1036*4882a593Smuzhiyun 				GPIOD_OUT_LOW | GPIOD_FLAGS_BIT_NONEXCLUSIVE);
1037*4882a593Smuzhiyun 	if (IS_ERR(imxpriv->clkreq_gpiod))
1038*4882a593Smuzhiyun 		return PTR_ERR(imxpriv->clkreq_gpiod);
1039*4882a593Smuzhiyun 	if (imxpriv->clkreq_gpiod)
1040*4882a593Smuzhiyun 		gpiod_set_consumer_name(imxpriv->clkreq_gpiod, "SATA CLKREQ");
1041*4882a593Smuzhiyun 
1042*4882a593Smuzhiyun 	return 0;
1043*4882a593Smuzhiyun }
1044*4882a593Smuzhiyun 
imx_ahci_probe(struct platform_device * pdev)1045*4882a593Smuzhiyun static int imx_ahci_probe(struct platform_device *pdev)
1046*4882a593Smuzhiyun {
1047*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
1048*4882a593Smuzhiyun 	const struct of_device_id *of_id;
1049*4882a593Smuzhiyun 	struct ahci_host_priv *hpriv;
1050*4882a593Smuzhiyun 	struct imx_ahci_priv *imxpriv;
1051*4882a593Smuzhiyun 	unsigned int reg_val;
1052*4882a593Smuzhiyun 	int ret;
1053*4882a593Smuzhiyun 
1054*4882a593Smuzhiyun 	of_id = of_match_device(imx_ahci_of_match, dev);
1055*4882a593Smuzhiyun 	if (!of_id)
1056*4882a593Smuzhiyun 		return -EINVAL;
1057*4882a593Smuzhiyun 
1058*4882a593Smuzhiyun 	imxpriv = devm_kzalloc(dev, sizeof(*imxpriv), GFP_KERNEL);
1059*4882a593Smuzhiyun 	if (!imxpriv)
1060*4882a593Smuzhiyun 		return -ENOMEM;
1061*4882a593Smuzhiyun 
1062*4882a593Smuzhiyun 	imxpriv->ahci_pdev = pdev;
1063*4882a593Smuzhiyun 	imxpriv->no_device = false;
1064*4882a593Smuzhiyun 	imxpriv->first_time = true;
1065*4882a593Smuzhiyun 	imxpriv->type = (enum ahci_imx_type)of_id->data;
1066*4882a593Smuzhiyun 
1067*4882a593Smuzhiyun 	imxpriv->sata_clk = devm_clk_get(dev, "sata");
1068*4882a593Smuzhiyun 	if (IS_ERR(imxpriv->sata_clk)) {
1069*4882a593Smuzhiyun 		dev_err(dev, "can't get sata clock.\n");
1070*4882a593Smuzhiyun 		return PTR_ERR(imxpriv->sata_clk);
1071*4882a593Smuzhiyun 	}
1072*4882a593Smuzhiyun 
1073*4882a593Smuzhiyun 	imxpriv->sata_ref_clk = devm_clk_get(dev, "sata_ref");
1074*4882a593Smuzhiyun 	if (IS_ERR(imxpriv->sata_ref_clk)) {
1075*4882a593Smuzhiyun 		dev_err(dev, "can't get sata_ref clock.\n");
1076*4882a593Smuzhiyun 		return PTR_ERR(imxpriv->sata_ref_clk);
1077*4882a593Smuzhiyun 	}
1078*4882a593Smuzhiyun 
1079*4882a593Smuzhiyun 	imxpriv->ahb_clk = devm_clk_get(dev, "ahb");
1080*4882a593Smuzhiyun 	if (IS_ERR(imxpriv->ahb_clk)) {
1081*4882a593Smuzhiyun 		dev_err(dev, "can't get ahb clock.\n");
1082*4882a593Smuzhiyun 		return PTR_ERR(imxpriv->ahb_clk);
1083*4882a593Smuzhiyun 	}
1084*4882a593Smuzhiyun 
1085*4882a593Smuzhiyun 	if (imxpriv->type == AHCI_IMX6Q || imxpriv->type == AHCI_IMX6QP) {
1086*4882a593Smuzhiyun 		u32 reg_value;
1087*4882a593Smuzhiyun 
1088*4882a593Smuzhiyun 		imxpriv->gpr = syscon_regmap_lookup_by_compatible(
1089*4882a593Smuzhiyun 							"fsl,imx6q-iomuxc-gpr");
1090*4882a593Smuzhiyun 		if (IS_ERR(imxpriv->gpr)) {
1091*4882a593Smuzhiyun 			dev_err(dev,
1092*4882a593Smuzhiyun 				"failed to find fsl,imx6q-iomux-gpr regmap\n");
1093*4882a593Smuzhiyun 			return PTR_ERR(imxpriv->gpr);
1094*4882a593Smuzhiyun 		}
1095*4882a593Smuzhiyun 
1096*4882a593Smuzhiyun 		reg_value = imx_ahci_parse_props(dev, gpr13_props,
1097*4882a593Smuzhiyun 						 ARRAY_SIZE(gpr13_props));
1098*4882a593Smuzhiyun 
1099*4882a593Smuzhiyun 		imxpriv->phy_params =
1100*4882a593Smuzhiyun 				   IMX6Q_GPR13_SATA_RX_LOS_LVL_SATA2M |
1101*4882a593Smuzhiyun 				   IMX6Q_GPR13_SATA_RX_DPLL_MODE_2P_4F |
1102*4882a593Smuzhiyun 				   IMX6Q_GPR13_SATA_SPD_MODE_3P0G |
1103*4882a593Smuzhiyun 				   reg_value;
1104*4882a593Smuzhiyun 	} else if (imxpriv->type == AHCI_IMX8QM) {
1105*4882a593Smuzhiyun 		ret =  imx8_sata_probe(dev, imxpriv);
1106*4882a593Smuzhiyun 		if (ret)
1107*4882a593Smuzhiyun 			return ret;
1108*4882a593Smuzhiyun 	}
1109*4882a593Smuzhiyun 
1110*4882a593Smuzhiyun 	hpriv = ahci_platform_get_resources(pdev, 0);
1111*4882a593Smuzhiyun 	if (IS_ERR(hpriv))
1112*4882a593Smuzhiyun 		return PTR_ERR(hpriv);
1113*4882a593Smuzhiyun 
1114*4882a593Smuzhiyun 	hpriv->plat_data = imxpriv;
1115*4882a593Smuzhiyun 
1116*4882a593Smuzhiyun 	ret = clk_prepare_enable(imxpriv->sata_clk);
1117*4882a593Smuzhiyun 	if (ret)
1118*4882a593Smuzhiyun 		return ret;
1119*4882a593Smuzhiyun 
1120*4882a593Smuzhiyun 	if (imxpriv->type == AHCI_IMX53 &&
1121*4882a593Smuzhiyun 	    IS_ENABLED(CONFIG_HWMON)) {
1122*4882a593Smuzhiyun 		/* Add the temperature monitor */
1123*4882a593Smuzhiyun 		struct device *hwmon_dev;
1124*4882a593Smuzhiyun 
1125*4882a593Smuzhiyun 		hwmon_dev =
1126*4882a593Smuzhiyun 			devm_hwmon_device_register_with_groups(dev,
1127*4882a593Smuzhiyun 							"sata_ahci",
1128*4882a593Smuzhiyun 							hpriv,
1129*4882a593Smuzhiyun 							fsl_sata_ahci_groups);
1130*4882a593Smuzhiyun 		if (IS_ERR(hwmon_dev)) {
1131*4882a593Smuzhiyun 			ret = PTR_ERR(hwmon_dev);
1132*4882a593Smuzhiyun 			goto disable_clk;
1133*4882a593Smuzhiyun 		}
1134*4882a593Smuzhiyun 		devm_thermal_zone_of_sensor_register(hwmon_dev, 0, hwmon_dev,
1135*4882a593Smuzhiyun 					     &fsl_sata_ahci_of_thermal_ops);
1136*4882a593Smuzhiyun 		dev_info(dev, "%s: sensor 'sata_ahci'\n", dev_name(hwmon_dev));
1137*4882a593Smuzhiyun 	}
1138*4882a593Smuzhiyun 
1139*4882a593Smuzhiyun 	ret = imx_sata_enable(hpriv);
1140*4882a593Smuzhiyun 	if (ret)
1141*4882a593Smuzhiyun 		goto disable_clk;
1142*4882a593Smuzhiyun 
1143*4882a593Smuzhiyun 	/*
1144*4882a593Smuzhiyun 	 * Configure the HWINIT bits of the HOST_CAP and HOST_PORTS_IMPL,
1145*4882a593Smuzhiyun 	 * and IP vendor specific register IMX_TIMER1MS.
1146*4882a593Smuzhiyun 	 * Configure CAP_SSS (support stagered spin up).
1147*4882a593Smuzhiyun 	 * Implement the port0.
1148*4882a593Smuzhiyun 	 * Get the ahb clock rate, and configure the TIMER1MS register.
1149*4882a593Smuzhiyun 	 */
1150*4882a593Smuzhiyun 	reg_val = readl(hpriv->mmio + HOST_CAP);
1151*4882a593Smuzhiyun 	if (!(reg_val & HOST_CAP_SSS)) {
1152*4882a593Smuzhiyun 		reg_val |= HOST_CAP_SSS;
1153*4882a593Smuzhiyun 		writel(reg_val, hpriv->mmio + HOST_CAP);
1154*4882a593Smuzhiyun 	}
1155*4882a593Smuzhiyun 	reg_val = readl(hpriv->mmio + HOST_PORTS_IMPL);
1156*4882a593Smuzhiyun 	if (!(reg_val & 0x1)) {
1157*4882a593Smuzhiyun 		reg_val |= 0x1;
1158*4882a593Smuzhiyun 		writel(reg_val, hpriv->mmio + HOST_PORTS_IMPL);
1159*4882a593Smuzhiyun 	}
1160*4882a593Smuzhiyun 
1161*4882a593Smuzhiyun 	reg_val = clk_get_rate(imxpriv->ahb_clk) / 1000;
1162*4882a593Smuzhiyun 	writel(reg_val, hpriv->mmio + IMX_TIMER1MS);
1163*4882a593Smuzhiyun 
1164*4882a593Smuzhiyun 	ret = ahci_platform_init_host(pdev, hpriv, &ahci_imx_port_info,
1165*4882a593Smuzhiyun 				      &ahci_platform_sht);
1166*4882a593Smuzhiyun 	if (ret)
1167*4882a593Smuzhiyun 		goto disable_sata;
1168*4882a593Smuzhiyun 
1169*4882a593Smuzhiyun 	return 0;
1170*4882a593Smuzhiyun 
1171*4882a593Smuzhiyun disable_sata:
1172*4882a593Smuzhiyun 	imx_sata_disable(hpriv);
1173*4882a593Smuzhiyun disable_clk:
1174*4882a593Smuzhiyun 	clk_disable_unprepare(imxpriv->sata_clk);
1175*4882a593Smuzhiyun 	return ret;
1176*4882a593Smuzhiyun }
1177*4882a593Smuzhiyun 
ahci_imx_host_stop(struct ata_host * host)1178*4882a593Smuzhiyun static void ahci_imx_host_stop(struct ata_host *host)
1179*4882a593Smuzhiyun {
1180*4882a593Smuzhiyun 	struct ahci_host_priv *hpriv = host->private_data;
1181*4882a593Smuzhiyun 	struct imx_ahci_priv *imxpriv = hpriv->plat_data;
1182*4882a593Smuzhiyun 
1183*4882a593Smuzhiyun 	imx_sata_disable(hpriv);
1184*4882a593Smuzhiyun 	clk_disable_unprepare(imxpriv->sata_clk);
1185*4882a593Smuzhiyun }
1186*4882a593Smuzhiyun 
1187*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
imx_ahci_suspend(struct device * dev)1188*4882a593Smuzhiyun static int imx_ahci_suspend(struct device *dev)
1189*4882a593Smuzhiyun {
1190*4882a593Smuzhiyun 	struct ata_host *host = dev_get_drvdata(dev);
1191*4882a593Smuzhiyun 	struct ahci_host_priv *hpriv = host->private_data;
1192*4882a593Smuzhiyun 	int ret;
1193*4882a593Smuzhiyun 
1194*4882a593Smuzhiyun 	ret = ahci_platform_suspend_host(dev);
1195*4882a593Smuzhiyun 	if (ret)
1196*4882a593Smuzhiyun 		return ret;
1197*4882a593Smuzhiyun 
1198*4882a593Smuzhiyun 	imx_sata_disable(hpriv);
1199*4882a593Smuzhiyun 
1200*4882a593Smuzhiyun 	return 0;
1201*4882a593Smuzhiyun }
1202*4882a593Smuzhiyun 
imx_ahci_resume(struct device * dev)1203*4882a593Smuzhiyun static int imx_ahci_resume(struct device *dev)
1204*4882a593Smuzhiyun {
1205*4882a593Smuzhiyun 	struct ata_host *host = dev_get_drvdata(dev);
1206*4882a593Smuzhiyun 	struct ahci_host_priv *hpriv = host->private_data;
1207*4882a593Smuzhiyun 	int ret;
1208*4882a593Smuzhiyun 
1209*4882a593Smuzhiyun 	ret = imx_sata_enable(hpriv);
1210*4882a593Smuzhiyun 	if (ret)
1211*4882a593Smuzhiyun 		return ret;
1212*4882a593Smuzhiyun 
1213*4882a593Smuzhiyun 	return ahci_platform_resume_host(dev);
1214*4882a593Smuzhiyun }
1215*4882a593Smuzhiyun #endif
1216*4882a593Smuzhiyun 
1217*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(ahci_imx_pm_ops, imx_ahci_suspend, imx_ahci_resume);
1218*4882a593Smuzhiyun 
1219*4882a593Smuzhiyun static struct platform_driver imx_ahci_driver = {
1220*4882a593Smuzhiyun 	.probe = imx_ahci_probe,
1221*4882a593Smuzhiyun 	.remove = ata_platform_remove_one,
1222*4882a593Smuzhiyun 	.driver = {
1223*4882a593Smuzhiyun 		.name = DRV_NAME,
1224*4882a593Smuzhiyun 		.of_match_table = imx_ahci_of_match,
1225*4882a593Smuzhiyun 		.pm = &ahci_imx_pm_ops,
1226*4882a593Smuzhiyun 	},
1227*4882a593Smuzhiyun };
1228*4882a593Smuzhiyun module_platform_driver(imx_ahci_driver);
1229*4882a593Smuzhiyun 
1230*4882a593Smuzhiyun MODULE_DESCRIPTION("Freescale i.MX AHCI SATA platform driver");
1231*4882a593Smuzhiyun MODULE_AUTHOR("Richard Zhu <Hong-Xing.Zhu@freescale.com>");
1232*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1233*4882a593Smuzhiyun MODULE_ALIAS("platform:" DRV_NAME);
1234