1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * DaVinci DM816 AHCI SATA platform driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2017 BayLibre SAS
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/kernel.h>
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/device.h>
11*4882a593Smuzhiyun #include <linux/pm.h>
12*4882a593Smuzhiyun #include <linux/platform_device.h>
13*4882a593Smuzhiyun #include <linux/libata.h>
14*4882a593Smuzhiyun #include <linux/ahci_platform.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include "ahci.h"
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #define AHCI_DM816_DRV_NAME "ahci-dm816"
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #define AHCI_DM816_PHY_ENPLL(x) ((x) << 0)
21*4882a593Smuzhiyun #define AHCI_DM816_PHY_MPY(x) ((x) << 1)
22*4882a593Smuzhiyun #define AHCI_DM816_PHY_LOS(x) ((x) << 12)
23*4882a593Smuzhiyun #define AHCI_DM816_PHY_RXCDR(x) ((x) << 13)
24*4882a593Smuzhiyun #define AHCI_DM816_PHY_RXEQ(x) ((x) << 16)
25*4882a593Smuzhiyun #define AHCI_DM816_PHY_TXSWING(x) ((x) << 23)
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #define AHCI_DM816_P0PHYCR_REG 0x178
28*4882a593Smuzhiyun #define AHCI_DM816_P1PHYCR_REG 0x1f8
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define AHCI_DM816_PLL_OUT 1500000000LU
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun static const unsigned long pll_mpy_table[] = {
33*4882a593Smuzhiyun 400, 500, 600, 800, 825, 1000, 1200,
34*4882a593Smuzhiyun 1250, 1500, 1600, 1650, 2000, 2200, 2500
35*4882a593Smuzhiyun };
36*4882a593Smuzhiyun
ahci_dm816_get_mpy_bits(unsigned long refclk_rate)37*4882a593Smuzhiyun static int ahci_dm816_get_mpy_bits(unsigned long refclk_rate)
38*4882a593Smuzhiyun {
39*4882a593Smuzhiyun unsigned long pll_multiplier;
40*4882a593Smuzhiyun int i;
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun /*
43*4882a593Smuzhiyun * We need to determine the value of the multiplier (MPY) bits.
44*4882a593Smuzhiyun * In order to include the 8.25 multiplier we need to first divide
45*4882a593Smuzhiyun * the refclk rate by 100.
46*4882a593Smuzhiyun */
47*4882a593Smuzhiyun pll_multiplier = AHCI_DM816_PLL_OUT / (refclk_rate / 100);
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(pll_mpy_table); i++) {
50*4882a593Smuzhiyun if (pll_mpy_table[i] == pll_multiplier)
51*4882a593Smuzhiyun return i;
52*4882a593Smuzhiyun }
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun /*
55*4882a593Smuzhiyun * We should have divided evenly - if not, return an invalid
56*4882a593Smuzhiyun * value.
57*4882a593Smuzhiyun */
58*4882a593Smuzhiyun return -1;
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun
ahci_dm816_phy_init(struct ahci_host_priv * hpriv,struct device * dev)61*4882a593Smuzhiyun static int ahci_dm816_phy_init(struct ahci_host_priv *hpriv, struct device *dev)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun unsigned long refclk_rate;
64*4882a593Smuzhiyun int mpy;
65*4882a593Smuzhiyun u32 val;
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun /*
68*4882a593Smuzhiyun * We should have been supplied two clocks: the functional and
69*4882a593Smuzhiyun * keep-alive clock and the external reference clock. We need the
70*4882a593Smuzhiyun * rate of the latter to calculate the correct value of MPY bits.
71*4882a593Smuzhiyun */
72*4882a593Smuzhiyun if (!hpriv->clks[1]) {
73*4882a593Smuzhiyun dev_err(dev, "reference clock not supplied\n");
74*4882a593Smuzhiyun return -EINVAL;
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun refclk_rate = clk_get_rate(hpriv->clks[1]);
78*4882a593Smuzhiyun if ((refclk_rate % 100) != 0) {
79*4882a593Smuzhiyun dev_err(dev, "reference clock rate must be divisible by 100\n");
80*4882a593Smuzhiyun return -EINVAL;
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun mpy = ahci_dm816_get_mpy_bits(refclk_rate);
84*4882a593Smuzhiyun if (mpy < 0) {
85*4882a593Smuzhiyun dev_err(dev, "can't calculate the MPY bits value\n");
86*4882a593Smuzhiyun return -EINVAL;
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun /* Enable the PHY and configure the first HBA port. */
90*4882a593Smuzhiyun val = AHCI_DM816_PHY_MPY(mpy) | AHCI_DM816_PHY_LOS(1) |
91*4882a593Smuzhiyun AHCI_DM816_PHY_RXCDR(4) | AHCI_DM816_PHY_RXEQ(1) |
92*4882a593Smuzhiyun AHCI_DM816_PHY_TXSWING(3) | AHCI_DM816_PHY_ENPLL(1);
93*4882a593Smuzhiyun writel(val, hpriv->mmio + AHCI_DM816_P0PHYCR_REG);
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /* Configure the second HBA port. */
96*4882a593Smuzhiyun val = AHCI_DM816_PHY_LOS(1) | AHCI_DM816_PHY_RXCDR(4) |
97*4882a593Smuzhiyun AHCI_DM816_PHY_RXEQ(1) | AHCI_DM816_PHY_TXSWING(3);
98*4882a593Smuzhiyun writel(val, hpriv->mmio + AHCI_DM816_P1PHYCR_REG);
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun return 0;
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun
ahci_dm816_softreset(struct ata_link * link,unsigned int * class,unsigned long deadline)103*4882a593Smuzhiyun static int ahci_dm816_softreset(struct ata_link *link,
104*4882a593Smuzhiyun unsigned int *class, unsigned long deadline)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun int pmp, ret;
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun pmp = sata_srst_pmp(link);
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun /*
111*4882a593Smuzhiyun * There's an issue with the SATA controller on DM816 SoC: if we
112*4882a593Smuzhiyun * enable Port Multiplier support, but the drive is connected directly
113*4882a593Smuzhiyun * to the board, it can't be detected. As a workaround: if PMP is
114*4882a593Smuzhiyun * enabled, we first call ahci_do_softreset() and pass it the result of
115*4882a593Smuzhiyun * sata_srst_pmp(). If this call fails, we retry with pmp = 0.
116*4882a593Smuzhiyun */
117*4882a593Smuzhiyun ret = ahci_do_softreset(link, class, pmp, deadline, ahci_check_ready);
118*4882a593Smuzhiyun if (pmp && ret == -EBUSY)
119*4882a593Smuzhiyun return ahci_do_softreset(link, class, 0,
120*4882a593Smuzhiyun deadline, ahci_check_ready);
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun return ret;
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun static struct ata_port_operations ahci_dm816_port_ops = {
126*4882a593Smuzhiyun .inherits = &ahci_platform_ops,
127*4882a593Smuzhiyun .softreset = ahci_dm816_softreset,
128*4882a593Smuzhiyun };
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun static const struct ata_port_info ahci_dm816_port_info = {
131*4882a593Smuzhiyun .flags = AHCI_FLAG_COMMON,
132*4882a593Smuzhiyun .pio_mask = ATA_PIO4,
133*4882a593Smuzhiyun .udma_mask = ATA_UDMA6,
134*4882a593Smuzhiyun .port_ops = &ahci_dm816_port_ops,
135*4882a593Smuzhiyun };
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun static struct scsi_host_template ahci_dm816_platform_sht = {
138*4882a593Smuzhiyun AHCI_SHT(AHCI_DM816_DRV_NAME),
139*4882a593Smuzhiyun };
140*4882a593Smuzhiyun
ahci_dm816_probe(struct platform_device * pdev)141*4882a593Smuzhiyun static int ahci_dm816_probe(struct platform_device *pdev)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun struct device *dev = &pdev->dev;
144*4882a593Smuzhiyun struct ahci_host_priv *hpriv;
145*4882a593Smuzhiyun int rc;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun hpriv = ahci_platform_get_resources(pdev, 0);
148*4882a593Smuzhiyun if (IS_ERR(hpriv))
149*4882a593Smuzhiyun return PTR_ERR(hpriv);
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun rc = ahci_platform_enable_resources(hpriv);
152*4882a593Smuzhiyun if (rc)
153*4882a593Smuzhiyun return rc;
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun rc = ahci_dm816_phy_init(hpriv, dev);
156*4882a593Smuzhiyun if (rc)
157*4882a593Smuzhiyun goto disable_resources;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun rc = ahci_platform_init_host(pdev, hpriv,
160*4882a593Smuzhiyun &ahci_dm816_port_info,
161*4882a593Smuzhiyun &ahci_dm816_platform_sht);
162*4882a593Smuzhiyun if (rc)
163*4882a593Smuzhiyun goto disable_resources;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun return 0;
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun disable_resources:
168*4882a593Smuzhiyun ahci_platform_disable_resources(hpriv);
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun return rc;
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(ahci_dm816_pm_ops,
174*4882a593Smuzhiyun ahci_platform_suspend,
175*4882a593Smuzhiyun ahci_platform_resume);
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun static const struct of_device_id ahci_dm816_of_match[] = {
178*4882a593Smuzhiyun { .compatible = "ti,dm816-ahci", },
179*4882a593Smuzhiyun { },
180*4882a593Smuzhiyun };
181*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, ahci_dm816_of_match);
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun static struct platform_driver ahci_dm816_driver = {
184*4882a593Smuzhiyun .probe = ahci_dm816_probe,
185*4882a593Smuzhiyun .remove = ata_platform_remove_one,
186*4882a593Smuzhiyun .driver = {
187*4882a593Smuzhiyun .name = AHCI_DM816_DRV_NAME,
188*4882a593Smuzhiyun .of_match_table = ahci_dm816_of_match,
189*4882a593Smuzhiyun .pm = &ahci_dm816_pm_ops,
190*4882a593Smuzhiyun },
191*4882a593Smuzhiyun };
192*4882a593Smuzhiyun module_platform_driver(ahci_dm816_driver);
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun MODULE_DESCRIPTION("DaVinci DM816 AHCI SATA platform driver");
195*4882a593Smuzhiyun MODULE_AUTHOR("Bartosz Golaszewski <bgolaszewski@baylibre.com>");
196*4882a593Smuzhiyun MODULE_LICENSE("GPL");
197