xref: /OK3568_Linux_fs/kernel/drivers/ata/ahci_ceva.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2015 Xilinx, Inc.
4*4882a593Smuzhiyun  * CEVA AHCI SATA platform driver
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * based on the AHCI SATA platform driver by Jeff Garzik and Anton Vorontsov
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/ahci_platform.h>
10*4882a593Smuzhiyun #include <linux/kernel.h>
11*4882a593Smuzhiyun #include <linux/libata.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/of_device.h>
14*4882a593Smuzhiyun #include <linux/platform_device.h>
15*4882a593Smuzhiyun #include "ahci.h"
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun /* Vendor Specific Register Offsets */
18*4882a593Smuzhiyun #define AHCI_VEND_PCFG  0xA4
19*4882a593Smuzhiyun #define AHCI_VEND_PPCFG 0xA8
20*4882a593Smuzhiyun #define AHCI_VEND_PP2C  0xAC
21*4882a593Smuzhiyun #define AHCI_VEND_PP3C  0xB0
22*4882a593Smuzhiyun #define AHCI_VEND_PP4C  0xB4
23*4882a593Smuzhiyun #define AHCI_VEND_PP5C  0xB8
24*4882a593Smuzhiyun #define AHCI_VEND_AXICC 0xBC
25*4882a593Smuzhiyun #define AHCI_VEND_PAXIC 0xC0
26*4882a593Smuzhiyun #define AHCI_VEND_PTC   0xC8
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun /* Vendor Specific Register bit definitions */
29*4882a593Smuzhiyun #define PAXIC_ADBW_BW64 0x1
30*4882a593Smuzhiyun #define PAXIC_MAWID(i)	(((i) * 2) << 4)
31*4882a593Smuzhiyun #define PAXIC_MARID(i)	(((i) * 2) << 12)
32*4882a593Smuzhiyun #define PAXIC_MARIDD(i)	((((i) * 2) + 1) << 16)
33*4882a593Smuzhiyun #define PAXIC_MAWIDD(i)	((((i) * 2) + 1) << 8)
34*4882a593Smuzhiyun #define PAXIC_OTL	(0x4 << 20)
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun /* Register bit definitions for cache control */
37*4882a593Smuzhiyun #define AXICC_ARCA_VAL  (0xF << 0)
38*4882a593Smuzhiyun #define AXICC_ARCF_VAL  (0xF << 4)
39*4882a593Smuzhiyun #define AXICC_ARCH_VAL  (0xF << 8)
40*4882a593Smuzhiyun #define AXICC_ARCP_VAL  (0xF << 12)
41*4882a593Smuzhiyun #define AXICC_AWCFD_VAL (0xF << 16)
42*4882a593Smuzhiyun #define AXICC_AWCD_VAL  (0xF << 20)
43*4882a593Smuzhiyun #define AXICC_AWCF_VAL  (0xF << 24)
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #define PCFG_TPSS_VAL	(0x32 << 16)
46*4882a593Smuzhiyun #define PCFG_TPRS_VAL	(0x2 << 12)
47*4882a593Smuzhiyun #define PCFG_PAD_VAL	0x2
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun #define PPCFG_TTA	0x1FFFE
50*4882a593Smuzhiyun #define PPCFG_PSSO_EN	(1 << 28)
51*4882a593Smuzhiyun #define PPCFG_PSS_EN	(1 << 29)
52*4882a593Smuzhiyun #define PPCFG_ESDF_EN	(1 << 31)
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun #define PP5C_RIT	0x60216
55*4882a593Smuzhiyun #define PP5C_RCT	(0x7f0 << 20)
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #define PTC_RX_WM_VAL	0x40
58*4882a593Smuzhiyun #define PTC_RSVD	(1 << 27)
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #define PORT0_BASE	0x100
61*4882a593Smuzhiyun #define PORT1_BASE	0x180
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun /* Port Control Register Bit Definitions */
64*4882a593Smuzhiyun #define PORT_SCTL_SPD_GEN3	(0x3 << 4)
65*4882a593Smuzhiyun #define PORT_SCTL_SPD_GEN2	(0x2 << 4)
66*4882a593Smuzhiyun #define PORT_SCTL_SPD_GEN1	(0x1 << 4)
67*4882a593Smuzhiyun #define PORT_SCTL_IPM		(0x3 << 8)
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun #define PORT_BASE	0x100
70*4882a593Smuzhiyun #define PORT_OFFSET	0x80
71*4882a593Smuzhiyun #define NR_PORTS	2
72*4882a593Smuzhiyun #define DRV_NAME	"ahci-ceva"
73*4882a593Smuzhiyun #define CEVA_FLAG_BROKEN_GEN2	1
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun static unsigned int rx_watermark = PTC_RX_WM_VAL;
76*4882a593Smuzhiyun module_param(rx_watermark, uint, 0644);
77*4882a593Smuzhiyun MODULE_PARM_DESC(rx_watermark, "RxWaterMark value (0 - 0x80)");
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun struct ceva_ahci_priv {
80*4882a593Smuzhiyun 	struct platform_device *ahci_pdev;
81*4882a593Smuzhiyun 	/* Port Phy2Cfg Register */
82*4882a593Smuzhiyun 	u32 pp2c[NR_PORTS];
83*4882a593Smuzhiyun 	u32 pp3c[NR_PORTS];
84*4882a593Smuzhiyun 	u32 pp4c[NR_PORTS];
85*4882a593Smuzhiyun 	u32 pp5c[NR_PORTS];
86*4882a593Smuzhiyun 	/* Axi Cache Control Register */
87*4882a593Smuzhiyun 	u32 axicc;
88*4882a593Smuzhiyun 	bool is_cci_enabled;
89*4882a593Smuzhiyun 	int flags;
90*4882a593Smuzhiyun };
91*4882a593Smuzhiyun 
ceva_ahci_read_id(struct ata_device * dev,struct ata_taskfile * tf,u16 * id)92*4882a593Smuzhiyun static unsigned int ceva_ahci_read_id(struct ata_device *dev,
93*4882a593Smuzhiyun 					struct ata_taskfile *tf, u16 *id)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun 	u32 err_mask;
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	err_mask = ata_do_dev_read_id(dev, tf, id);
98*4882a593Smuzhiyun 	if (err_mask)
99*4882a593Smuzhiyun 		return err_mask;
100*4882a593Smuzhiyun 	/*
101*4882a593Smuzhiyun 	 * Since CEVA controller does not support device sleep feature, we
102*4882a593Smuzhiyun 	 * need to clear DEVSLP (bit 8) in word78 of the IDENTIFY DEVICE data.
103*4882a593Smuzhiyun 	 */
104*4882a593Smuzhiyun 	id[ATA_ID_FEATURE_SUPP] &= cpu_to_le16(~(1 << 8));
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	return 0;
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun static struct ata_port_operations ahci_ceva_ops = {
110*4882a593Smuzhiyun 	.inherits = &ahci_platform_ops,
111*4882a593Smuzhiyun 	.read_id = ceva_ahci_read_id,
112*4882a593Smuzhiyun };
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun static const struct ata_port_info ahci_ceva_port_info = {
115*4882a593Smuzhiyun 	.flags          = AHCI_FLAG_COMMON,
116*4882a593Smuzhiyun 	.pio_mask       = ATA_PIO4,
117*4882a593Smuzhiyun 	.udma_mask      = ATA_UDMA6,
118*4882a593Smuzhiyun 	.port_ops	= &ahci_ceva_ops,
119*4882a593Smuzhiyun };
120*4882a593Smuzhiyun 
ahci_ceva_setup(struct ahci_host_priv * hpriv)121*4882a593Smuzhiyun static void ahci_ceva_setup(struct ahci_host_priv *hpriv)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun 	void __iomem *mmio = hpriv->mmio;
124*4882a593Smuzhiyun 	struct ceva_ahci_priv *cevapriv = hpriv->plat_data;
125*4882a593Smuzhiyun 	u32 tmp;
126*4882a593Smuzhiyun 	int i;
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	/* Set AHCI Enable */
129*4882a593Smuzhiyun 	tmp = readl(mmio + HOST_CTL);
130*4882a593Smuzhiyun 	tmp |= HOST_AHCI_EN;
131*4882a593Smuzhiyun 	writel(tmp, mmio + HOST_CTL);
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	for (i = 0; i < NR_PORTS; i++) {
134*4882a593Smuzhiyun 		/* TPSS TPRS scalars, CISE and Port Addr */
135*4882a593Smuzhiyun 		tmp = PCFG_TPSS_VAL | PCFG_TPRS_VAL | (PCFG_PAD_VAL + i);
136*4882a593Smuzhiyun 		writel(tmp, mmio + AHCI_VEND_PCFG);
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 		/*
139*4882a593Smuzhiyun 		 * AXI Data bus width to 64
140*4882a593Smuzhiyun 		 * Set Mem Addr Read, Write ID for data transfers
141*4882a593Smuzhiyun 		 * Set Mem Addr Read ID, Write ID for non-data transfers
142*4882a593Smuzhiyun 		 * Transfer limit to 72 DWord
143*4882a593Smuzhiyun 		 */
144*4882a593Smuzhiyun 		tmp = PAXIC_ADBW_BW64 | PAXIC_MAWIDD(i) | PAXIC_MARIDD(i) |
145*4882a593Smuzhiyun 			PAXIC_MAWID(i) | PAXIC_MARID(i) | PAXIC_OTL;
146*4882a593Smuzhiyun 		writel(tmp, mmio + AHCI_VEND_PAXIC);
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 		/* Set AXI cache control register if CCi is enabled */
149*4882a593Smuzhiyun 		if (cevapriv->is_cci_enabled) {
150*4882a593Smuzhiyun 			tmp = readl(mmio + AHCI_VEND_AXICC);
151*4882a593Smuzhiyun 			tmp |= AXICC_ARCA_VAL | AXICC_ARCF_VAL |
152*4882a593Smuzhiyun 				AXICC_ARCH_VAL | AXICC_ARCP_VAL |
153*4882a593Smuzhiyun 				AXICC_AWCFD_VAL | AXICC_AWCD_VAL |
154*4882a593Smuzhiyun 				AXICC_AWCF_VAL;
155*4882a593Smuzhiyun 			writel(tmp, mmio + AHCI_VEND_AXICC);
156*4882a593Smuzhiyun 		}
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 		/* Port Phy Cfg register enables */
159*4882a593Smuzhiyun 		tmp = PPCFG_TTA | PPCFG_PSS_EN | PPCFG_ESDF_EN;
160*4882a593Smuzhiyun 		writel(tmp, mmio + AHCI_VEND_PPCFG);
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 		/* Phy Control OOB timing parameters COMINIT */
163*4882a593Smuzhiyun 		writel(cevapriv->pp2c[i], mmio + AHCI_VEND_PP2C);
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 		/* Phy Control OOB timing parameters COMWAKE */
166*4882a593Smuzhiyun 		writel(cevapriv->pp3c[i], mmio + AHCI_VEND_PP3C);
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 		/* Phy Control Burst timing setting */
169*4882a593Smuzhiyun 		writel(cevapriv->pp4c[i], mmio + AHCI_VEND_PP4C);
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 		/* Rate Change Timer and Retry Interval Timer setting */
172*4882a593Smuzhiyun 		writel(cevapriv->pp5c[i], mmio + AHCI_VEND_PP5C);
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 		/* Rx Watermark setting  */
175*4882a593Smuzhiyun 		tmp = rx_watermark | PTC_RSVD;
176*4882a593Smuzhiyun 		writel(tmp, mmio + AHCI_VEND_PTC);
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 		/* Default to Gen 3 Speed and Gen 1 if Gen2 is broken */
179*4882a593Smuzhiyun 		tmp = PORT_SCTL_SPD_GEN3 | PORT_SCTL_IPM;
180*4882a593Smuzhiyun 		if (cevapriv->flags & CEVA_FLAG_BROKEN_GEN2)
181*4882a593Smuzhiyun 			tmp = PORT_SCTL_SPD_GEN1 | PORT_SCTL_IPM;
182*4882a593Smuzhiyun 		writel(tmp, mmio + PORT_SCR_CTL + PORT_BASE + PORT_OFFSET * i);
183*4882a593Smuzhiyun 	}
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun static struct scsi_host_template ahci_platform_sht = {
187*4882a593Smuzhiyun 	AHCI_SHT(DRV_NAME),
188*4882a593Smuzhiyun };
189*4882a593Smuzhiyun 
ceva_ahci_probe(struct platform_device * pdev)190*4882a593Smuzhiyun static int ceva_ahci_probe(struct platform_device *pdev)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun 	struct device_node *np = pdev->dev.of_node;
193*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
194*4882a593Smuzhiyun 	struct ahci_host_priv *hpriv;
195*4882a593Smuzhiyun 	struct ceva_ahci_priv *cevapriv;
196*4882a593Smuzhiyun 	enum dev_dma_attr attr;
197*4882a593Smuzhiyun 	int rc;
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	cevapriv = devm_kzalloc(dev, sizeof(*cevapriv), GFP_KERNEL);
200*4882a593Smuzhiyun 	if (!cevapriv)
201*4882a593Smuzhiyun 		return -ENOMEM;
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	cevapriv->ahci_pdev = pdev;
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	hpriv = ahci_platform_get_resources(pdev, 0);
206*4882a593Smuzhiyun 	if (IS_ERR(hpriv))
207*4882a593Smuzhiyun 		return PTR_ERR(hpriv);
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	rc = ahci_platform_enable_resources(hpriv);
210*4882a593Smuzhiyun 	if (rc)
211*4882a593Smuzhiyun 		return rc;
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	if (of_property_read_bool(np, "ceva,broken-gen2"))
214*4882a593Smuzhiyun 		cevapriv->flags = CEVA_FLAG_BROKEN_GEN2;
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	/* Read OOB timing value for COMINIT from device-tree */
217*4882a593Smuzhiyun 	if (of_property_read_u8_array(np, "ceva,p0-cominit-params",
218*4882a593Smuzhiyun 					(u8 *)&cevapriv->pp2c[0], 4) < 0) {
219*4882a593Smuzhiyun 		dev_warn(dev, "ceva,p0-cominit-params property not defined\n");
220*4882a593Smuzhiyun 		return -EINVAL;
221*4882a593Smuzhiyun 	}
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	if (of_property_read_u8_array(np, "ceva,p1-cominit-params",
224*4882a593Smuzhiyun 					(u8 *)&cevapriv->pp2c[1], 4) < 0) {
225*4882a593Smuzhiyun 		dev_warn(dev, "ceva,p1-cominit-params property not defined\n");
226*4882a593Smuzhiyun 		return -EINVAL;
227*4882a593Smuzhiyun 	}
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	/* Read OOB timing value for COMWAKE from device-tree*/
230*4882a593Smuzhiyun 	if (of_property_read_u8_array(np, "ceva,p0-comwake-params",
231*4882a593Smuzhiyun 					(u8 *)&cevapriv->pp3c[0], 4) < 0) {
232*4882a593Smuzhiyun 		dev_warn(dev, "ceva,p0-comwake-params property not defined\n");
233*4882a593Smuzhiyun 		return -EINVAL;
234*4882a593Smuzhiyun 	}
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	if (of_property_read_u8_array(np, "ceva,p1-comwake-params",
237*4882a593Smuzhiyun 					(u8 *)&cevapriv->pp3c[1], 4) < 0) {
238*4882a593Smuzhiyun 		dev_warn(dev, "ceva,p1-comwake-params property not defined\n");
239*4882a593Smuzhiyun 		return -EINVAL;
240*4882a593Smuzhiyun 	}
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	/* Read phy BURST timing value from device-tree */
243*4882a593Smuzhiyun 	if (of_property_read_u8_array(np, "ceva,p0-burst-params",
244*4882a593Smuzhiyun 					(u8 *)&cevapriv->pp4c[0], 4) < 0) {
245*4882a593Smuzhiyun 		dev_warn(dev, "ceva,p0-burst-params property not defined\n");
246*4882a593Smuzhiyun 		return -EINVAL;
247*4882a593Smuzhiyun 	}
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	if (of_property_read_u8_array(np, "ceva,p1-burst-params",
250*4882a593Smuzhiyun 					(u8 *)&cevapriv->pp4c[1], 4) < 0) {
251*4882a593Smuzhiyun 		dev_warn(dev, "ceva,p1-burst-params property not defined\n");
252*4882a593Smuzhiyun 		return -EINVAL;
253*4882a593Smuzhiyun 	}
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	/* Read phy RETRY interval timing value from device-tree */
256*4882a593Smuzhiyun 	if (of_property_read_u16_array(np, "ceva,p0-retry-params",
257*4882a593Smuzhiyun 					(u16 *)&cevapriv->pp5c[0], 2) < 0) {
258*4882a593Smuzhiyun 		dev_warn(dev, "ceva,p0-retry-params property not defined\n");
259*4882a593Smuzhiyun 		return -EINVAL;
260*4882a593Smuzhiyun 	}
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	if (of_property_read_u16_array(np, "ceva,p1-retry-params",
263*4882a593Smuzhiyun 					(u16 *)&cevapriv->pp5c[1], 2) < 0) {
264*4882a593Smuzhiyun 		dev_warn(dev, "ceva,p1-retry-params property not defined\n");
265*4882a593Smuzhiyun 		return -EINVAL;
266*4882a593Smuzhiyun 	}
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	/*
269*4882a593Smuzhiyun 	 * Check if CCI is enabled for SATA. The DEV_DMA_COHERENT is returned
270*4882a593Smuzhiyun 	 * if CCI is enabled, so check for DEV_DMA_COHERENT.
271*4882a593Smuzhiyun 	 */
272*4882a593Smuzhiyun 	attr = device_get_dma_attr(dev);
273*4882a593Smuzhiyun 	cevapriv->is_cci_enabled = (attr == DEV_DMA_COHERENT);
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	hpriv->plat_data = cevapriv;
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	/* CEVA specific initialization */
278*4882a593Smuzhiyun 	ahci_ceva_setup(hpriv);
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	rc = ahci_platform_init_host(pdev, hpriv, &ahci_ceva_port_info,
281*4882a593Smuzhiyun 					&ahci_platform_sht);
282*4882a593Smuzhiyun 	if (rc)
283*4882a593Smuzhiyun 		goto disable_resources;
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	return 0;
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun disable_resources:
288*4882a593Smuzhiyun 	ahci_platform_disable_resources(hpriv);
289*4882a593Smuzhiyun 	return rc;
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun 
ceva_ahci_suspend(struct device * dev)292*4882a593Smuzhiyun static int __maybe_unused ceva_ahci_suspend(struct device *dev)
293*4882a593Smuzhiyun {
294*4882a593Smuzhiyun 	return ahci_platform_suspend(dev);
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun 
ceva_ahci_resume(struct device * dev)297*4882a593Smuzhiyun static int __maybe_unused ceva_ahci_resume(struct device *dev)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun 	struct ata_host *host = dev_get_drvdata(dev);
300*4882a593Smuzhiyun 	struct ahci_host_priv *hpriv = host->private_data;
301*4882a593Smuzhiyun 	int rc;
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	rc = ahci_platform_enable_resources(hpriv);
304*4882a593Smuzhiyun 	if (rc)
305*4882a593Smuzhiyun 		return rc;
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	/* Configure CEVA specific config before resuming HBA */
308*4882a593Smuzhiyun 	ahci_ceva_setup(hpriv);
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	rc = ahci_platform_resume_host(dev);
311*4882a593Smuzhiyun 	if (rc)
312*4882a593Smuzhiyun 		goto disable_resources;
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	/* We resumed so update PM runtime state */
315*4882a593Smuzhiyun 	pm_runtime_disable(dev);
316*4882a593Smuzhiyun 	pm_runtime_set_active(dev);
317*4882a593Smuzhiyun 	pm_runtime_enable(dev);
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	return 0;
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun disable_resources:
322*4882a593Smuzhiyun 	ahci_platform_disable_resources(hpriv);
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	return rc;
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(ahci_ceva_pm_ops, ceva_ahci_suspend, ceva_ahci_resume);
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun static const struct of_device_id ceva_ahci_of_match[] = {
330*4882a593Smuzhiyun 	{ .compatible = "ceva,ahci-1v84" },
331*4882a593Smuzhiyun 	{},
332*4882a593Smuzhiyun };
333*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, ceva_ahci_of_match);
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun static struct platform_driver ceva_ahci_driver = {
336*4882a593Smuzhiyun 	.probe = ceva_ahci_probe,
337*4882a593Smuzhiyun 	.remove = ata_platform_remove_one,
338*4882a593Smuzhiyun 	.driver = {
339*4882a593Smuzhiyun 		.name = DRV_NAME,
340*4882a593Smuzhiyun 		.of_match_table = ceva_ahci_of_match,
341*4882a593Smuzhiyun 		.pm = &ahci_ceva_pm_ops,
342*4882a593Smuzhiyun 	},
343*4882a593Smuzhiyun };
344*4882a593Smuzhiyun module_platform_driver(ceva_ahci_driver);
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun MODULE_DESCRIPTION("CEVA AHCI SATA platform driver");
347*4882a593Smuzhiyun MODULE_AUTHOR("Xilinx Inc.");
348*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
349