xref: /OK3568_Linux_fs/kernel/drivers/ata/ahci_brcm.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Broadcom SATA3 AHCI Controller Driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright © 2009-2015 Broadcom Corporation
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/ahci_platform.h>
9*4882a593Smuzhiyun #include <linux/compiler.h>
10*4882a593Smuzhiyun #include <linux/device.h>
11*4882a593Smuzhiyun #include <linux/init.h>
12*4882a593Smuzhiyun #include <linux/interrupt.h>
13*4882a593Smuzhiyun #include <linux/io.h>
14*4882a593Smuzhiyun #include <linux/kernel.h>
15*4882a593Smuzhiyun #include <linux/libata.h>
16*4882a593Smuzhiyun #include <linux/module.h>
17*4882a593Smuzhiyun #include <linux/of.h>
18*4882a593Smuzhiyun #include <linux/platform_device.h>
19*4882a593Smuzhiyun #include <linux/reset.h>
20*4882a593Smuzhiyun #include <linux/string.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #include "ahci.h"
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define DRV_NAME					"brcm-ahci"
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define SATA_TOP_CTRL_VERSION				0x0
27*4882a593Smuzhiyun #define SATA_TOP_CTRL_BUS_CTRL				0x4
28*4882a593Smuzhiyun  #define MMIO_ENDIAN_SHIFT				0 /* CPU->AHCI */
29*4882a593Smuzhiyun  #define DMADESC_ENDIAN_SHIFT				2 /* AHCI->DDR */
30*4882a593Smuzhiyun  #define DMADATA_ENDIAN_SHIFT				4 /* AHCI->DDR */
31*4882a593Smuzhiyun  #define PIODATA_ENDIAN_SHIFT				6
32*4882a593Smuzhiyun   #define ENDIAN_SWAP_NONE				0
33*4882a593Smuzhiyun   #define ENDIAN_SWAP_FULL				2
34*4882a593Smuzhiyun #define SATA_TOP_CTRL_TP_CTRL				0x8
35*4882a593Smuzhiyun #define SATA_TOP_CTRL_PHY_CTRL				0xc
36*4882a593Smuzhiyun  #define SATA_TOP_CTRL_PHY_CTRL_1			0x0
37*4882a593Smuzhiyun   #define SATA_TOP_CTRL_1_PHY_DEFAULT_POWER_STATE	BIT(14)
38*4882a593Smuzhiyun  #define SATA_TOP_CTRL_PHY_CTRL_2			0x4
39*4882a593Smuzhiyun   #define SATA_TOP_CTRL_2_SW_RST_MDIOREG		BIT(0)
40*4882a593Smuzhiyun   #define SATA_TOP_CTRL_2_SW_RST_OOB			BIT(1)
41*4882a593Smuzhiyun   #define SATA_TOP_CTRL_2_SW_RST_RX			BIT(2)
42*4882a593Smuzhiyun   #define SATA_TOP_CTRL_2_SW_RST_TX			BIT(3)
43*4882a593Smuzhiyun   #define SATA_TOP_CTRL_2_PHY_GLOBAL_RESET		BIT(14)
44*4882a593Smuzhiyun  #define SATA_TOP_CTRL_PHY_OFFS				0x8
45*4882a593Smuzhiyun  #define SATA_TOP_MAX_PHYS				2
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun #define SATA_FIRST_PORT_CTRL				0x700
48*4882a593Smuzhiyun #define SATA_NEXT_PORT_CTRL_OFFSET			0x80
49*4882a593Smuzhiyun #define SATA_PORT_PCTRL6(reg_base)			(reg_base + 0x18)
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun /* On big-endian MIPS, buses are reversed to big endian, so switch them back */
52*4882a593Smuzhiyun #if defined(CONFIG_MIPS) && defined(__BIG_ENDIAN)
53*4882a593Smuzhiyun #define DATA_ENDIAN			 2 /* AHCI->DDR inbound accesses */
54*4882a593Smuzhiyun #define MMIO_ENDIAN			 2 /* CPU->AHCI outbound accesses */
55*4882a593Smuzhiyun #else
56*4882a593Smuzhiyun #define DATA_ENDIAN			 0
57*4882a593Smuzhiyun #define MMIO_ENDIAN			 0
58*4882a593Smuzhiyun #endif
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #define BUS_CTRL_ENDIAN_CONF				\
61*4882a593Smuzhiyun 	((DATA_ENDIAN << DMADATA_ENDIAN_SHIFT) |	\
62*4882a593Smuzhiyun 	(DATA_ENDIAN << DMADESC_ENDIAN_SHIFT) |		\
63*4882a593Smuzhiyun 	(MMIO_ENDIAN << MMIO_ENDIAN_SHIFT))
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun #define BUS_CTRL_ENDIAN_NSP_CONF			\
66*4882a593Smuzhiyun 	(0x02 << DMADATA_ENDIAN_SHIFT | 0x02 << DMADESC_ENDIAN_SHIFT)
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun #define BUS_CTRL_ENDIAN_CONF_MASK			\
69*4882a593Smuzhiyun 	(0x3 << MMIO_ENDIAN_SHIFT | 0x3 << DMADESC_ENDIAN_SHIFT |	\
70*4882a593Smuzhiyun 	 0x3 << DMADATA_ENDIAN_SHIFT | 0x3 << PIODATA_ENDIAN_SHIFT)
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun enum brcm_ahci_version {
73*4882a593Smuzhiyun 	BRCM_SATA_BCM7425 = 1,
74*4882a593Smuzhiyun 	BRCM_SATA_BCM7445,
75*4882a593Smuzhiyun 	BRCM_SATA_NSP,
76*4882a593Smuzhiyun 	BRCM_SATA_BCM7216,
77*4882a593Smuzhiyun };
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun enum brcm_ahci_quirks {
80*4882a593Smuzhiyun 	BRCM_AHCI_QUIRK_SKIP_PHY_ENABLE	= BIT(0),
81*4882a593Smuzhiyun };
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun struct brcm_ahci_priv {
84*4882a593Smuzhiyun 	struct device *dev;
85*4882a593Smuzhiyun 	void __iomem *top_ctrl;
86*4882a593Smuzhiyun 	u32 port_mask;
87*4882a593Smuzhiyun 	u32 quirks;
88*4882a593Smuzhiyun 	enum brcm_ahci_version version;
89*4882a593Smuzhiyun 	struct reset_control *rcdev;
90*4882a593Smuzhiyun };
91*4882a593Smuzhiyun 
brcm_sata_readreg(void __iomem * addr)92*4882a593Smuzhiyun static inline u32 brcm_sata_readreg(void __iomem *addr)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun 	/*
95*4882a593Smuzhiyun 	 * MIPS endianness is configured by boot strap, which also reverses all
96*4882a593Smuzhiyun 	 * bus endianness (i.e., big-endian CPU + big endian bus ==> native
97*4882a593Smuzhiyun 	 * endian I/O).
98*4882a593Smuzhiyun 	 *
99*4882a593Smuzhiyun 	 * Other architectures (e.g., ARM) either do not support big endian, or
100*4882a593Smuzhiyun 	 * else leave I/O in little endian mode.
101*4882a593Smuzhiyun 	 */
102*4882a593Smuzhiyun 	if (IS_ENABLED(CONFIG_MIPS) && IS_ENABLED(CONFIG_CPU_BIG_ENDIAN))
103*4882a593Smuzhiyun 		return __raw_readl(addr);
104*4882a593Smuzhiyun 	else
105*4882a593Smuzhiyun 		return readl_relaxed(addr);
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun 
brcm_sata_writereg(u32 val,void __iomem * addr)108*4882a593Smuzhiyun static inline void brcm_sata_writereg(u32 val, void __iomem *addr)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun 	/* See brcm_sata_readreg() comments */
111*4882a593Smuzhiyun 	if (IS_ENABLED(CONFIG_MIPS) && IS_ENABLED(CONFIG_CPU_BIG_ENDIAN))
112*4882a593Smuzhiyun 		__raw_writel(val, addr);
113*4882a593Smuzhiyun 	else
114*4882a593Smuzhiyun 		writel_relaxed(val, addr);
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun 
brcm_sata_alpm_init(struct ahci_host_priv * hpriv)117*4882a593Smuzhiyun static void brcm_sata_alpm_init(struct ahci_host_priv *hpriv)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun 	struct brcm_ahci_priv *priv = hpriv->plat_data;
120*4882a593Smuzhiyun 	u32 port_ctrl, host_caps;
121*4882a593Smuzhiyun 	int i;
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	/* Enable support for ALPM */
124*4882a593Smuzhiyun 	host_caps = readl(hpriv->mmio + HOST_CAP);
125*4882a593Smuzhiyun 	if (!(host_caps & HOST_CAP_ALPM))
126*4882a593Smuzhiyun 		hpriv->flags |= AHCI_HFLAG_YES_ALPM;
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	/*
129*4882a593Smuzhiyun 	 * Adjust timeout to allow PLL sufficient time to lock while waking
130*4882a593Smuzhiyun 	 * up from slumber mode.
131*4882a593Smuzhiyun 	 */
132*4882a593Smuzhiyun 	for (i = 0, port_ctrl = SATA_FIRST_PORT_CTRL;
133*4882a593Smuzhiyun 	     i < SATA_TOP_MAX_PHYS;
134*4882a593Smuzhiyun 	     i++, port_ctrl += SATA_NEXT_PORT_CTRL_OFFSET) {
135*4882a593Smuzhiyun 		if (priv->port_mask & BIT(i))
136*4882a593Smuzhiyun 			writel(0xff1003fc,
137*4882a593Smuzhiyun 			       hpriv->mmio + SATA_PORT_PCTRL6(port_ctrl));
138*4882a593Smuzhiyun 	}
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun 
brcm_sata_phy_enable(struct brcm_ahci_priv * priv,int port)141*4882a593Smuzhiyun static void brcm_sata_phy_enable(struct brcm_ahci_priv *priv, int port)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun 	void __iomem *phyctrl = priv->top_ctrl + SATA_TOP_CTRL_PHY_CTRL +
144*4882a593Smuzhiyun 				(port * SATA_TOP_CTRL_PHY_OFFS);
145*4882a593Smuzhiyun 	void __iomem *p;
146*4882a593Smuzhiyun 	u32 reg;
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	if (priv->quirks & BRCM_AHCI_QUIRK_SKIP_PHY_ENABLE)
149*4882a593Smuzhiyun 		return;
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	/* clear PHY_DEFAULT_POWER_STATE */
152*4882a593Smuzhiyun 	p = phyctrl + SATA_TOP_CTRL_PHY_CTRL_1;
153*4882a593Smuzhiyun 	reg = brcm_sata_readreg(p);
154*4882a593Smuzhiyun 	reg &= ~SATA_TOP_CTRL_1_PHY_DEFAULT_POWER_STATE;
155*4882a593Smuzhiyun 	brcm_sata_writereg(reg, p);
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	/* reset the PHY digital logic */
158*4882a593Smuzhiyun 	p = phyctrl + SATA_TOP_CTRL_PHY_CTRL_2;
159*4882a593Smuzhiyun 	reg = brcm_sata_readreg(p);
160*4882a593Smuzhiyun 	reg &= ~(SATA_TOP_CTRL_2_SW_RST_MDIOREG | SATA_TOP_CTRL_2_SW_RST_OOB |
161*4882a593Smuzhiyun 		 SATA_TOP_CTRL_2_SW_RST_RX);
162*4882a593Smuzhiyun 	reg |= SATA_TOP_CTRL_2_SW_RST_TX;
163*4882a593Smuzhiyun 	brcm_sata_writereg(reg, p);
164*4882a593Smuzhiyun 	reg = brcm_sata_readreg(p);
165*4882a593Smuzhiyun 	reg |= SATA_TOP_CTRL_2_PHY_GLOBAL_RESET;
166*4882a593Smuzhiyun 	brcm_sata_writereg(reg, p);
167*4882a593Smuzhiyun 	reg = brcm_sata_readreg(p);
168*4882a593Smuzhiyun 	reg &= ~SATA_TOP_CTRL_2_PHY_GLOBAL_RESET;
169*4882a593Smuzhiyun 	brcm_sata_writereg(reg, p);
170*4882a593Smuzhiyun 	(void)brcm_sata_readreg(p);
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun 
brcm_sata_phy_disable(struct brcm_ahci_priv * priv,int port)173*4882a593Smuzhiyun static void brcm_sata_phy_disable(struct brcm_ahci_priv *priv, int port)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun 	void __iomem *phyctrl = priv->top_ctrl + SATA_TOP_CTRL_PHY_CTRL +
176*4882a593Smuzhiyun 				(port * SATA_TOP_CTRL_PHY_OFFS);
177*4882a593Smuzhiyun 	void __iomem *p;
178*4882a593Smuzhiyun 	u32 reg;
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	if (priv->quirks & BRCM_AHCI_QUIRK_SKIP_PHY_ENABLE)
181*4882a593Smuzhiyun 		return;
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	/* power-off the PHY digital logic */
184*4882a593Smuzhiyun 	p = phyctrl + SATA_TOP_CTRL_PHY_CTRL_2;
185*4882a593Smuzhiyun 	reg = brcm_sata_readreg(p);
186*4882a593Smuzhiyun 	reg |= (SATA_TOP_CTRL_2_SW_RST_MDIOREG | SATA_TOP_CTRL_2_SW_RST_OOB |
187*4882a593Smuzhiyun 		SATA_TOP_CTRL_2_SW_RST_RX | SATA_TOP_CTRL_2_SW_RST_TX |
188*4882a593Smuzhiyun 		SATA_TOP_CTRL_2_PHY_GLOBAL_RESET);
189*4882a593Smuzhiyun 	brcm_sata_writereg(reg, p);
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	/* set PHY_DEFAULT_POWER_STATE */
192*4882a593Smuzhiyun 	p = phyctrl + SATA_TOP_CTRL_PHY_CTRL_1;
193*4882a593Smuzhiyun 	reg = brcm_sata_readreg(p);
194*4882a593Smuzhiyun 	reg |= SATA_TOP_CTRL_1_PHY_DEFAULT_POWER_STATE;
195*4882a593Smuzhiyun 	brcm_sata_writereg(reg, p);
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun 
brcm_sata_phys_enable(struct brcm_ahci_priv * priv)198*4882a593Smuzhiyun static void brcm_sata_phys_enable(struct brcm_ahci_priv *priv)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun 	int i;
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	for (i = 0; i < SATA_TOP_MAX_PHYS; i++)
203*4882a593Smuzhiyun 		if (priv->port_mask & BIT(i))
204*4882a593Smuzhiyun 			brcm_sata_phy_enable(priv, i);
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun 
brcm_sata_phys_disable(struct brcm_ahci_priv * priv)207*4882a593Smuzhiyun static void brcm_sata_phys_disable(struct brcm_ahci_priv *priv)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun 	int i;
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	for (i = 0; i < SATA_TOP_MAX_PHYS; i++)
212*4882a593Smuzhiyun 		if (priv->port_mask & BIT(i))
213*4882a593Smuzhiyun 			brcm_sata_phy_disable(priv, i);
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun 
brcm_ahci_get_portmask(struct ahci_host_priv * hpriv,struct brcm_ahci_priv * priv)216*4882a593Smuzhiyun static u32 brcm_ahci_get_portmask(struct ahci_host_priv *hpriv,
217*4882a593Smuzhiyun 				  struct brcm_ahci_priv *priv)
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun 	u32 impl;
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	impl = readl(hpriv->mmio + HOST_PORTS_IMPL);
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	if (fls(impl) > SATA_TOP_MAX_PHYS)
224*4882a593Smuzhiyun 		dev_warn(priv->dev, "warning: more ports than PHYs (%#x)\n",
225*4882a593Smuzhiyun 			 impl);
226*4882a593Smuzhiyun 	else if (!impl)
227*4882a593Smuzhiyun 		dev_info(priv->dev, "no ports found\n");
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	return impl;
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun 
brcm_sata_init(struct brcm_ahci_priv * priv)232*4882a593Smuzhiyun static void brcm_sata_init(struct brcm_ahci_priv *priv)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun 	void __iomem *ctrl = priv->top_ctrl + SATA_TOP_CTRL_BUS_CTRL;
235*4882a593Smuzhiyun 	u32 data;
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	/* Configure endianness */
238*4882a593Smuzhiyun 	data = brcm_sata_readreg(ctrl);
239*4882a593Smuzhiyun 	data &= ~BUS_CTRL_ENDIAN_CONF_MASK;
240*4882a593Smuzhiyun 	if (priv->version == BRCM_SATA_NSP)
241*4882a593Smuzhiyun 		data |= BUS_CTRL_ENDIAN_NSP_CONF;
242*4882a593Smuzhiyun 	else
243*4882a593Smuzhiyun 		data |= BUS_CTRL_ENDIAN_CONF;
244*4882a593Smuzhiyun 	brcm_sata_writereg(data, ctrl);
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun 
brcm_ahci_read_id(struct ata_device * dev,struct ata_taskfile * tf,u16 * id)247*4882a593Smuzhiyun static unsigned int brcm_ahci_read_id(struct ata_device *dev,
248*4882a593Smuzhiyun 				      struct ata_taskfile *tf, u16 *id)
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun 	struct ata_port *ap = dev->link->ap;
251*4882a593Smuzhiyun 	struct ata_host *host = ap->host;
252*4882a593Smuzhiyun 	struct ahci_host_priv *hpriv = host->private_data;
253*4882a593Smuzhiyun 	struct brcm_ahci_priv *priv = hpriv->plat_data;
254*4882a593Smuzhiyun 	void __iomem *mmio = hpriv->mmio;
255*4882a593Smuzhiyun 	unsigned int err_mask;
256*4882a593Smuzhiyun 	unsigned long flags;
257*4882a593Smuzhiyun 	int i, rc;
258*4882a593Smuzhiyun 	u32 ctl;
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	/* Try to read the device ID and, if this fails, proceed with the
261*4882a593Smuzhiyun 	 * recovery sequence below
262*4882a593Smuzhiyun 	 */
263*4882a593Smuzhiyun 	err_mask = ata_do_dev_read_id(dev, tf, id);
264*4882a593Smuzhiyun 	if (likely(!err_mask))
265*4882a593Smuzhiyun 		return err_mask;
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	/* Disable host interrupts */
268*4882a593Smuzhiyun 	spin_lock_irqsave(&host->lock, flags);
269*4882a593Smuzhiyun 	ctl = readl(mmio + HOST_CTL);
270*4882a593Smuzhiyun 	ctl &= ~HOST_IRQ_EN;
271*4882a593Smuzhiyun 	writel(ctl, mmio + HOST_CTL);
272*4882a593Smuzhiyun 	readl(mmio + HOST_CTL); /* flush */
273*4882a593Smuzhiyun 	spin_unlock_irqrestore(&host->lock, flags);
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	/* Perform the SATA PHY reset sequence */
276*4882a593Smuzhiyun 	brcm_sata_phy_disable(priv, ap->port_no);
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	/* Reset the SATA clock */
279*4882a593Smuzhiyun 	ahci_platform_disable_clks(hpriv);
280*4882a593Smuzhiyun 	msleep(10);
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	ahci_platform_enable_clks(hpriv);
283*4882a593Smuzhiyun 	msleep(10);
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	/* Bring the PHY back on */
286*4882a593Smuzhiyun 	brcm_sata_phy_enable(priv, ap->port_no);
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	/* Re-initialize and calibrate the PHY */
289*4882a593Smuzhiyun 	for (i = 0; i < hpriv->nports; i++) {
290*4882a593Smuzhiyun 		rc = phy_init(hpriv->phys[i]);
291*4882a593Smuzhiyun 		if (rc)
292*4882a593Smuzhiyun 			goto disable_phys;
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 		rc = phy_calibrate(hpriv->phys[i]);
295*4882a593Smuzhiyun 		if (rc) {
296*4882a593Smuzhiyun 			phy_exit(hpriv->phys[i]);
297*4882a593Smuzhiyun 			goto disable_phys;
298*4882a593Smuzhiyun 		}
299*4882a593Smuzhiyun 	}
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	/* Re-enable host interrupts */
302*4882a593Smuzhiyun 	spin_lock_irqsave(&host->lock, flags);
303*4882a593Smuzhiyun 	ctl = readl(mmio + HOST_CTL);
304*4882a593Smuzhiyun 	ctl |= HOST_IRQ_EN;
305*4882a593Smuzhiyun 	writel(ctl, mmio + HOST_CTL);
306*4882a593Smuzhiyun 	readl(mmio + HOST_CTL); /* flush */
307*4882a593Smuzhiyun 	spin_unlock_irqrestore(&host->lock, flags);
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	return ata_do_dev_read_id(dev, tf, id);
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun disable_phys:
312*4882a593Smuzhiyun 	while (--i >= 0) {
313*4882a593Smuzhiyun 		phy_power_off(hpriv->phys[i]);
314*4882a593Smuzhiyun 		phy_exit(hpriv->phys[i]);
315*4882a593Smuzhiyun 	}
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	return AC_ERR_OTHER;
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun 
brcm_ahci_host_stop(struct ata_host * host)320*4882a593Smuzhiyun static void brcm_ahci_host_stop(struct ata_host *host)
321*4882a593Smuzhiyun {
322*4882a593Smuzhiyun 	struct ahci_host_priv *hpriv = host->private_data;
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	ahci_platform_disable_resources(hpriv);
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun static struct ata_port_operations ahci_brcm_platform_ops = {
328*4882a593Smuzhiyun 	.inherits	= &ahci_ops,
329*4882a593Smuzhiyun 	.host_stop	= brcm_ahci_host_stop,
330*4882a593Smuzhiyun 	.read_id	= brcm_ahci_read_id,
331*4882a593Smuzhiyun };
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun static const struct ata_port_info ahci_brcm_port_info = {
334*4882a593Smuzhiyun 	.flags		= AHCI_FLAG_COMMON | ATA_FLAG_NO_DIPM,
335*4882a593Smuzhiyun 	.link_flags	= ATA_LFLAG_NO_DB_DELAY,
336*4882a593Smuzhiyun 	.pio_mask	= ATA_PIO4,
337*4882a593Smuzhiyun 	.udma_mask	= ATA_UDMA6,
338*4882a593Smuzhiyun 	.port_ops	= &ahci_brcm_platform_ops,
339*4882a593Smuzhiyun };
340*4882a593Smuzhiyun 
brcm_ahci_suspend(struct device * dev)341*4882a593Smuzhiyun static int brcm_ahci_suspend(struct device *dev)
342*4882a593Smuzhiyun {
343*4882a593Smuzhiyun 	struct ata_host *host = dev_get_drvdata(dev);
344*4882a593Smuzhiyun 	struct ahci_host_priv *hpriv = host->private_data;
345*4882a593Smuzhiyun 	struct brcm_ahci_priv *priv = hpriv->plat_data;
346*4882a593Smuzhiyun 	int ret;
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	brcm_sata_phys_disable(priv);
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	if (IS_ENABLED(CONFIG_PM_SLEEP))
351*4882a593Smuzhiyun 		ret = ahci_platform_suspend(dev);
352*4882a593Smuzhiyun 	else
353*4882a593Smuzhiyun 		ret = 0;
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	if (priv->version != BRCM_SATA_BCM7216)
356*4882a593Smuzhiyun 		reset_control_assert(priv->rcdev);
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	return ret;
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun 
brcm_ahci_resume(struct device * dev)361*4882a593Smuzhiyun static int __maybe_unused brcm_ahci_resume(struct device *dev)
362*4882a593Smuzhiyun {
363*4882a593Smuzhiyun 	struct ata_host *host = dev_get_drvdata(dev);
364*4882a593Smuzhiyun 	struct ahci_host_priv *hpriv = host->private_data;
365*4882a593Smuzhiyun 	struct brcm_ahci_priv *priv = hpriv->plat_data;
366*4882a593Smuzhiyun 	int ret = 0;
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	if (priv->version == BRCM_SATA_BCM7216)
369*4882a593Smuzhiyun 		ret = reset_control_reset(priv->rcdev);
370*4882a593Smuzhiyun 	else
371*4882a593Smuzhiyun 		ret = reset_control_deassert(priv->rcdev);
372*4882a593Smuzhiyun 	if (ret)
373*4882a593Smuzhiyun 		return ret;
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	/* Make sure clocks are turned on before re-configuration */
376*4882a593Smuzhiyun 	ret = ahci_platform_enable_clks(hpriv);
377*4882a593Smuzhiyun 	if (ret)
378*4882a593Smuzhiyun 		return ret;
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	ret = ahci_platform_enable_regulators(hpriv);
381*4882a593Smuzhiyun 	if (ret)
382*4882a593Smuzhiyun 		goto out_disable_clks;
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	brcm_sata_init(priv);
385*4882a593Smuzhiyun 	brcm_sata_phys_enable(priv);
386*4882a593Smuzhiyun 	brcm_sata_alpm_init(hpriv);
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	/* Since we had to enable clocks earlier on, we cannot use
389*4882a593Smuzhiyun 	 * ahci_platform_resume() as-is since a second call to
390*4882a593Smuzhiyun 	 * ahci_platform_enable_resources() would bump up the resources
391*4882a593Smuzhiyun 	 * (regulators, clocks, PHYs) count artificially so we copy the part
392*4882a593Smuzhiyun 	 * after ahci_platform_enable_resources().
393*4882a593Smuzhiyun 	 */
394*4882a593Smuzhiyun 	ret = ahci_platform_enable_phys(hpriv);
395*4882a593Smuzhiyun 	if (ret)
396*4882a593Smuzhiyun 		goto out_disable_phys;
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	ret = ahci_platform_resume_host(dev);
399*4882a593Smuzhiyun 	if (ret)
400*4882a593Smuzhiyun 		goto out_disable_platform_phys;
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	/* We resumed so update PM runtime state */
403*4882a593Smuzhiyun 	pm_runtime_disable(dev);
404*4882a593Smuzhiyun 	pm_runtime_set_active(dev);
405*4882a593Smuzhiyun 	pm_runtime_enable(dev);
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	return 0;
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun out_disable_platform_phys:
410*4882a593Smuzhiyun 	ahci_platform_disable_phys(hpriv);
411*4882a593Smuzhiyun out_disable_phys:
412*4882a593Smuzhiyun 	brcm_sata_phys_disable(priv);
413*4882a593Smuzhiyun 	ahci_platform_disable_regulators(hpriv);
414*4882a593Smuzhiyun out_disable_clks:
415*4882a593Smuzhiyun 	ahci_platform_disable_clks(hpriv);
416*4882a593Smuzhiyun 	return ret;
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun static struct scsi_host_template ahci_platform_sht = {
420*4882a593Smuzhiyun 	AHCI_SHT(DRV_NAME),
421*4882a593Smuzhiyun };
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun static const struct of_device_id ahci_of_match[] = {
424*4882a593Smuzhiyun 	{.compatible = "brcm,bcm7425-ahci", .data = (void *)BRCM_SATA_BCM7425},
425*4882a593Smuzhiyun 	{.compatible = "brcm,bcm7445-ahci", .data = (void *)BRCM_SATA_BCM7445},
426*4882a593Smuzhiyun 	{.compatible = "brcm,bcm63138-ahci", .data = (void *)BRCM_SATA_BCM7445},
427*4882a593Smuzhiyun 	{.compatible = "brcm,bcm-nsp-ahci", .data = (void *)BRCM_SATA_NSP},
428*4882a593Smuzhiyun 	{.compatible = "brcm,bcm7216-ahci", .data = (void *)BRCM_SATA_BCM7216},
429*4882a593Smuzhiyun 	{},
430*4882a593Smuzhiyun };
431*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, ahci_of_match);
432*4882a593Smuzhiyun 
brcm_ahci_probe(struct platform_device * pdev)433*4882a593Smuzhiyun static int brcm_ahci_probe(struct platform_device *pdev)
434*4882a593Smuzhiyun {
435*4882a593Smuzhiyun 	const struct of_device_id *of_id;
436*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
437*4882a593Smuzhiyun 	const char *reset_name = NULL;
438*4882a593Smuzhiyun 	struct brcm_ahci_priv *priv;
439*4882a593Smuzhiyun 	struct ahci_host_priv *hpriv;
440*4882a593Smuzhiyun 	struct resource *res;
441*4882a593Smuzhiyun 	int ret;
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
444*4882a593Smuzhiyun 	if (!priv)
445*4882a593Smuzhiyun 		return -ENOMEM;
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 	of_id = of_match_node(ahci_of_match, pdev->dev.of_node);
448*4882a593Smuzhiyun 	if (!of_id)
449*4882a593Smuzhiyun 		return -ENODEV;
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	priv->version = (enum brcm_ahci_version)of_id->data;
452*4882a593Smuzhiyun 	priv->dev = dev;
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "top-ctrl");
455*4882a593Smuzhiyun 	priv->top_ctrl = devm_ioremap_resource(dev, res);
456*4882a593Smuzhiyun 	if (IS_ERR(priv->top_ctrl))
457*4882a593Smuzhiyun 		return PTR_ERR(priv->top_ctrl);
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 	/* Reset is optional depending on platform and named differently */
460*4882a593Smuzhiyun 	if (priv->version == BRCM_SATA_BCM7216)
461*4882a593Smuzhiyun 		reset_name = "rescal";
462*4882a593Smuzhiyun 	else
463*4882a593Smuzhiyun 		reset_name = "ahci";
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	priv->rcdev = devm_reset_control_get_optional(&pdev->dev, reset_name);
466*4882a593Smuzhiyun 	if (IS_ERR(priv->rcdev))
467*4882a593Smuzhiyun 		return PTR_ERR(priv->rcdev);
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	hpriv = ahci_platform_get_resources(pdev, 0);
470*4882a593Smuzhiyun 	if (IS_ERR(hpriv))
471*4882a593Smuzhiyun 		return PTR_ERR(hpriv);
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	hpriv->plat_data = priv;
474*4882a593Smuzhiyun 	hpriv->flags = AHCI_HFLAG_WAKE_BEFORE_STOP | AHCI_HFLAG_NO_WRITE_TO_RO;
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 	switch (priv->version) {
477*4882a593Smuzhiyun 	case BRCM_SATA_BCM7425:
478*4882a593Smuzhiyun 		hpriv->flags |= AHCI_HFLAG_DELAY_ENGINE;
479*4882a593Smuzhiyun 		fallthrough;
480*4882a593Smuzhiyun 	case BRCM_SATA_NSP:
481*4882a593Smuzhiyun 		hpriv->flags |= AHCI_HFLAG_NO_NCQ;
482*4882a593Smuzhiyun 		priv->quirks |= BRCM_AHCI_QUIRK_SKIP_PHY_ENABLE;
483*4882a593Smuzhiyun 		break;
484*4882a593Smuzhiyun 	default:
485*4882a593Smuzhiyun 		break;
486*4882a593Smuzhiyun 	}
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	if (priv->version == BRCM_SATA_BCM7216)
489*4882a593Smuzhiyun 		ret = reset_control_reset(priv->rcdev);
490*4882a593Smuzhiyun 	else
491*4882a593Smuzhiyun 		ret = reset_control_deassert(priv->rcdev);
492*4882a593Smuzhiyun 	if (ret)
493*4882a593Smuzhiyun 		return ret;
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	ret = ahci_platform_enable_clks(hpriv);
496*4882a593Smuzhiyun 	if (ret)
497*4882a593Smuzhiyun 		goto out_reset;
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	ret = ahci_platform_enable_regulators(hpriv);
500*4882a593Smuzhiyun 	if (ret)
501*4882a593Smuzhiyun 		goto out_disable_clks;
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	/* Must be first so as to configure endianness including that
504*4882a593Smuzhiyun 	 * of the standard AHCI register space.
505*4882a593Smuzhiyun 	 */
506*4882a593Smuzhiyun 	brcm_sata_init(priv);
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 	/* Initializes priv->port_mask which is used below */
509*4882a593Smuzhiyun 	priv->port_mask = brcm_ahci_get_portmask(hpriv, priv);
510*4882a593Smuzhiyun 	if (!priv->port_mask) {
511*4882a593Smuzhiyun 		ret = -ENODEV;
512*4882a593Smuzhiyun 		goto out_disable_regulators;
513*4882a593Smuzhiyun 	}
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	/* Must be done before ahci_platform_enable_phys() */
516*4882a593Smuzhiyun 	brcm_sata_phys_enable(priv);
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	brcm_sata_alpm_init(hpriv);
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 	ret = ahci_platform_enable_phys(hpriv);
521*4882a593Smuzhiyun 	if (ret)
522*4882a593Smuzhiyun 		goto out_disable_phys;
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 	ret = ahci_platform_init_host(pdev, hpriv, &ahci_brcm_port_info,
525*4882a593Smuzhiyun 				      &ahci_platform_sht);
526*4882a593Smuzhiyun 	if (ret)
527*4882a593Smuzhiyun 		goto out_disable_platform_phys;
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun 	dev_info(dev, "Broadcom AHCI SATA3 registered\n");
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	return 0;
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun out_disable_platform_phys:
534*4882a593Smuzhiyun 	ahci_platform_disable_phys(hpriv);
535*4882a593Smuzhiyun out_disable_phys:
536*4882a593Smuzhiyun 	brcm_sata_phys_disable(priv);
537*4882a593Smuzhiyun out_disable_regulators:
538*4882a593Smuzhiyun 	ahci_platform_disable_regulators(hpriv);
539*4882a593Smuzhiyun out_disable_clks:
540*4882a593Smuzhiyun 	ahci_platform_disable_clks(hpriv);
541*4882a593Smuzhiyun out_reset:
542*4882a593Smuzhiyun 	if (priv->version != BRCM_SATA_BCM7216)
543*4882a593Smuzhiyun 		reset_control_assert(priv->rcdev);
544*4882a593Smuzhiyun 	return ret;
545*4882a593Smuzhiyun }
546*4882a593Smuzhiyun 
brcm_ahci_remove(struct platform_device * pdev)547*4882a593Smuzhiyun static int brcm_ahci_remove(struct platform_device *pdev)
548*4882a593Smuzhiyun {
549*4882a593Smuzhiyun 	struct ata_host *host = dev_get_drvdata(&pdev->dev);
550*4882a593Smuzhiyun 	struct ahci_host_priv *hpriv = host->private_data;
551*4882a593Smuzhiyun 	struct brcm_ahci_priv *priv = hpriv->plat_data;
552*4882a593Smuzhiyun 	int ret;
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 	brcm_sata_phys_disable(priv);
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	ret = ata_platform_remove_one(pdev);
557*4882a593Smuzhiyun 	if (ret)
558*4882a593Smuzhiyun 		return ret;
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	return 0;
561*4882a593Smuzhiyun }
562*4882a593Smuzhiyun 
brcm_ahci_shutdown(struct platform_device * pdev)563*4882a593Smuzhiyun static void brcm_ahci_shutdown(struct platform_device *pdev)
564*4882a593Smuzhiyun {
565*4882a593Smuzhiyun 	int ret;
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 	/* All resources releasing happens via devres, but our device, unlike a
568*4882a593Smuzhiyun 	 * proper remove is not disappearing, therefore using
569*4882a593Smuzhiyun 	 * brcm_ahci_suspend() here which does explicit power management is
570*4882a593Smuzhiyun 	 * appropriate.
571*4882a593Smuzhiyun 	 */
572*4882a593Smuzhiyun 	ret = brcm_ahci_suspend(&pdev->dev);
573*4882a593Smuzhiyun 	if (ret)
574*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to shutdown\n");
575*4882a593Smuzhiyun }
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(ahci_brcm_pm_ops, brcm_ahci_suspend, brcm_ahci_resume);
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun static struct platform_driver brcm_ahci_driver = {
580*4882a593Smuzhiyun 	.probe = brcm_ahci_probe,
581*4882a593Smuzhiyun 	.remove = brcm_ahci_remove,
582*4882a593Smuzhiyun 	.shutdown = brcm_ahci_shutdown,
583*4882a593Smuzhiyun 	.driver = {
584*4882a593Smuzhiyun 		.name = DRV_NAME,
585*4882a593Smuzhiyun 		.of_match_table = ahci_of_match,
586*4882a593Smuzhiyun 		.pm = &ahci_brcm_pm_ops,
587*4882a593Smuzhiyun 	},
588*4882a593Smuzhiyun };
589*4882a593Smuzhiyun module_platform_driver(brcm_ahci_driver);
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun MODULE_DESCRIPTION("Broadcom SATA3 AHCI Controller Driver");
592*4882a593Smuzhiyun MODULE_AUTHOR("Brian Norris");
593*4882a593Smuzhiyun MODULE_LICENSE("GPL");
594*4882a593Smuzhiyun MODULE_ALIAS("platform:sata-brcmstb");
595