1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * ahci.h - Common AHCI SATA definitions and declarations
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Maintained by: Tejun Heo <tj@kernel.org>
6*4882a593Smuzhiyun * Please ALWAYS copy linux-ide@vger.kernel.org
7*4882a593Smuzhiyun * on emails.
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * Copyright 2004-2005 Red Hat, Inc.
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * libata documentation is available via 'make {ps|pdf}docs',
12*4882a593Smuzhiyun * as Documentation/driver-api/libata.rst
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * AHCI hardware documentation:
15*4882a593Smuzhiyun * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
16*4882a593Smuzhiyun * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
17*4882a593Smuzhiyun */
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #ifndef _AHCI_H
20*4882a593Smuzhiyun #define _AHCI_H
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #include <linux/pci.h>
23*4882a593Smuzhiyun #include <linux/clk.h>
24*4882a593Smuzhiyun #include <linux/libata.h>
25*4882a593Smuzhiyun #include <linux/phy/phy.h>
26*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun /* Enclosure Management Control */
29*4882a593Smuzhiyun #define EM_CTRL_MSG_TYPE 0x000f0000
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun /* Enclosure Management LED Message Type */
32*4882a593Smuzhiyun #define EM_MSG_LED_HBA_PORT 0x0000000f
33*4882a593Smuzhiyun #define EM_MSG_LED_PMP_SLOT 0x0000ff00
34*4882a593Smuzhiyun #define EM_MSG_LED_VALUE 0xffff0000
35*4882a593Smuzhiyun #define EM_MSG_LED_VALUE_ACTIVITY 0x00070000
36*4882a593Smuzhiyun #define EM_MSG_LED_VALUE_OFF 0xfff80000
37*4882a593Smuzhiyun #define EM_MSG_LED_VALUE_ON 0x00010000
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun enum {
40*4882a593Smuzhiyun AHCI_MAX_PORTS = 32,
41*4882a593Smuzhiyun AHCI_MAX_CLKS = 5,
42*4882a593Smuzhiyun AHCI_MAX_SG = 168, /* hardware max is 64K */
43*4882a593Smuzhiyun AHCI_DMA_BOUNDARY = 0xffffffff,
44*4882a593Smuzhiyun AHCI_MAX_CMDS = 32,
45*4882a593Smuzhiyun AHCI_CMD_SZ = 32,
46*4882a593Smuzhiyun AHCI_CMD_SLOT_SZ = AHCI_MAX_CMDS * AHCI_CMD_SZ,
47*4882a593Smuzhiyun AHCI_RX_FIS_SZ = 256,
48*4882a593Smuzhiyun AHCI_CMD_TBL_CDB = 0x40,
49*4882a593Smuzhiyun AHCI_CMD_TBL_HDR_SZ = 0x80,
50*4882a593Smuzhiyun AHCI_CMD_TBL_SZ = AHCI_CMD_TBL_HDR_SZ + (AHCI_MAX_SG * 16),
51*4882a593Smuzhiyun AHCI_CMD_TBL_AR_SZ = AHCI_CMD_TBL_SZ * AHCI_MAX_CMDS,
52*4882a593Smuzhiyun AHCI_PORT_PRIV_DMA_SZ = AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_AR_SZ +
53*4882a593Smuzhiyun AHCI_RX_FIS_SZ,
54*4882a593Smuzhiyun AHCI_PORT_PRIV_FBS_DMA_SZ = AHCI_CMD_SLOT_SZ +
55*4882a593Smuzhiyun AHCI_CMD_TBL_AR_SZ +
56*4882a593Smuzhiyun (AHCI_RX_FIS_SZ * 16),
57*4882a593Smuzhiyun AHCI_IRQ_ON_SG = (1 << 31),
58*4882a593Smuzhiyun AHCI_CMD_ATAPI = (1 << 5),
59*4882a593Smuzhiyun AHCI_CMD_WRITE = (1 << 6),
60*4882a593Smuzhiyun AHCI_CMD_PREFETCH = (1 << 7),
61*4882a593Smuzhiyun AHCI_CMD_RESET = (1 << 8),
62*4882a593Smuzhiyun AHCI_CMD_CLR_BUSY = (1 << 10),
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun RX_FIS_PIO_SETUP = 0x20, /* offset of PIO Setup FIS data */
65*4882a593Smuzhiyun RX_FIS_D2H_REG = 0x40, /* offset of D2H Register FIS data */
66*4882a593Smuzhiyun RX_FIS_SDB = 0x58, /* offset of SDB FIS data */
67*4882a593Smuzhiyun RX_FIS_UNK = 0x60, /* offset of Unknown FIS data */
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun /* global controller registers */
70*4882a593Smuzhiyun HOST_CAP = 0x00, /* host capabilities */
71*4882a593Smuzhiyun HOST_CTL = 0x04, /* global host control */
72*4882a593Smuzhiyun HOST_IRQ_STAT = 0x08, /* interrupt status */
73*4882a593Smuzhiyun HOST_PORTS_IMPL = 0x0c, /* bitmap of implemented ports */
74*4882a593Smuzhiyun HOST_VERSION = 0x10, /* AHCI spec. version compliancy */
75*4882a593Smuzhiyun HOST_EM_LOC = 0x1c, /* Enclosure Management location */
76*4882a593Smuzhiyun HOST_EM_CTL = 0x20, /* Enclosure Management Control */
77*4882a593Smuzhiyun HOST_CAP2 = 0x24, /* host capabilities, extended */
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun /* HOST_CTL bits */
80*4882a593Smuzhiyun HOST_RESET = (1 << 0), /* reset controller; self-clear */
81*4882a593Smuzhiyun HOST_IRQ_EN = (1 << 1), /* global IRQ enable */
82*4882a593Smuzhiyun HOST_MRSM = (1 << 2), /* MSI Revert to Single Message */
83*4882a593Smuzhiyun HOST_AHCI_EN = (1 << 31), /* AHCI enabled */
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun /* HOST_CAP bits */
86*4882a593Smuzhiyun HOST_CAP_SXS = (1 << 5), /* Supports External SATA */
87*4882a593Smuzhiyun HOST_CAP_EMS = (1 << 6), /* Enclosure Management support */
88*4882a593Smuzhiyun HOST_CAP_CCC = (1 << 7), /* Command Completion Coalescing */
89*4882a593Smuzhiyun HOST_CAP_PART = (1 << 13), /* Partial state capable */
90*4882a593Smuzhiyun HOST_CAP_SSC = (1 << 14), /* Slumber state capable */
91*4882a593Smuzhiyun HOST_CAP_PIO_MULTI = (1 << 15), /* PIO multiple DRQ support */
92*4882a593Smuzhiyun HOST_CAP_FBS = (1 << 16), /* FIS-based switching support */
93*4882a593Smuzhiyun HOST_CAP_PMP = (1 << 17), /* Port Multiplier support */
94*4882a593Smuzhiyun HOST_CAP_ONLY = (1 << 18), /* Supports AHCI mode only */
95*4882a593Smuzhiyun HOST_CAP_CLO = (1 << 24), /* Command List Override support */
96*4882a593Smuzhiyun HOST_CAP_LED = (1 << 25), /* Supports activity LED */
97*4882a593Smuzhiyun HOST_CAP_ALPM = (1 << 26), /* Aggressive Link PM support */
98*4882a593Smuzhiyun HOST_CAP_SSS = (1 << 27), /* Staggered Spin-up */
99*4882a593Smuzhiyun HOST_CAP_MPS = (1 << 28), /* Mechanical presence switch */
100*4882a593Smuzhiyun HOST_CAP_SNTF = (1 << 29), /* SNotification register */
101*4882a593Smuzhiyun HOST_CAP_NCQ = (1 << 30), /* Native Command Queueing */
102*4882a593Smuzhiyun HOST_CAP_64 = (1 << 31), /* PCI DAC (64-bit DMA) support */
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun /* HOST_CAP2 bits */
105*4882a593Smuzhiyun HOST_CAP2_BOH = (1 << 0), /* BIOS/OS handoff supported */
106*4882a593Smuzhiyun HOST_CAP2_NVMHCI = (1 << 1), /* NVMHCI supported */
107*4882a593Smuzhiyun HOST_CAP2_APST = (1 << 2), /* Automatic partial to slumber */
108*4882a593Smuzhiyun HOST_CAP2_SDS = (1 << 3), /* Support device sleep */
109*4882a593Smuzhiyun HOST_CAP2_SADM = (1 << 4), /* Support aggressive DevSlp */
110*4882a593Smuzhiyun HOST_CAP2_DESO = (1 << 5), /* DevSlp from slumber only */
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun /* registers for each SATA port */
113*4882a593Smuzhiyun PORT_LST_ADDR = 0x00, /* command list DMA addr */
114*4882a593Smuzhiyun PORT_LST_ADDR_HI = 0x04, /* command list DMA addr hi */
115*4882a593Smuzhiyun PORT_FIS_ADDR = 0x08, /* FIS rx buf addr */
116*4882a593Smuzhiyun PORT_FIS_ADDR_HI = 0x0c, /* FIS rx buf addr hi */
117*4882a593Smuzhiyun PORT_IRQ_STAT = 0x10, /* interrupt status */
118*4882a593Smuzhiyun PORT_IRQ_MASK = 0x14, /* interrupt enable/disable mask */
119*4882a593Smuzhiyun PORT_CMD = 0x18, /* port command */
120*4882a593Smuzhiyun PORT_TFDATA = 0x20, /* taskfile data */
121*4882a593Smuzhiyun PORT_SIG = 0x24, /* device TF signature */
122*4882a593Smuzhiyun PORT_CMD_ISSUE = 0x38, /* command issue */
123*4882a593Smuzhiyun PORT_SCR_STAT = 0x28, /* SATA phy register: SStatus */
124*4882a593Smuzhiyun PORT_SCR_CTL = 0x2c, /* SATA phy register: SControl */
125*4882a593Smuzhiyun PORT_SCR_ERR = 0x30, /* SATA phy register: SError */
126*4882a593Smuzhiyun PORT_SCR_ACT = 0x34, /* SATA phy register: SActive */
127*4882a593Smuzhiyun PORT_SCR_NTF = 0x3c, /* SATA phy register: SNotification */
128*4882a593Smuzhiyun PORT_FBS = 0x40, /* FIS-based Switching */
129*4882a593Smuzhiyun PORT_DEVSLP = 0x44, /* device sleep */
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun /* PORT_IRQ_{STAT,MASK} bits */
132*4882a593Smuzhiyun PORT_IRQ_COLD_PRES = (1 << 31), /* cold presence detect */
133*4882a593Smuzhiyun PORT_IRQ_TF_ERR = (1 << 30), /* task file error */
134*4882a593Smuzhiyun PORT_IRQ_HBUS_ERR = (1 << 29), /* host bus fatal error */
135*4882a593Smuzhiyun PORT_IRQ_HBUS_DATA_ERR = (1 << 28), /* host bus data error */
136*4882a593Smuzhiyun PORT_IRQ_IF_ERR = (1 << 27), /* interface fatal error */
137*4882a593Smuzhiyun PORT_IRQ_IF_NONFATAL = (1 << 26), /* interface non-fatal error */
138*4882a593Smuzhiyun PORT_IRQ_OVERFLOW = (1 << 24), /* xfer exhausted available S/G */
139*4882a593Smuzhiyun PORT_IRQ_BAD_PMP = (1 << 23), /* incorrect port multiplier */
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun PORT_IRQ_PHYRDY = (1 << 22), /* PhyRdy changed */
142*4882a593Smuzhiyun PORT_IRQ_DEV_ILCK = (1 << 7), /* device interlock */
143*4882a593Smuzhiyun PORT_IRQ_CONNECT = (1 << 6), /* port connect change status */
144*4882a593Smuzhiyun PORT_IRQ_SG_DONE = (1 << 5), /* descriptor processed */
145*4882a593Smuzhiyun PORT_IRQ_UNK_FIS = (1 << 4), /* unknown FIS rx'd */
146*4882a593Smuzhiyun PORT_IRQ_SDB_FIS = (1 << 3), /* Set Device Bits FIS rx'd */
147*4882a593Smuzhiyun PORT_IRQ_DMAS_FIS = (1 << 2), /* DMA Setup FIS rx'd */
148*4882a593Smuzhiyun PORT_IRQ_PIOS_FIS = (1 << 1), /* PIO Setup FIS rx'd */
149*4882a593Smuzhiyun PORT_IRQ_D2H_REG_FIS = (1 << 0), /* D2H Register FIS rx'd */
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun PORT_IRQ_FREEZE = PORT_IRQ_HBUS_ERR |
152*4882a593Smuzhiyun PORT_IRQ_IF_ERR |
153*4882a593Smuzhiyun PORT_IRQ_CONNECT |
154*4882a593Smuzhiyun PORT_IRQ_PHYRDY |
155*4882a593Smuzhiyun PORT_IRQ_UNK_FIS |
156*4882a593Smuzhiyun PORT_IRQ_BAD_PMP,
157*4882a593Smuzhiyun PORT_IRQ_ERROR = PORT_IRQ_FREEZE |
158*4882a593Smuzhiyun PORT_IRQ_TF_ERR |
159*4882a593Smuzhiyun PORT_IRQ_HBUS_DATA_ERR,
160*4882a593Smuzhiyun DEF_PORT_IRQ = PORT_IRQ_ERROR | PORT_IRQ_SG_DONE |
161*4882a593Smuzhiyun PORT_IRQ_SDB_FIS | PORT_IRQ_DMAS_FIS |
162*4882a593Smuzhiyun PORT_IRQ_PIOS_FIS | PORT_IRQ_D2H_REG_FIS,
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun /* PORT_CMD bits */
165*4882a593Smuzhiyun PORT_CMD_ASP = (1 << 27), /* Aggressive Slumber/Partial */
166*4882a593Smuzhiyun PORT_CMD_ALPE = (1 << 26), /* Aggressive Link PM enable */
167*4882a593Smuzhiyun PORT_CMD_ATAPI = (1 << 24), /* Device is ATAPI */
168*4882a593Smuzhiyun PORT_CMD_FBSCP = (1 << 22), /* FBS Capable Port */
169*4882a593Smuzhiyun PORT_CMD_ESP = (1 << 21), /* External Sata Port */
170*4882a593Smuzhiyun PORT_CMD_HPCP = (1 << 18), /* HotPlug Capable Port */
171*4882a593Smuzhiyun PORT_CMD_PMP = (1 << 17), /* PMP attached */
172*4882a593Smuzhiyun PORT_CMD_LIST_ON = (1 << 15), /* cmd list DMA engine running */
173*4882a593Smuzhiyun PORT_CMD_FIS_ON = (1 << 14), /* FIS DMA engine running */
174*4882a593Smuzhiyun PORT_CMD_FIS_RX = (1 << 4), /* Enable FIS receive DMA engine */
175*4882a593Smuzhiyun PORT_CMD_CLO = (1 << 3), /* Command list override */
176*4882a593Smuzhiyun PORT_CMD_POWER_ON = (1 << 2), /* Power up device */
177*4882a593Smuzhiyun PORT_CMD_SPIN_UP = (1 << 1), /* Spin up device */
178*4882a593Smuzhiyun PORT_CMD_START = (1 << 0), /* Enable port DMA engine */
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun PORT_CMD_ICC_MASK = (0xf << 28), /* i/f ICC state mask */
181*4882a593Smuzhiyun PORT_CMD_ICC_ACTIVE = (0x1 << 28), /* Put i/f in active state */
182*4882a593Smuzhiyun PORT_CMD_ICC_PARTIAL = (0x2 << 28), /* Put i/f in partial state */
183*4882a593Smuzhiyun PORT_CMD_ICC_SLUMBER = (0x6 << 28), /* Put i/f in slumber state */
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun /* PORT_FBS bits */
186*4882a593Smuzhiyun PORT_FBS_DWE_OFFSET = 16, /* FBS device with error offset */
187*4882a593Smuzhiyun PORT_FBS_ADO_OFFSET = 12, /* FBS active dev optimization offset */
188*4882a593Smuzhiyun PORT_FBS_DEV_OFFSET = 8, /* FBS device to issue offset */
189*4882a593Smuzhiyun PORT_FBS_DEV_MASK = (0xf << PORT_FBS_DEV_OFFSET), /* FBS.DEV */
190*4882a593Smuzhiyun PORT_FBS_SDE = (1 << 2), /* FBS single device error */
191*4882a593Smuzhiyun PORT_FBS_DEC = (1 << 1), /* FBS device error clear */
192*4882a593Smuzhiyun PORT_FBS_EN = (1 << 0), /* Enable FBS */
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun /* PORT_DEVSLP bits */
195*4882a593Smuzhiyun PORT_DEVSLP_DM_OFFSET = 25, /* DITO multiplier offset */
196*4882a593Smuzhiyun PORT_DEVSLP_DM_MASK = (0xf << 25), /* DITO multiplier mask */
197*4882a593Smuzhiyun PORT_DEVSLP_DITO_OFFSET = 15, /* DITO offset */
198*4882a593Smuzhiyun PORT_DEVSLP_MDAT_OFFSET = 10, /* Minimum assertion time */
199*4882a593Smuzhiyun PORT_DEVSLP_DETO_OFFSET = 2, /* DevSlp exit timeout */
200*4882a593Smuzhiyun PORT_DEVSLP_DSP = (1 << 1), /* DevSlp present */
201*4882a593Smuzhiyun PORT_DEVSLP_ADSE = (1 << 0), /* Aggressive DevSlp enable */
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun /* hpriv->flags bits */
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun #define AHCI_HFLAGS(flags) .private_data = (void *)(flags)
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun AHCI_HFLAG_NO_NCQ = (1 << 0),
208*4882a593Smuzhiyun AHCI_HFLAG_IGN_IRQ_IF_ERR = (1 << 1), /* ignore IRQ_IF_ERR */
209*4882a593Smuzhiyun AHCI_HFLAG_IGN_SERR_INTERNAL = (1 << 2), /* ignore SERR_INTERNAL */
210*4882a593Smuzhiyun AHCI_HFLAG_32BIT_ONLY = (1 << 3), /* force 32bit */
211*4882a593Smuzhiyun AHCI_HFLAG_MV_PATA = (1 << 4), /* PATA port */
212*4882a593Smuzhiyun AHCI_HFLAG_NO_MSI = (1 << 5), /* no PCI MSI */
213*4882a593Smuzhiyun AHCI_HFLAG_NO_PMP = (1 << 6), /* no PMP */
214*4882a593Smuzhiyun AHCI_HFLAG_SECT255 = (1 << 8), /* max 255 sectors */
215*4882a593Smuzhiyun AHCI_HFLAG_YES_NCQ = (1 << 9), /* force NCQ cap on */
216*4882a593Smuzhiyun AHCI_HFLAG_NO_SUSPEND = (1 << 10), /* don't suspend */
217*4882a593Smuzhiyun AHCI_HFLAG_SRST_TOUT_IS_OFFLINE = (1 << 11), /* treat SRST timeout as
218*4882a593Smuzhiyun link offline */
219*4882a593Smuzhiyun AHCI_HFLAG_NO_SNTF = (1 << 12), /* no sntf */
220*4882a593Smuzhiyun AHCI_HFLAG_NO_FPDMA_AA = (1 << 13), /* no FPDMA AA */
221*4882a593Smuzhiyun AHCI_HFLAG_YES_FBS = (1 << 14), /* force FBS cap on */
222*4882a593Smuzhiyun AHCI_HFLAG_DELAY_ENGINE = (1 << 15), /* do not start engine on
223*4882a593Smuzhiyun port start (wait until
224*4882a593Smuzhiyun error-handling stage) */
225*4882a593Smuzhiyun AHCI_HFLAG_NO_DEVSLP = (1 << 17), /* no device sleep */
226*4882a593Smuzhiyun AHCI_HFLAG_NO_FBS = (1 << 18), /* no FBS */
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun #ifdef CONFIG_PCI_MSI
229*4882a593Smuzhiyun AHCI_HFLAG_MULTI_MSI = (1 << 20), /* per-port MSI(-X) */
230*4882a593Smuzhiyun #else
231*4882a593Smuzhiyun /* compile out MSI infrastructure */
232*4882a593Smuzhiyun AHCI_HFLAG_MULTI_MSI = 0,
233*4882a593Smuzhiyun #endif
234*4882a593Smuzhiyun AHCI_HFLAG_WAKE_BEFORE_STOP = (1 << 22), /* wake before DMA stop */
235*4882a593Smuzhiyun AHCI_HFLAG_YES_ALPM = (1 << 23), /* force ALPM cap on */
236*4882a593Smuzhiyun AHCI_HFLAG_NO_WRITE_TO_RO = (1 << 24), /* don't write to read
237*4882a593Smuzhiyun only registers */
238*4882a593Smuzhiyun AHCI_HFLAG_IS_MOBILE = (1 << 25), /* mobile chipset, use
239*4882a593Smuzhiyun SATA_MOBILE_LPM_POLICY
240*4882a593Smuzhiyun as default lpm_policy */
241*4882a593Smuzhiyun AHCI_HFLAG_SUSPEND_PHYS = (1 << 26), /* handle PHYs during
242*4882a593Smuzhiyun suspend/resume */
243*4882a593Smuzhiyun AHCI_HFLAG_IGN_NOTSUPP_POWER_ON = (1 << 27), /* ignore -EOPNOTSUPP
244*4882a593Smuzhiyun from phy_power_on() */
245*4882a593Smuzhiyun AHCI_HFLAG_NO_SXS = (1 << 28), /* SXS not supported */
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun /* ap->flags bits */
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun AHCI_FLAG_COMMON = ATA_FLAG_SATA | ATA_FLAG_PIO_DMA |
250*4882a593Smuzhiyun ATA_FLAG_ACPI_SATA | ATA_FLAG_AN,
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun ICH_MAP = 0x90, /* ICH MAP register */
253*4882a593Smuzhiyun PCS_6 = 0x92, /* 6 port PCS */
254*4882a593Smuzhiyun PCS_7 = 0x94, /* 7+ port PCS (Denverton) */
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun /* em constants */
257*4882a593Smuzhiyun EM_MAX_SLOTS = SATA_PMP_MAX_PORTS,
258*4882a593Smuzhiyun EM_MAX_RETRY = 5,
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun /* em_ctl bits */
261*4882a593Smuzhiyun EM_CTL_RST = (1 << 9), /* Reset */
262*4882a593Smuzhiyun EM_CTL_TM = (1 << 8), /* Transmit Message */
263*4882a593Smuzhiyun EM_CTL_MR = (1 << 0), /* Message Received */
264*4882a593Smuzhiyun EM_CTL_ALHD = (1 << 26), /* Activity LED */
265*4882a593Smuzhiyun EM_CTL_XMT = (1 << 25), /* Transmit Only */
266*4882a593Smuzhiyun EM_CTL_SMB = (1 << 24), /* Single Message Buffer */
267*4882a593Smuzhiyun EM_CTL_SGPIO = (1 << 19), /* SGPIO messages supported */
268*4882a593Smuzhiyun EM_CTL_SES = (1 << 18), /* SES-2 messages supported */
269*4882a593Smuzhiyun EM_CTL_SAFTE = (1 << 17), /* SAF-TE messages supported */
270*4882a593Smuzhiyun EM_CTL_LED = (1 << 16), /* LED messages supported */
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun /* em message type */
273*4882a593Smuzhiyun EM_MSG_TYPE_LED = (1 << 0), /* LED */
274*4882a593Smuzhiyun EM_MSG_TYPE_SAFTE = (1 << 1), /* SAF-TE */
275*4882a593Smuzhiyun EM_MSG_TYPE_SES2 = (1 << 2), /* SES-2 */
276*4882a593Smuzhiyun EM_MSG_TYPE_SGPIO = (1 << 3), /* SGPIO */
277*4882a593Smuzhiyun };
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun struct ahci_cmd_hdr {
280*4882a593Smuzhiyun __le32 opts;
281*4882a593Smuzhiyun __le32 status;
282*4882a593Smuzhiyun __le32 tbl_addr;
283*4882a593Smuzhiyun __le32 tbl_addr_hi;
284*4882a593Smuzhiyun __le32 reserved[4];
285*4882a593Smuzhiyun };
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun struct ahci_sg {
288*4882a593Smuzhiyun __le32 addr;
289*4882a593Smuzhiyun __le32 addr_hi;
290*4882a593Smuzhiyun __le32 reserved;
291*4882a593Smuzhiyun __le32 flags_size;
292*4882a593Smuzhiyun };
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun struct ahci_em_priv {
295*4882a593Smuzhiyun enum sw_activity blink_policy;
296*4882a593Smuzhiyun struct timer_list timer;
297*4882a593Smuzhiyun unsigned long saved_activity;
298*4882a593Smuzhiyun unsigned long activity;
299*4882a593Smuzhiyun unsigned long led_state;
300*4882a593Smuzhiyun struct ata_link *link;
301*4882a593Smuzhiyun };
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun struct ahci_port_priv {
304*4882a593Smuzhiyun struct ata_link *active_link;
305*4882a593Smuzhiyun struct ahci_cmd_hdr *cmd_slot;
306*4882a593Smuzhiyun dma_addr_t cmd_slot_dma;
307*4882a593Smuzhiyun void *cmd_tbl;
308*4882a593Smuzhiyun dma_addr_t cmd_tbl_dma;
309*4882a593Smuzhiyun void *rx_fis;
310*4882a593Smuzhiyun dma_addr_t rx_fis_dma;
311*4882a593Smuzhiyun /* for NCQ spurious interrupt analysis */
312*4882a593Smuzhiyun unsigned int ncq_saw_d2h:1;
313*4882a593Smuzhiyun unsigned int ncq_saw_dmas:1;
314*4882a593Smuzhiyun unsigned int ncq_saw_sdb:1;
315*4882a593Smuzhiyun spinlock_t lock; /* protects parent ata_port */
316*4882a593Smuzhiyun u32 intr_mask; /* interrupts to enable */
317*4882a593Smuzhiyun bool fbs_supported; /* set iff FBS is supported */
318*4882a593Smuzhiyun bool fbs_enabled; /* set iff FBS is enabled */
319*4882a593Smuzhiyun int fbs_last_dev; /* save FBS.DEV of last FIS */
320*4882a593Smuzhiyun /* enclosure management info per PM slot */
321*4882a593Smuzhiyun struct ahci_em_priv em_priv[EM_MAX_SLOTS];
322*4882a593Smuzhiyun char *irq_desc; /* desc in /proc/interrupts */
323*4882a593Smuzhiyun };
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun struct ahci_host_priv {
326*4882a593Smuzhiyun /* Input fields */
327*4882a593Smuzhiyun unsigned int flags; /* AHCI_HFLAG_* */
328*4882a593Smuzhiyun u32 force_port_map; /* force port map */
329*4882a593Smuzhiyun u32 mask_port_map; /* mask out particular bits */
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun void __iomem * mmio; /* bus-independent mem map */
332*4882a593Smuzhiyun u32 cap; /* cap to use */
333*4882a593Smuzhiyun u32 cap2; /* cap2 to use */
334*4882a593Smuzhiyun u32 version; /* cached version */
335*4882a593Smuzhiyun u32 port_map; /* port map to use */
336*4882a593Smuzhiyun u32 saved_cap; /* saved initial cap */
337*4882a593Smuzhiyun u32 saved_cap2; /* saved initial cap2 */
338*4882a593Smuzhiyun u32 saved_port_map; /* saved initial port_map */
339*4882a593Smuzhiyun u32 em_loc; /* enclosure management location */
340*4882a593Smuzhiyun u32 em_buf_sz; /* EM buffer size in byte */
341*4882a593Smuzhiyun u32 em_msg_type; /* EM message type */
342*4882a593Smuzhiyun u32 remapped_nvme; /* NVMe remapped device count */
343*4882a593Smuzhiyun bool got_runtime_pm; /* Did we do pm_runtime_get? */
344*4882a593Smuzhiyun struct clk *clks[AHCI_MAX_CLKS]; /* Optional */
345*4882a593Smuzhiyun struct reset_control *rsts; /* Optional */
346*4882a593Smuzhiyun struct regulator **target_pwrs; /* Optional */
347*4882a593Smuzhiyun struct regulator *ahci_regulator;/* Optional */
348*4882a593Smuzhiyun struct regulator *phy_regulator;/* Optional */
349*4882a593Smuzhiyun /*
350*4882a593Smuzhiyun * If platform uses PHYs. There is a 1:1 relation between the port number and
351*4882a593Smuzhiyun * the PHY position in this array.
352*4882a593Smuzhiyun */
353*4882a593Smuzhiyun struct phy **phys;
354*4882a593Smuzhiyun unsigned nports; /* Number of ports */
355*4882a593Smuzhiyun void *plat_data; /* Other platform data */
356*4882a593Smuzhiyun unsigned int irq; /* interrupt line */
357*4882a593Smuzhiyun /*
358*4882a593Smuzhiyun * Optional ahci_start_engine override, if not set this gets set to the
359*4882a593Smuzhiyun * default ahci_start_engine during ahci_save_initial_config, this can
360*4882a593Smuzhiyun * be overridden anytime before the host is activated.
361*4882a593Smuzhiyun */
362*4882a593Smuzhiyun void (*start_engine)(struct ata_port *ap);
363*4882a593Smuzhiyun /*
364*4882a593Smuzhiyun * Optional ahci_stop_engine override, if not set this gets set to the
365*4882a593Smuzhiyun * default ahci_stop_engine during ahci_save_initial_config, this can
366*4882a593Smuzhiyun * be overridden anytime before the host is activated.
367*4882a593Smuzhiyun */
368*4882a593Smuzhiyun int (*stop_engine)(struct ata_port *ap);
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun irqreturn_t (*irq_handler)(int irq, void *dev_instance);
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun /* only required for per-port MSI(-X) support */
373*4882a593Smuzhiyun int (*get_irq_vector)(struct ata_host *host,
374*4882a593Smuzhiyun int port);
375*4882a593Smuzhiyun };
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun extern int ahci_ignore_sss;
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun extern struct device_attribute *ahci_shost_attrs[];
380*4882a593Smuzhiyun extern struct device_attribute *ahci_sdev_attrs[];
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun /*
383*4882a593Smuzhiyun * This must be instantiated by the edge drivers. Read the comments
384*4882a593Smuzhiyun * for ATA_BASE_SHT
385*4882a593Smuzhiyun */
386*4882a593Smuzhiyun #define AHCI_SHT(drv_name) \
387*4882a593Smuzhiyun ATA_NCQ_SHT(drv_name), \
388*4882a593Smuzhiyun .can_queue = AHCI_MAX_CMDS, \
389*4882a593Smuzhiyun .sg_tablesize = AHCI_MAX_SG, \
390*4882a593Smuzhiyun .dma_boundary = AHCI_DMA_BOUNDARY, \
391*4882a593Smuzhiyun .shost_attrs = ahci_shost_attrs, \
392*4882a593Smuzhiyun .sdev_attrs = ahci_sdev_attrs
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun extern struct ata_port_operations ahci_ops;
395*4882a593Smuzhiyun extern struct ata_port_operations ahci_platform_ops;
396*4882a593Smuzhiyun extern struct ata_port_operations ahci_pmp_retry_srst_ops;
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun unsigned int ahci_dev_classify(struct ata_port *ap);
399*4882a593Smuzhiyun void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
400*4882a593Smuzhiyun u32 opts);
401*4882a593Smuzhiyun void ahci_save_initial_config(struct device *dev,
402*4882a593Smuzhiyun struct ahci_host_priv *hpriv);
403*4882a593Smuzhiyun void ahci_init_controller(struct ata_host *host);
404*4882a593Smuzhiyun int ahci_reset_controller(struct ata_host *host);
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun int ahci_do_softreset(struct ata_link *link, unsigned int *class,
407*4882a593Smuzhiyun int pmp, unsigned long deadline,
408*4882a593Smuzhiyun int (*check_ready)(struct ata_link *link));
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun int ahci_do_hardreset(struct ata_link *link, unsigned int *class,
411*4882a593Smuzhiyun unsigned long deadline, bool *online);
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun unsigned int ahci_qc_issue(struct ata_queued_cmd *qc);
414*4882a593Smuzhiyun int ahci_stop_engine(struct ata_port *ap);
415*4882a593Smuzhiyun void ahci_start_fis_rx(struct ata_port *ap);
416*4882a593Smuzhiyun void ahci_start_engine(struct ata_port *ap);
417*4882a593Smuzhiyun int ahci_check_ready(struct ata_link *link);
418*4882a593Smuzhiyun int ahci_kick_engine(struct ata_port *ap);
419*4882a593Smuzhiyun int ahci_port_resume(struct ata_port *ap);
420*4882a593Smuzhiyun void ahci_set_em_messages(struct ahci_host_priv *hpriv,
421*4882a593Smuzhiyun struct ata_port_info *pi);
422*4882a593Smuzhiyun int ahci_reset_em(struct ata_host *host);
423*4882a593Smuzhiyun void ahci_print_info(struct ata_host *host, const char *scc_s);
424*4882a593Smuzhiyun int ahci_host_activate(struct ata_host *host, struct scsi_host_template *sht);
425*4882a593Smuzhiyun void ahci_error_handler(struct ata_port *ap);
426*4882a593Smuzhiyun u32 ahci_handle_port_intr(struct ata_host *host, u32 irq_masked);
427*4882a593Smuzhiyun
__ahci_port_base(struct ata_host * host,unsigned int port_no)428*4882a593Smuzhiyun static inline void __iomem *__ahci_port_base(struct ata_host *host,
429*4882a593Smuzhiyun unsigned int port_no)
430*4882a593Smuzhiyun {
431*4882a593Smuzhiyun struct ahci_host_priv *hpriv = host->private_data;
432*4882a593Smuzhiyun void __iomem *mmio = hpriv->mmio;
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun return mmio + 0x100 + (port_no * 0x80);
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun
ahci_port_base(struct ata_port * ap)437*4882a593Smuzhiyun static inline void __iomem *ahci_port_base(struct ata_port *ap)
438*4882a593Smuzhiyun {
439*4882a593Smuzhiyun return __ahci_port_base(ap->host, ap->port_no);
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun
ahci_nr_ports(u32 cap)442*4882a593Smuzhiyun static inline int ahci_nr_ports(u32 cap)
443*4882a593Smuzhiyun {
444*4882a593Smuzhiyun return (cap & 0x1f) + 1;
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun #endif /* _AHCI_H */
448