1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * TI TPS68470 PMIC operation region driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2017 Intel Corporation. All rights reserved.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Author: Rajmohan Mani <rajmohan.mani@intel.com>
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * Based on drivers/acpi/pmic/intel_pmic* drivers
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/acpi.h>
13*4882a593Smuzhiyun #include <linux/init.h>
14*4882a593Smuzhiyun #include <linux/mfd/tps68470.h>
15*4882a593Smuzhiyun #include <linux/platform_device.h>
16*4882a593Smuzhiyun #include <linux/regmap.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun struct tps68470_pmic_table {
19*4882a593Smuzhiyun u32 address; /* operation region address */
20*4882a593Smuzhiyun u32 reg; /* corresponding register */
21*4882a593Smuzhiyun u32 bitmask; /* bit mask for power, clock */
22*4882a593Smuzhiyun };
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define TI_PMIC_POWER_OPREGION_ID 0xB0
25*4882a593Smuzhiyun #define TI_PMIC_VR_VAL_OPREGION_ID 0xB1
26*4882a593Smuzhiyun #define TI_PMIC_CLOCK_OPREGION_ID 0xB2
27*4882a593Smuzhiyun #define TI_PMIC_CLKFREQ_OPREGION_ID 0xB3
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun struct tps68470_pmic_opregion {
30*4882a593Smuzhiyun struct mutex lock;
31*4882a593Smuzhiyun struct regmap *regmap;
32*4882a593Smuzhiyun };
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #define S_IO_I2C_EN (BIT(0) | BIT(1))
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun static const struct tps68470_pmic_table power_table[] = {
37*4882a593Smuzhiyun {
38*4882a593Smuzhiyun .address = 0x00,
39*4882a593Smuzhiyun .reg = TPS68470_REG_S_I2C_CTL,
40*4882a593Smuzhiyun .bitmask = S_IO_I2C_EN,
41*4882a593Smuzhiyun /* S_I2C_CTL */
42*4882a593Smuzhiyun },
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun .address = 0x04,
45*4882a593Smuzhiyun .reg = TPS68470_REG_VCMCTL,
46*4882a593Smuzhiyun .bitmask = BIT(0),
47*4882a593Smuzhiyun /* VCMCTL */
48*4882a593Smuzhiyun },
49*4882a593Smuzhiyun {
50*4882a593Smuzhiyun .address = 0x08,
51*4882a593Smuzhiyun .reg = TPS68470_REG_VAUX1CTL,
52*4882a593Smuzhiyun .bitmask = BIT(0),
53*4882a593Smuzhiyun /* VAUX1_CTL */
54*4882a593Smuzhiyun },
55*4882a593Smuzhiyun {
56*4882a593Smuzhiyun .address = 0x0C,
57*4882a593Smuzhiyun .reg = TPS68470_REG_VAUX2CTL,
58*4882a593Smuzhiyun .bitmask = BIT(0),
59*4882a593Smuzhiyun /* VAUX2CTL */
60*4882a593Smuzhiyun },
61*4882a593Smuzhiyun {
62*4882a593Smuzhiyun .address = 0x10,
63*4882a593Smuzhiyun .reg = TPS68470_REG_VACTL,
64*4882a593Smuzhiyun .bitmask = BIT(0),
65*4882a593Smuzhiyun /* VACTL */
66*4882a593Smuzhiyun },
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun .address = 0x14,
69*4882a593Smuzhiyun .reg = TPS68470_REG_VDCTL,
70*4882a593Smuzhiyun .bitmask = BIT(0),
71*4882a593Smuzhiyun /* VDCTL */
72*4882a593Smuzhiyun },
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun /* Table to set voltage regulator value */
76*4882a593Smuzhiyun static const struct tps68470_pmic_table vr_val_table[] = {
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun .address = 0x00,
79*4882a593Smuzhiyun .reg = TPS68470_REG_VSIOVAL,
80*4882a593Smuzhiyun .bitmask = TPS68470_VSIOVAL_IOVOLT_MASK,
81*4882a593Smuzhiyun /* TPS68470_REG_VSIOVAL */
82*4882a593Smuzhiyun },
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun .address = 0x04,
85*4882a593Smuzhiyun .reg = TPS68470_REG_VIOVAL,
86*4882a593Smuzhiyun .bitmask = TPS68470_VIOVAL_IOVOLT_MASK,
87*4882a593Smuzhiyun /* TPS68470_REG_VIOVAL */
88*4882a593Smuzhiyun },
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun .address = 0x08,
91*4882a593Smuzhiyun .reg = TPS68470_REG_VCMVAL,
92*4882a593Smuzhiyun .bitmask = TPS68470_VCMVAL_VCVOLT_MASK,
93*4882a593Smuzhiyun /* TPS68470_REG_VCMVAL */
94*4882a593Smuzhiyun },
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun .address = 0x0C,
97*4882a593Smuzhiyun .reg = TPS68470_REG_VAUX1VAL,
98*4882a593Smuzhiyun .bitmask = TPS68470_VAUX1VAL_AUX1VOLT_MASK,
99*4882a593Smuzhiyun /* TPS68470_REG_VAUX1VAL */
100*4882a593Smuzhiyun },
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun .address = 0x10,
103*4882a593Smuzhiyun .reg = TPS68470_REG_VAUX2VAL,
104*4882a593Smuzhiyun .bitmask = TPS68470_VAUX2VAL_AUX2VOLT_MASK,
105*4882a593Smuzhiyun /* TPS68470_REG_VAUX2VAL */
106*4882a593Smuzhiyun },
107*4882a593Smuzhiyun {
108*4882a593Smuzhiyun .address = 0x14,
109*4882a593Smuzhiyun .reg = TPS68470_REG_VAVAL,
110*4882a593Smuzhiyun .bitmask = TPS68470_VAVAL_AVOLT_MASK,
111*4882a593Smuzhiyun /* TPS68470_REG_VAVAL */
112*4882a593Smuzhiyun },
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun .address = 0x18,
115*4882a593Smuzhiyun .reg = TPS68470_REG_VDVAL,
116*4882a593Smuzhiyun .bitmask = TPS68470_VDVAL_DVOLT_MASK,
117*4882a593Smuzhiyun /* TPS68470_REG_VDVAL */
118*4882a593Smuzhiyun },
119*4882a593Smuzhiyun };
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun /* Table to configure clock frequency */
122*4882a593Smuzhiyun static const struct tps68470_pmic_table clk_freq_table[] = {
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun .address = 0x00,
125*4882a593Smuzhiyun .reg = TPS68470_REG_POSTDIV2,
126*4882a593Smuzhiyun .bitmask = BIT(0) | BIT(1),
127*4882a593Smuzhiyun /* TPS68470_REG_POSTDIV2 */
128*4882a593Smuzhiyun },
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun .address = 0x04,
131*4882a593Smuzhiyun .reg = TPS68470_REG_BOOSTDIV,
132*4882a593Smuzhiyun .bitmask = 0x1F,
133*4882a593Smuzhiyun /* TPS68470_REG_BOOSTDIV */
134*4882a593Smuzhiyun },
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun .address = 0x08,
137*4882a593Smuzhiyun .reg = TPS68470_REG_BUCKDIV,
138*4882a593Smuzhiyun .bitmask = 0x0F,
139*4882a593Smuzhiyun /* TPS68470_REG_BUCKDIV */
140*4882a593Smuzhiyun },
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun .address = 0x0C,
143*4882a593Smuzhiyun .reg = TPS68470_REG_PLLSWR,
144*4882a593Smuzhiyun .bitmask = 0x13,
145*4882a593Smuzhiyun /* TPS68470_REG_PLLSWR */
146*4882a593Smuzhiyun },
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun .address = 0x10,
149*4882a593Smuzhiyun .reg = TPS68470_REG_XTALDIV,
150*4882a593Smuzhiyun .bitmask = 0xFF,
151*4882a593Smuzhiyun /* TPS68470_REG_XTALDIV */
152*4882a593Smuzhiyun },
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun .address = 0x14,
155*4882a593Smuzhiyun .reg = TPS68470_REG_PLLDIV,
156*4882a593Smuzhiyun .bitmask = 0xFF,
157*4882a593Smuzhiyun /* TPS68470_REG_PLLDIV */
158*4882a593Smuzhiyun },
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun .address = 0x18,
161*4882a593Smuzhiyun .reg = TPS68470_REG_POSTDIV,
162*4882a593Smuzhiyun .bitmask = 0x83,
163*4882a593Smuzhiyun /* TPS68470_REG_POSTDIV */
164*4882a593Smuzhiyun },
165*4882a593Smuzhiyun };
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun /* Table to configure and enable clocks */
168*4882a593Smuzhiyun static const struct tps68470_pmic_table clk_table[] = {
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun .address = 0x00,
171*4882a593Smuzhiyun .reg = TPS68470_REG_PLLCTL,
172*4882a593Smuzhiyun .bitmask = 0xF5,
173*4882a593Smuzhiyun /* TPS68470_REG_PLLCTL */
174*4882a593Smuzhiyun },
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun .address = 0x04,
177*4882a593Smuzhiyun .reg = TPS68470_REG_PLLCTL2,
178*4882a593Smuzhiyun .bitmask = BIT(0),
179*4882a593Smuzhiyun /* TPS68470_REG_PLLCTL2 */
180*4882a593Smuzhiyun },
181*4882a593Smuzhiyun {
182*4882a593Smuzhiyun .address = 0x08,
183*4882a593Smuzhiyun .reg = TPS68470_REG_CLKCFG1,
184*4882a593Smuzhiyun .bitmask = TPS68470_CLKCFG1_MODE_A_MASK |
185*4882a593Smuzhiyun TPS68470_CLKCFG1_MODE_B_MASK,
186*4882a593Smuzhiyun /* TPS68470_REG_CLKCFG1 */
187*4882a593Smuzhiyun },
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun .address = 0x0C,
190*4882a593Smuzhiyun .reg = TPS68470_REG_CLKCFG2,
191*4882a593Smuzhiyun .bitmask = TPS68470_CLKCFG1_MODE_A_MASK |
192*4882a593Smuzhiyun TPS68470_CLKCFG1_MODE_B_MASK,
193*4882a593Smuzhiyun /* TPS68470_REG_CLKCFG2 */
194*4882a593Smuzhiyun },
195*4882a593Smuzhiyun };
196*4882a593Smuzhiyun
pmic_get_reg_bit(u64 address,const struct tps68470_pmic_table * table,const unsigned int table_size,int * reg,int * bitmask)197*4882a593Smuzhiyun static int pmic_get_reg_bit(u64 address,
198*4882a593Smuzhiyun const struct tps68470_pmic_table *table,
199*4882a593Smuzhiyun const unsigned int table_size, int *reg,
200*4882a593Smuzhiyun int *bitmask)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun u64 i;
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun i = address / 4;
205*4882a593Smuzhiyun if (i >= table_size)
206*4882a593Smuzhiyun return -ENOENT;
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun if (!reg || !bitmask)
209*4882a593Smuzhiyun return -EINVAL;
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun *reg = table[i].reg;
212*4882a593Smuzhiyun *bitmask = table[i].bitmask;
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun return 0;
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun
tps68470_pmic_get_power(struct regmap * regmap,int reg,int bitmask,u64 * value)217*4882a593Smuzhiyun static int tps68470_pmic_get_power(struct regmap *regmap, int reg,
218*4882a593Smuzhiyun int bitmask, u64 *value)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun unsigned int data;
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun if (regmap_read(regmap, reg, &data))
223*4882a593Smuzhiyun return -EIO;
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun *value = (data & bitmask) ? 1 : 0;
226*4882a593Smuzhiyun return 0;
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun
tps68470_pmic_get_vr_val(struct regmap * regmap,int reg,int bitmask,u64 * value)229*4882a593Smuzhiyun static int tps68470_pmic_get_vr_val(struct regmap *regmap, int reg,
230*4882a593Smuzhiyun int bitmask, u64 *value)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun unsigned int data;
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun if (regmap_read(regmap, reg, &data))
235*4882a593Smuzhiyun return -EIO;
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun *value = data & bitmask;
238*4882a593Smuzhiyun return 0;
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun
tps68470_pmic_get_clk(struct regmap * regmap,int reg,int bitmask,u64 * value)241*4882a593Smuzhiyun static int tps68470_pmic_get_clk(struct regmap *regmap, int reg,
242*4882a593Smuzhiyun int bitmask, u64 *value)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun unsigned int data;
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun if (regmap_read(regmap, reg, &data))
247*4882a593Smuzhiyun return -EIO;
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun *value = (data & bitmask) ? 1 : 0;
250*4882a593Smuzhiyun return 0;
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun
tps68470_pmic_get_clk_freq(struct regmap * regmap,int reg,int bitmask,u64 * value)253*4882a593Smuzhiyun static int tps68470_pmic_get_clk_freq(struct regmap *regmap, int reg,
254*4882a593Smuzhiyun int bitmask, u64 *value)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun unsigned int data;
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun if (regmap_read(regmap, reg, &data))
259*4882a593Smuzhiyun return -EIO;
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun *value = data & bitmask;
262*4882a593Smuzhiyun return 0;
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun
ti_tps68470_regmap_update_bits(struct regmap * regmap,int reg,int bitmask,u64 value)265*4882a593Smuzhiyun static int ti_tps68470_regmap_update_bits(struct regmap *regmap, int reg,
266*4882a593Smuzhiyun int bitmask, u64 value)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun return regmap_update_bits(regmap, reg, bitmask, value);
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun
tps68470_pmic_common_handler(u32 function,acpi_physical_address address,u32 bits,u64 * value,void * region_context,int (* get)(struct regmap *,int,int,u64 *),int (* update)(struct regmap *,int,int,u64),const struct tps68470_pmic_table * tbl,unsigned int tbl_size)271*4882a593Smuzhiyun static acpi_status tps68470_pmic_common_handler(u32 function,
272*4882a593Smuzhiyun acpi_physical_address address,
273*4882a593Smuzhiyun u32 bits, u64 *value,
274*4882a593Smuzhiyun void *region_context,
275*4882a593Smuzhiyun int (*get)(struct regmap *,
276*4882a593Smuzhiyun int, int, u64 *),
277*4882a593Smuzhiyun int (*update)(struct regmap *,
278*4882a593Smuzhiyun int, int, u64),
279*4882a593Smuzhiyun const struct tps68470_pmic_table *tbl,
280*4882a593Smuzhiyun unsigned int tbl_size)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun struct tps68470_pmic_opregion *opregion = region_context;
283*4882a593Smuzhiyun struct regmap *regmap = opregion->regmap;
284*4882a593Smuzhiyun int reg, ret, bitmask;
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun if (bits != 32)
287*4882a593Smuzhiyun return AE_BAD_PARAMETER;
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun ret = pmic_get_reg_bit(address, tbl, tbl_size, ®, &bitmask);
290*4882a593Smuzhiyun if (ret < 0)
291*4882a593Smuzhiyun return AE_BAD_PARAMETER;
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun if (function == ACPI_WRITE && *value > bitmask)
294*4882a593Smuzhiyun return AE_BAD_PARAMETER;
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun mutex_lock(&opregion->lock);
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun ret = (function == ACPI_READ) ?
299*4882a593Smuzhiyun get(regmap, reg, bitmask, value) :
300*4882a593Smuzhiyun update(regmap, reg, bitmask, *value);
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun mutex_unlock(&opregion->lock);
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun return ret ? AE_ERROR : AE_OK;
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun
tps68470_pmic_cfreq_handler(u32 function,acpi_physical_address address,u32 bits,u64 * value,void * handler_context,void * region_context)307*4882a593Smuzhiyun static acpi_status tps68470_pmic_cfreq_handler(u32 function,
308*4882a593Smuzhiyun acpi_physical_address address,
309*4882a593Smuzhiyun u32 bits, u64 *value,
310*4882a593Smuzhiyun void *handler_context,
311*4882a593Smuzhiyun void *region_context)
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun return tps68470_pmic_common_handler(function, address, bits, value,
314*4882a593Smuzhiyun region_context,
315*4882a593Smuzhiyun tps68470_pmic_get_clk_freq,
316*4882a593Smuzhiyun ti_tps68470_regmap_update_bits,
317*4882a593Smuzhiyun clk_freq_table,
318*4882a593Smuzhiyun ARRAY_SIZE(clk_freq_table));
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun
tps68470_pmic_clk_handler(u32 function,acpi_physical_address address,u32 bits,u64 * value,void * handler_context,void * region_context)321*4882a593Smuzhiyun static acpi_status tps68470_pmic_clk_handler(u32 function,
322*4882a593Smuzhiyun acpi_physical_address address, u32 bits,
323*4882a593Smuzhiyun u64 *value, void *handler_context,
324*4882a593Smuzhiyun void *region_context)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun return tps68470_pmic_common_handler(function, address, bits, value,
327*4882a593Smuzhiyun region_context,
328*4882a593Smuzhiyun tps68470_pmic_get_clk,
329*4882a593Smuzhiyun ti_tps68470_regmap_update_bits,
330*4882a593Smuzhiyun clk_table,
331*4882a593Smuzhiyun ARRAY_SIZE(clk_table));
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun
tps68470_pmic_vrval_handler(u32 function,acpi_physical_address address,u32 bits,u64 * value,void * handler_context,void * region_context)334*4882a593Smuzhiyun static acpi_status tps68470_pmic_vrval_handler(u32 function,
335*4882a593Smuzhiyun acpi_physical_address address,
336*4882a593Smuzhiyun u32 bits, u64 *value,
337*4882a593Smuzhiyun void *handler_context,
338*4882a593Smuzhiyun void *region_context)
339*4882a593Smuzhiyun {
340*4882a593Smuzhiyun return tps68470_pmic_common_handler(function, address, bits, value,
341*4882a593Smuzhiyun region_context,
342*4882a593Smuzhiyun tps68470_pmic_get_vr_val,
343*4882a593Smuzhiyun ti_tps68470_regmap_update_bits,
344*4882a593Smuzhiyun vr_val_table,
345*4882a593Smuzhiyun ARRAY_SIZE(vr_val_table));
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun
tps68470_pmic_pwr_handler(u32 function,acpi_physical_address address,u32 bits,u64 * value,void * handler_context,void * region_context)348*4882a593Smuzhiyun static acpi_status tps68470_pmic_pwr_handler(u32 function,
349*4882a593Smuzhiyun acpi_physical_address address,
350*4882a593Smuzhiyun u32 bits, u64 *value,
351*4882a593Smuzhiyun void *handler_context,
352*4882a593Smuzhiyun void *region_context)
353*4882a593Smuzhiyun {
354*4882a593Smuzhiyun if (bits != 32)
355*4882a593Smuzhiyun return AE_BAD_PARAMETER;
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun /* set/clear for bit 0, bits 0 and 1 together */
358*4882a593Smuzhiyun if (function == ACPI_WRITE &&
359*4882a593Smuzhiyun !(*value == 0 || *value == 1 || *value == 3)) {
360*4882a593Smuzhiyun return AE_BAD_PARAMETER;
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun return tps68470_pmic_common_handler(function, address, bits, value,
364*4882a593Smuzhiyun region_context,
365*4882a593Smuzhiyun tps68470_pmic_get_power,
366*4882a593Smuzhiyun ti_tps68470_regmap_update_bits,
367*4882a593Smuzhiyun power_table,
368*4882a593Smuzhiyun ARRAY_SIZE(power_table));
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun
tps68470_pmic_opregion_probe(struct platform_device * pdev)371*4882a593Smuzhiyun static int tps68470_pmic_opregion_probe(struct platform_device *pdev)
372*4882a593Smuzhiyun {
373*4882a593Smuzhiyun struct regmap *tps68470_regmap = dev_get_drvdata(pdev->dev.parent);
374*4882a593Smuzhiyun acpi_handle handle = ACPI_HANDLE(pdev->dev.parent);
375*4882a593Smuzhiyun struct device *dev = &pdev->dev;
376*4882a593Smuzhiyun struct tps68470_pmic_opregion *opregion;
377*4882a593Smuzhiyun acpi_status status;
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun if (!dev || !tps68470_regmap) {
380*4882a593Smuzhiyun dev_warn(dev, "dev or regmap is NULL\n");
381*4882a593Smuzhiyun return -EINVAL;
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun if (!handle) {
385*4882a593Smuzhiyun dev_warn(dev, "acpi handle is NULL\n");
386*4882a593Smuzhiyun return -ENODEV;
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun opregion = devm_kzalloc(dev, sizeof(*opregion), GFP_KERNEL);
390*4882a593Smuzhiyun if (!opregion)
391*4882a593Smuzhiyun return -ENOMEM;
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun mutex_init(&opregion->lock);
394*4882a593Smuzhiyun opregion->regmap = tps68470_regmap;
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun status = acpi_install_address_space_handler(handle,
397*4882a593Smuzhiyun TI_PMIC_POWER_OPREGION_ID,
398*4882a593Smuzhiyun tps68470_pmic_pwr_handler,
399*4882a593Smuzhiyun NULL, opregion);
400*4882a593Smuzhiyun if (ACPI_FAILURE(status))
401*4882a593Smuzhiyun goto out_mutex_destroy;
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun status = acpi_install_address_space_handler(handle,
404*4882a593Smuzhiyun TI_PMIC_VR_VAL_OPREGION_ID,
405*4882a593Smuzhiyun tps68470_pmic_vrval_handler,
406*4882a593Smuzhiyun NULL, opregion);
407*4882a593Smuzhiyun if (ACPI_FAILURE(status))
408*4882a593Smuzhiyun goto out_remove_power_handler;
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun status = acpi_install_address_space_handler(handle,
411*4882a593Smuzhiyun TI_PMIC_CLOCK_OPREGION_ID,
412*4882a593Smuzhiyun tps68470_pmic_clk_handler,
413*4882a593Smuzhiyun NULL, opregion);
414*4882a593Smuzhiyun if (ACPI_FAILURE(status))
415*4882a593Smuzhiyun goto out_remove_vr_val_handler;
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun status = acpi_install_address_space_handler(handle,
418*4882a593Smuzhiyun TI_PMIC_CLKFREQ_OPREGION_ID,
419*4882a593Smuzhiyun tps68470_pmic_cfreq_handler,
420*4882a593Smuzhiyun NULL, opregion);
421*4882a593Smuzhiyun if (ACPI_FAILURE(status))
422*4882a593Smuzhiyun goto out_remove_clk_handler;
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun return 0;
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun out_remove_clk_handler:
427*4882a593Smuzhiyun acpi_remove_address_space_handler(handle, TI_PMIC_CLOCK_OPREGION_ID,
428*4882a593Smuzhiyun tps68470_pmic_clk_handler);
429*4882a593Smuzhiyun out_remove_vr_val_handler:
430*4882a593Smuzhiyun acpi_remove_address_space_handler(handle, TI_PMIC_VR_VAL_OPREGION_ID,
431*4882a593Smuzhiyun tps68470_pmic_vrval_handler);
432*4882a593Smuzhiyun out_remove_power_handler:
433*4882a593Smuzhiyun acpi_remove_address_space_handler(handle, TI_PMIC_POWER_OPREGION_ID,
434*4882a593Smuzhiyun tps68470_pmic_pwr_handler);
435*4882a593Smuzhiyun out_mutex_destroy:
436*4882a593Smuzhiyun mutex_destroy(&opregion->lock);
437*4882a593Smuzhiyun return -ENODEV;
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun static struct platform_driver tps68470_pmic_opregion_driver = {
441*4882a593Smuzhiyun .probe = tps68470_pmic_opregion_probe,
442*4882a593Smuzhiyun .driver = {
443*4882a593Smuzhiyun .name = "tps68470_pmic_opregion",
444*4882a593Smuzhiyun },
445*4882a593Smuzhiyun };
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun builtin_platform_driver(tps68470_pmic_opregion_driver)
448