1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Intel CHT Whiskey Cove PMIC operation region driver
4*4882a593Smuzhiyun * Copyright (C) 2017 Hans de Goede <hdegoede@redhat.com>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Based on various non upstream patches to support the CHT Whiskey Cove PMIC:
7*4882a593Smuzhiyun * Copyright (C) 2013-2015 Intel Corporation. All rights reserved.
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/acpi.h>
11*4882a593Smuzhiyun #include <linux/init.h>
12*4882a593Smuzhiyun #include <linux/mfd/intel_soc_pmic.h>
13*4882a593Smuzhiyun #include <linux/platform_device.h>
14*4882a593Smuzhiyun #include <linux/regmap.h>
15*4882a593Smuzhiyun #include "intel_pmic.h"
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #define CHT_WC_V1P05A_CTRL 0x6e3b
18*4882a593Smuzhiyun #define CHT_WC_V1P15_CTRL 0x6e3c
19*4882a593Smuzhiyun #define CHT_WC_V1P05A_VSEL 0x6e3d
20*4882a593Smuzhiyun #define CHT_WC_V1P15_VSEL 0x6e3e
21*4882a593Smuzhiyun #define CHT_WC_V1P8A_CTRL 0x6e56
22*4882a593Smuzhiyun #define CHT_WC_V1P8SX_CTRL 0x6e57
23*4882a593Smuzhiyun #define CHT_WC_VDDQ_CTRL 0x6e58
24*4882a593Smuzhiyun #define CHT_WC_V1P2A_CTRL 0x6e59
25*4882a593Smuzhiyun #define CHT_WC_V1P2SX_CTRL 0x6e5a
26*4882a593Smuzhiyun #define CHT_WC_V1P8A_VSEL 0x6e5b
27*4882a593Smuzhiyun #define CHT_WC_VDDQ_VSEL 0x6e5c
28*4882a593Smuzhiyun #define CHT_WC_V2P8SX_CTRL 0x6e5d
29*4882a593Smuzhiyun #define CHT_WC_V3P3A_CTRL 0x6e5e
30*4882a593Smuzhiyun #define CHT_WC_V3P3SD_CTRL 0x6e5f
31*4882a593Smuzhiyun #define CHT_WC_VSDIO_CTRL 0x6e67
32*4882a593Smuzhiyun #define CHT_WC_V3P3A_VSEL 0x6e68
33*4882a593Smuzhiyun #define CHT_WC_VPROG1A_CTRL 0x6e90
34*4882a593Smuzhiyun #define CHT_WC_VPROG1B_CTRL 0x6e91
35*4882a593Smuzhiyun #define CHT_WC_VPROG1F_CTRL 0x6e95
36*4882a593Smuzhiyun #define CHT_WC_VPROG2D_CTRL 0x6e99
37*4882a593Smuzhiyun #define CHT_WC_VPROG3A_CTRL 0x6e9a
38*4882a593Smuzhiyun #define CHT_WC_VPROG3B_CTRL 0x6e9b
39*4882a593Smuzhiyun #define CHT_WC_VPROG4A_CTRL 0x6e9c
40*4882a593Smuzhiyun #define CHT_WC_VPROG4B_CTRL 0x6e9d
41*4882a593Smuzhiyun #define CHT_WC_VPROG4C_CTRL 0x6e9e
42*4882a593Smuzhiyun #define CHT_WC_VPROG4D_CTRL 0x6e9f
43*4882a593Smuzhiyun #define CHT_WC_VPROG5A_CTRL 0x6ea0
44*4882a593Smuzhiyun #define CHT_WC_VPROG5B_CTRL 0x6ea1
45*4882a593Smuzhiyun #define CHT_WC_VPROG6A_CTRL 0x6ea2
46*4882a593Smuzhiyun #define CHT_WC_VPROG6B_CTRL 0x6ea3
47*4882a593Smuzhiyun #define CHT_WC_VPROG1A_VSEL 0x6ec0
48*4882a593Smuzhiyun #define CHT_WC_VPROG1B_VSEL 0x6ec1
49*4882a593Smuzhiyun #define CHT_WC_V1P8SX_VSEL 0x6ec2
50*4882a593Smuzhiyun #define CHT_WC_V1P2SX_VSEL 0x6ec3
51*4882a593Smuzhiyun #define CHT_WC_V1P2A_VSEL 0x6ec4
52*4882a593Smuzhiyun #define CHT_WC_VPROG1F_VSEL 0x6ec5
53*4882a593Smuzhiyun #define CHT_WC_VSDIO_VSEL 0x6ec6
54*4882a593Smuzhiyun #define CHT_WC_V2P8SX_VSEL 0x6ec7
55*4882a593Smuzhiyun #define CHT_WC_V3P3SD_VSEL 0x6ec8
56*4882a593Smuzhiyun #define CHT_WC_VPROG2D_VSEL 0x6ec9
57*4882a593Smuzhiyun #define CHT_WC_VPROG3A_VSEL 0x6eca
58*4882a593Smuzhiyun #define CHT_WC_VPROG3B_VSEL 0x6ecb
59*4882a593Smuzhiyun #define CHT_WC_VPROG4A_VSEL 0x6ecc
60*4882a593Smuzhiyun #define CHT_WC_VPROG4B_VSEL 0x6ecd
61*4882a593Smuzhiyun #define CHT_WC_VPROG4C_VSEL 0x6ece
62*4882a593Smuzhiyun #define CHT_WC_VPROG4D_VSEL 0x6ecf
63*4882a593Smuzhiyun #define CHT_WC_VPROG5A_VSEL 0x6ed0
64*4882a593Smuzhiyun #define CHT_WC_VPROG5B_VSEL 0x6ed1
65*4882a593Smuzhiyun #define CHT_WC_VPROG6A_VSEL 0x6ed2
66*4882a593Smuzhiyun #define CHT_WC_VPROG6B_VSEL 0x6ed3
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun /*
69*4882a593Smuzhiyun * Regulator support is based on the non upstream patch:
70*4882a593Smuzhiyun * "regulator: whiskey_cove: implements Whiskey Cove pmic VRF support"
71*4882a593Smuzhiyun * https://github.com/intel-aero/meta-intel-aero/blob/master/recipes-kernel/linux/linux-yocto/0019-regulator-whiskey_cove-implements-WhiskeyCove-pmic-V.patch
72*4882a593Smuzhiyun */
73*4882a593Smuzhiyun static struct pmic_table power_table[] = {
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun .address = 0x0,
76*4882a593Smuzhiyun .reg = CHT_WC_V1P8A_CTRL,
77*4882a593Smuzhiyun .bit = 0x01,
78*4882a593Smuzhiyun }, /* V18A */
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun .address = 0x04,
81*4882a593Smuzhiyun .reg = CHT_WC_V1P8SX_CTRL,
82*4882a593Smuzhiyun .bit = 0x07,
83*4882a593Smuzhiyun }, /* V18X */
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun .address = 0x08,
86*4882a593Smuzhiyun .reg = CHT_WC_VDDQ_CTRL,
87*4882a593Smuzhiyun .bit = 0x01,
88*4882a593Smuzhiyun }, /* VDDQ */
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun .address = 0x0c,
91*4882a593Smuzhiyun .reg = CHT_WC_V1P2A_CTRL,
92*4882a593Smuzhiyun .bit = 0x07,
93*4882a593Smuzhiyun }, /* V12A */
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun .address = 0x10,
96*4882a593Smuzhiyun .reg = CHT_WC_V1P2SX_CTRL,
97*4882a593Smuzhiyun .bit = 0x07,
98*4882a593Smuzhiyun }, /* V12X */
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun .address = 0x14,
101*4882a593Smuzhiyun .reg = CHT_WC_V2P8SX_CTRL,
102*4882a593Smuzhiyun .bit = 0x07,
103*4882a593Smuzhiyun }, /* V28X */
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun .address = 0x18,
106*4882a593Smuzhiyun .reg = CHT_WC_V3P3A_CTRL,
107*4882a593Smuzhiyun .bit = 0x01,
108*4882a593Smuzhiyun }, /* V33A */
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun .address = 0x1c,
111*4882a593Smuzhiyun .reg = CHT_WC_V3P3SD_CTRL,
112*4882a593Smuzhiyun .bit = 0x07,
113*4882a593Smuzhiyun }, /* V3SD */
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun .address = 0x20,
116*4882a593Smuzhiyun .reg = CHT_WC_VSDIO_CTRL,
117*4882a593Smuzhiyun .bit = 0x07,
118*4882a593Smuzhiyun }, /* VSD */
119*4882a593Smuzhiyun /* {
120*4882a593Smuzhiyun .address = 0x24,
121*4882a593Smuzhiyun .reg = ??,
122*4882a593Smuzhiyun .bit = ??,
123*4882a593Smuzhiyun }, ** VSW2 */
124*4882a593Smuzhiyun /* {
125*4882a593Smuzhiyun .address = 0x28,
126*4882a593Smuzhiyun .reg = ??,
127*4882a593Smuzhiyun .bit = ??,
128*4882a593Smuzhiyun }, ** VSW1 */
129*4882a593Smuzhiyun /* {
130*4882a593Smuzhiyun .address = 0x2c,
131*4882a593Smuzhiyun .reg = ??,
132*4882a593Smuzhiyun .bit = ??,
133*4882a593Smuzhiyun }, ** VUPY */
134*4882a593Smuzhiyun /* {
135*4882a593Smuzhiyun .address = 0x30,
136*4882a593Smuzhiyun .reg = ??,
137*4882a593Smuzhiyun .bit = ??,
138*4882a593Smuzhiyun }, ** VRSO */
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun .address = 0x34,
141*4882a593Smuzhiyun .reg = CHT_WC_VPROG1A_CTRL,
142*4882a593Smuzhiyun .bit = 0x07,
143*4882a593Smuzhiyun }, /* VP1A */
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun .address = 0x38,
146*4882a593Smuzhiyun .reg = CHT_WC_VPROG1B_CTRL,
147*4882a593Smuzhiyun .bit = 0x07,
148*4882a593Smuzhiyun }, /* VP1B */
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun .address = 0x3c,
151*4882a593Smuzhiyun .reg = CHT_WC_VPROG1F_CTRL,
152*4882a593Smuzhiyun .bit = 0x07,
153*4882a593Smuzhiyun }, /* VP1F */
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun .address = 0x40,
156*4882a593Smuzhiyun .reg = CHT_WC_VPROG2D_CTRL,
157*4882a593Smuzhiyun .bit = 0x07,
158*4882a593Smuzhiyun }, /* VP2D */
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun .address = 0x44,
161*4882a593Smuzhiyun .reg = CHT_WC_VPROG3A_CTRL,
162*4882a593Smuzhiyun .bit = 0x07,
163*4882a593Smuzhiyun }, /* VP3A */
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun .address = 0x48,
166*4882a593Smuzhiyun .reg = CHT_WC_VPROG3B_CTRL,
167*4882a593Smuzhiyun .bit = 0x07,
168*4882a593Smuzhiyun }, /* VP3B */
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun .address = 0x4c,
171*4882a593Smuzhiyun .reg = CHT_WC_VPROG4A_CTRL,
172*4882a593Smuzhiyun .bit = 0x07,
173*4882a593Smuzhiyun }, /* VP4A */
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun .address = 0x50,
176*4882a593Smuzhiyun .reg = CHT_WC_VPROG4B_CTRL,
177*4882a593Smuzhiyun .bit = 0x07,
178*4882a593Smuzhiyun }, /* VP4B */
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun .address = 0x54,
181*4882a593Smuzhiyun .reg = CHT_WC_VPROG4C_CTRL,
182*4882a593Smuzhiyun .bit = 0x07,
183*4882a593Smuzhiyun }, /* VP4C */
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun .address = 0x58,
186*4882a593Smuzhiyun .reg = CHT_WC_VPROG4D_CTRL,
187*4882a593Smuzhiyun .bit = 0x07,
188*4882a593Smuzhiyun }, /* VP4D */
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun .address = 0x5c,
191*4882a593Smuzhiyun .reg = CHT_WC_VPROG5A_CTRL,
192*4882a593Smuzhiyun .bit = 0x07,
193*4882a593Smuzhiyun }, /* VP5A */
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun .address = 0x60,
196*4882a593Smuzhiyun .reg = CHT_WC_VPROG5B_CTRL,
197*4882a593Smuzhiyun .bit = 0x07,
198*4882a593Smuzhiyun }, /* VP5B */
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun .address = 0x64,
201*4882a593Smuzhiyun .reg = CHT_WC_VPROG6A_CTRL,
202*4882a593Smuzhiyun .bit = 0x07,
203*4882a593Smuzhiyun }, /* VP6A */
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun .address = 0x68,
206*4882a593Smuzhiyun .reg = CHT_WC_VPROG6B_CTRL,
207*4882a593Smuzhiyun .bit = 0x07,
208*4882a593Smuzhiyun }, /* VP6B */
209*4882a593Smuzhiyun /* {
210*4882a593Smuzhiyun .address = 0x6c,
211*4882a593Smuzhiyun .reg = ??,
212*4882a593Smuzhiyun .bit = ??,
213*4882a593Smuzhiyun } ** VP7A */
214*4882a593Smuzhiyun };
215*4882a593Smuzhiyun
intel_cht_wc_pmic_get_power(struct regmap * regmap,int reg,int bit,u64 * value)216*4882a593Smuzhiyun static int intel_cht_wc_pmic_get_power(struct regmap *regmap, int reg,
217*4882a593Smuzhiyun int bit, u64 *value)
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun int data;
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun if (regmap_read(regmap, reg, &data))
222*4882a593Smuzhiyun return -EIO;
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun *value = (data & bit) ? 1 : 0;
225*4882a593Smuzhiyun return 0;
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun
intel_cht_wc_pmic_update_power(struct regmap * regmap,int reg,int bitmask,bool on)228*4882a593Smuzhiyun static int intel_cht_wc_pmic_update_power(struct regmap *regmap, int reg,
229*4882a593Smuzhiyun int bitmask, bool on)
230*4882a593Smuzhiyun {
231*4882a593Smuzhiyun return regmap_update_bits(regmap, reg, bitmask, on ? 1 : 0);
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun
intel_cht_wc_exec_mipi_pmic_seq_element(struct regmap * regmap,u16 i2c_client_address,u32 reg_address,u32 value,u32 mask)234*4882a593Smuzhiyun static int intel_cht_wc_exec_mipi_pmic_seq_element(struct regmap *regmap,
235*4882a593Smuzhiyun u16 i2c_client_address,
236*4882a593Smuzhiyun u32 reg_address,
237*4882a593Smuzhiyun u32 value, u32 mask)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun u32 address;
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun if (i2c_client_address > 0xff || reg_address > 0xff) {
242*4882a593Smuzhiyun pr_warn("%s warning addresses too big client 0x%x reg 0x%x\n",
243*4882a593Smuzhiyun __func__, i2c_client_address, reg_address);
244*4882a593Smuzhiyun return -ERANGE;
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun address = (i2c_client_address << 8) | reg_address;
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun return regmap_update_bits(regmap, address, mask, value);
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun /*
253*4882a593Smuzhiyun * The thermal table and ops are empty, we do not support the Thermal opregion
254*4882a593Smuzhiyun * (DPTF) due to lacking documentation.
255*4882a593Smuzhiyun */
256*4882a593Smuzhiyun static struct intel_pmic_opregion_data intel_cht_wc_pmic_opregion_data = {
257*4882a593Smuzhiyun .get_power = intel_cht_wc_pmic_get_power,
258*4882a593Smuzhiyun .update_power = intel_cht_wc_pmic_update_power,
259*4882a593Smuzhiyun .exec_mipi_pmic_seq_element = intel_cht_wc_exec_mipi_pmic_seq_element,
260*4882a593Smuzhiyun .power_table = power_table,
261*4882a593Smuzhiyun .power_table_count = ARRAY_SIZE(power_table),
262*4882a593Smuzhiyun };
263*4882a593Smuzhiyun
intel_cht_wc_pmic_opregion_probe(struct platform_device * pdev)264*4882a593Smuzhiyun static int intel_cht_wc_pmic_opregion_probe(struct platform_device *pdev)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun struct intel_soc_pmic *pmic = dev_get_drvdata(pdev->dev.parent);
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun return intel_pmic_install_opregion_handler(&pdev->dev,
269*4882a593Smuzhiyun ACPI_HANDLE(pdev->dev.parent),
270*4882a593Smuzhiyun pmic->regmap,
271*4882a593Smuzhiyun &intel_cht_wc_pmic_opregion_data);
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun static const struct platform_device_id cht_wc_opregion_id_table[] = {
275*4882a593Smuzhiyun { .name = "cht_wcove_region" },
276*4882a593Smuzhiyun {},
277*4882a593Smuzhiyun };
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun static struct platform_driver intel_cht_wc_pmic_opregion_driver = {
280*4882a593Smuzhiyun .probe = intel_cht_wc_pmic_opregion_probe,
281*4882a593Smuzhiyun .driver = {
282*4882a593Smuzhiyun .name = "cht_whiskey_cove_pmic",
283*4882a593Smuzhiyun },
284*4882a593Smuzhiyun .id_table = cht_wc_opregion_id_table,
285*4882a593Smuzhiyun };
286*4882a593Smuzhiyun builtin_platform_driver(intel_cht_wc_pmic_opregion_driver);
287