xref: /OK3568_Linux_fs/kernel/drivers/acpi/pmic/intel_pmic_bxtwc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Intel BXT WhiskeyCove PMIC operation region driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2015 Intel Corporation. All rights reserved.
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/init.h>
9*4882a593Smuzhiyun #include <linux/acpi.h>
10*4882a593Smuzhiyun #include <linux/mfd/intel_soc_pmic.h>
11*4882a593Smuzhiyun #include <linux/regmap.h>
12*4882a593Smuzhiyun #include <linux/platform_device.h>
13*4882a593Smuzhiyun #include "intel_pmic.h"
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #define WHISKEY_COVE_ALRT_HIGH_BIT_MASK 0x0F
16*4882a593Smuzhiyun #define WHISKEY_COVE_ADC_HIGH_BIT(x)	(((x & 0x0F) << 8))
17*4882a593Smuzhiyun #define WHISKEY_COVE_ADC_CURSRC(x)	(((x & 0xF0) >> 4))
18*4882a593Smuzhiyun #define VR_MODE_DISABLED        0
19*4882a593Smuzhiyun #define VR_MODE_AUTO            BIT(0)
20*4882a593Smuzhiyun #define VR_MODE_NORMAL          BIT(1)
21*4882a593Smuzhiyun #define VR_MODE_SWITCH          BIT(2)
22*4882a593Smuzhiyun #define VR_MODE_ECO             (BIT(0)|BIT(1))
23*4882a593Smuzhiyun #define VSWITCH2_OUTPUT         BIT(5)
24*4882a593Smuzhiyun #define VSWITCH1_OUTPUT         BIT(4)
25*4882a593Smuzhiyun #define VUSBPHY_CHARGE          BIT(1)
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun static struct pmic_table power_table[] = {
28*4882a593Smuzhiyun 	{
29*4882a593Smuzhiyun 		.address = 0x0,
30*4882a593Smuzhiyun 		.reg = 0x63,
31*4882a593Smuzhiyun 		.bit = VR_MODE_AUTO,
32*4882a593Smuzhiyun 	}, /* VDD1 -> VDD1CNT */
33*4882a593Smuzhiyun 	{
34*4882a593Smuzhiyun 		.address = 0x04,
35*4882a593Smuzhiyun 		.reg = 0x65,
36*4882a593Smuzhiyun 		.bit = VR_MODE_AUTO,
37*4882a593Smuzhiyun 	}, /* VDD2 -> VDD2CNT */
38*4882a593Smuzhiyun 	{
39*4882a593Smuzhiyun 		.address = 0x08,
40*4882a593Smuzhiyun 		.reg = 0x67,
41*4882a593Smuzhiyun 		.bit = VR_MODE_AUTO,
42*4882a593Smuzhiyun 	}, /* VDD3 -> VDD3CNT */
43*4882a593Smuzhiyun 	{
44*4882a593Smuzhiyun 		.address = 0x0c,
45*4882a593Smuzhiyun 		.reg = 0x6d,
46*4882a593Smuzhiyun 		.bit = VR_MODE_AUTO,
47*4882a593Smuzhiyun 	}, /* VLFX -> VFLEXCNT */
48*4882a593Smuzhiyun 	{
49*4882a593Smuzhiyun 		.address = 0x10,
50*4882a593Smuzhiyun 		.reg = 0x6f,
51*4882a593Smuzhiyun 		.bit = VR_MODE_NORMAL,
52*4882a593Smuzhiyun 	}, /* VP1A -> VPROG1ACNT */
53*4882a593Smuzhiyun 	{
54*4882a593Smuzhiyun 		.address = 0x14,
55*4882a593Smuzhiyun 		.reg = 0x70,
56*4882a593Smuzhiyun 		.bit = VR_MODE_NORMAL,
57*4882a593Smuzhiyun 	}, /* VP1B -> VPROG1BCNT */
58*4882a593Smuzhiyun 	{
59*4882a593Smuzhiyun 		.address = 0x18,
60*4882a593Smuzhiyun 		.reg = 0x71,
61*4882a593Smuzhiyun 		.bit = VR_MODE_NORMAL,
62*4882a593Smuzhiyun 	}, /* VP1C -> VPROG1CCNT */
63*4882a593Smuzhiyun 	{
64*4882a593Smuzhiyun 		.address = 0x1c,
65*4882a593Smuzhiyun 		.reg = 0x72,
66*4882a593Smuzhiyun 		.bit = VR_MODE_NORMAL,
67*4882a593Smuzhiyun 	}, /* VP1D -> VPROG1DCNT */
68*4882a593Smuzhiyun 	{
69*4882a593Smuzhiyun 		.address = 0x20,
70*4882a593Smuzhiyun 		.reg = 0x73,
71*4882a593Smuzhiyun 		.bit = VR_MODE_NORMAL,
72*4882a593Smuzhiyun 	}, /* VP2A -> VPROG2ACNT */
73*4882a593Smuzhiyun 	{
74*4882a593Smuzhiyun 		.address = 0x24,
75*4882a593Smuzhiyun 		.reg = 0x74,
76*4882a593Smuzhiyun 		.bit = VR_MODE_NORMAL,
77*4882a593Smuzhiyun 	}, /* VP2B -> VPROG2BCNT */
78*4882a593Smuzhiyun 	{
79*4882a593Smuzhiyun 		.address = 0x28,
80*4882a593Smuzhiyun 		.reg = 0x75,
81*4882a593Smuzhiyun 		.bit = VR_MODE_NORMAL,
82*4882a593Smuzhiyun 	}, /* VP2C -> VPROG2CCNT */
83*4882a593Smuzhiyun 	{
84*4882a593Smuzhiyun 		.address = 0x2c,
85*4882a593Smuzhiyun 		.reg = 0x76,
86*4882a593Smuzhiyun 		.bit = VR_MODE_NORMAL,
87*4882a593Smuzhiyun 	}, /* VP3A -> VPROG3ACNT */
88*4882a593Smuzhiyun 	{
89*4882a593Smuzhiyun 		.address = 0x30,
90*4882a593Smuzhiyun 		.reg = 0x77,
91*4882a593Smuzhiyun 		.bit = VR_MODE_NORMAL,
92*4882a593Smuzhiyun 	}, /* VP3B -> VPROG3BCNT */
93*4882a593Smuzhiyun 	{
94*4882a593Smuzhiyun 		.address = 0x34,
95*4882a593Smuzhiyun 		.reg = 0x78,
96*4882a593Smuzhiyun 		.bit = VSWITCH2_OUTPUT,
97*4882a593Smuzhiyun 	}, /* VSW2 -> VLD0CNT Bit 5*/
98*4882a593Smuzhiyun 	{
99*4882a593Smuzhiyun 		.address = 0x38,
100*4882a593Smuzhiyun 		.reg = 0x78,
101*4882a593Smuzhiyun 		.bit = VSWITCH1_OUTPUT,
102*4882a593Smuzhiyun 	}, /* VSW1 -> VLD0CNT Bit 4 */
103*4882a593Smuzhiyun 	{
104*4882a593Smuzhiyun 		.address = 0x3c,
105*4882a593Smuzhiyun 		.reg = 0x78,
106*4882a593Smuzhiyun 		.bit = VUSBPHY_CHARGE,
107*4882a593Smuzhiyun 	}, /* VUPY -> VLDOCNT Bit 1 */
108*4882a593Smuzhiyun 	{
109*4882a593Smuzhiyun 		.address = 0x40,
110*4882a593Smuzhiyun 		.reg = 0x7b,
111*4882a593Smuzhiyun 		.bit = VR_MODE_NORMAL,
112*4882a593Smuzhiyun 	}, /* VRSO -> VREFSOCCNT*/
113*4882a593Smuzhiyun 	{
114*4882a593Smuzhiyun 		.address = 0x44,
115*4882a593Smuzhiyun 		.reg = 0xA0,
116*4882a593Smuzhiyun 		.bit = VR_MODE_NORMAL,
117*4882a593Smuzhiyun 	}, /* VP1E -> VPROG1ECNT */
118*4882a593Smuzhiyun 	{
119*4882a593Smuzhiyun 		.address = 0x48,
120*4882a593Smuzhiyun 		.reg = 0xA1,
121*4882a593Smuzhiyun 		.bit = VR_MODE_NORMAL,
122*4882a593Smuzhiyun 	}, /* VP1F -> VPROG1FCNT */
123*4882a593Smuzhiyun 	{
124*4882a593Smuzhiyun 		.address = 0x4c,
125*4882a593Smuzhiyun 		.reg = 0xA2,
126*4882a593Smuzhiyun 		.bit = VR_MODE_NORMAL,
127*4882a593Smuzhiyun 	}, /* VP2D -> VPROG2DCNT */
128*4882a593Smuzhiyun 	{
129*4882a593Smuzhiyun 		.address = 0x50,
130*4882a593Smuzhiyun 		.reg = 0xA3,
131*4882a593Smuzhiyun 		.bit = VR_MODE_NORMAL,
132*4882a593Smuzhiyun 	}, /* VP4A -> VPROG4ACNT */
133*4882a593Smuzhiyun 	{
134*4882a593Smuzhiyun 		.address = 0x54,
135*4882a593Smuzhiyun 		.reg = 0xA4,
136*4882a593Smuzhiyun 		.bit = VR_MODE_NORMAL,
137*4882a593Smuzhiyun 	}, /* VP4B -> VPROG4BCNT */
138*4882a593Smuzhiyun 	{
139*4882a593Smuzhiyun 		.address = 0x58,
140*4882a593Smuzhiyun 		.reg = 0xA5,
141*4882a593Smuzhiyun 		.bit = VR_MODE_NORMAL,
142*4882a593Smuzhiyun 	}, /* VP4C -> VPROG4CCNT */
143*4882a593Smuzhiyun 	{
144*4882a593Smuzhiyun 		.address = 0x5c,
145*4882a593Smuzhiyun 		.reg = 0xA6,
146*4882a593Smuzhiyun 		.bit = VR_MODE_NORMAL,
147*4882a593Smuzhiyun 	}, /* VP4D -> VPROG4DCNT */
148*4882a593Smuzhiyun 	{
149*4882a593Smuzhiyun 		.address = 0x60,
150*4882a593Smuzhiyun 		.reg = 0xA7,
151*4882a593Smuzhiyun 		.bit = VR_MODE_NORMAL,
152*4882a593Smuzhiyun 	}, /* VP5A -> VPROG5ACNT */
153*4882a593Smuzhiyun 	{
154*4882a593Smuzhiyun 		.address = 0x64,
155*4882a593Smuzhiyun 		.reg = 0xA8,
156*4882a593Smuzhiyun 		.bit = VR_MODE_NORMAL,
157*4882a593Smuzhiyun 	}, /* VP5B -> VPROG5BCNT */
158*4882a593Smuzhiyun 	{
159*4882a593Smuzhiyun 		.address = 0x68,
160*4882a593Smuzhiyun 		.reg = 0xA9,
161*4882a593Smuzhiyun 		.bit = VR_MODE_NORMAL,
162*4882a593Smuzhiyun 	}, /* VP6A -> VPROG6ACNT */
163*4882a593Smuzhiyun 	{
164*4882a593Smuzhiyun 		.address = 0x6c,
165*4882a593Smuzhiyun 		.reg = 0xAA,
166*4882a593Smuzhiyun 		.bit = VR_MODE_NORMAL,
167*4882a593Smuzhiyun 	}, /* VP6B -> VPROG6BCNT */
168*4882a593Smuzhiyun 	{
169*4882a593Smuzhiyun 		.address = 0x70,
170*4882a593Smuzhiyun 		.reg = 0x36,
171*4882a593Smuzhiyun 		.bit = BIT(2),
172*4882a593Smuzhiyun 	}, /* SDWN_N -> MODEMCTRL Bit 2 */
173*4882a593Smuzhiyun 	{
174*4882a593Smuzhiyun 		.address = 0x74,
175*4882a593Smuzhiyun 		.reg = 0x36,
176*4882a593Smuzhiyun 		.bit = BIT(0),
177*4882a593Smuzhiyun 	} /* MOFF -> MODEMCTRL Bit 0 */
178*4882a593Smuzhiyun };
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun static struct pmic_table thermal_table[] = {
181*4882a593Smuzhiyun 	{
182*4882a593Smuzhiyun 		.address = 0x00,
183*4882a593Smuzhiyun 		.reg = 0x4F39
184*4882a593Smuzhiyun 	},
185*4882a593Smuzhiyun 	{
186*4882a593Smuzhiyun 		.address = 0x04,
187*4882a593Smuzhiyun 		.reg = 0x4F24
188*4882a593Smuzhiyun 	},
189*4882a593Smuzhiyun 	{
190*4882a593Smuzhiyun 		.address = 0x08,
191*4882a593Smuzhiyun 		.reg = 0x4F26
192*4882a593Smuzhiyun 	},
193*4882a593Smuzhiyun 	{
194*4882a593Smuzhiyun 		.address = 0x0c,
195*4882a593Smuzhiyun 		.reg = 0x4F3B
196*4882a593Smuzhiyun 	},
197*4882a593Smuzhiyun 	{
198*4882a593Smuzhiyun 		.address = 0x10,
199*4882a593Smuzhiyun 		.reg = 0x4F28
200*4882a593Smuzhiyun 	},
201*4882a593Smuzhiyun 	{
202*4882a593Smuzhiyun 		.address = 0x14,
203*4882a593Smuzhiyun 		.reg = 0x4F2A
204*4882a593Smuzhiyun 	},
205*4882a593Smuzhiyun 	{
206*4882a593Smuzhiyun 		.address = 0x18,
207*4882a593Smuzhiyun 		.reg = 0x4F3D
208*4882a593Smuzhiyun 	},
209*4882a593Smuzhiyun 	{
210*4882a593Smuzhiyun 		.address = 0x1c,
211*4882a593Smuzhiyun 		.reg = 0x4F2C
212*4882a593Smuzhiyun 	},
213*4882a593Smuzhiyun 	{
214*4882a593Smuzhiyun 		.address = 0x20,
215*4882a593Smuzhiyun 		.reg = 0x4F2E
216*4882a593Smuzhiyun 	},
217*4882a593Smuzhiyun 	{
218*4882a593Smuzhiyun 		.address = 0x24,
219*4882a593Smuzhiyun 		.reg = 0x4F3F
220*4882a593Smuzhiyun 	},
221*4882a593Smuzhiyun 	{
222*4882a593Smuzhiyun 		.address = 0x28,
223*4882a593Smuzhiyun 		.reg = 0x4F30
224*4882a593Smuzhiyun 	},
225*4882a593Smuzhiyun 	{
226*4882a593Smuzhiyun 		.address = 0x30,
227*4882a593Smuzhiyun 		.reg = 0x4F41
228*4882a593Smuzhiyun 	},
229*4882a593Smuzhiyun 	{
230*4882a593Smuzhiyun 		.address = 0x34,
231*4882a593Smuzhiyun 		.reg = 0x4F32
232*4882a593Smuzhiyun 	},
233*4882a593Smuzhiyun 	{
234*4882a593Smuzhiyun 		.address = 0x3c,
235*4882a593Smuzhiyun 		.reg = 0x4F43
236*4882a593Smuzhiyun 	},
237*4882a593Smuzhiyun 	{
238*4882a593Smuzhiyun 		.address = 0x40,
239*4882a593Smuzhiyun 		.reg = 0x4F34
240*4882a593Smuzhiyun 	},
241*4882a593Smuzhiyun 	{
242*4882a593Smuzhiyun 		.address = 0x48,
243*4882a593Smuzhiyun 		.reg = 0x4F6A,
244*4882a593Smuzhiyun 		.bit = 0,
245*4882a593Smuzhiyun 	},
246*4882a593Smuzhiyun 	{
247*4882a593Smuzhiyun 		.address = 0x4C,
248*4882a593Smuzhiyun 		.reg = 0x4F6A,
249*4882a593Smuzhiyun 		.bit = 1
250*4882a593Smuzhiyun 	},
251*4882a593Smuzhiyun 	{
252*4882a593Smuzhiyun 		.address = 0x50,
253*4882a593Smuzhiyun 		.reg = 0x4F6A,
254*4882a593Smuzhiyun 		.bit = 2
255*4882a593Smuzhiyun 	},
256*4882a593Smuzhiyun 	{
257*4882a593Smuzhiyun 		.address = 0x54,
258*4882a593Smuzhiyun 		.reg = 0x4F6A,
259*4882a593Smuzhiyun 		.bit = 4
260*4882a593Smuzhiyun 	},
261*4882a593Smuzhiyun 	{
262*4882a593Smuzhiyun 		.address = 0x58,
263*4882a593Smuzhiyun 		.reg = 0x4F6A,
264*4882a593Smuzhiyun 		.bit = 5
265*4882a593Smuzhiyun 	},
266*4882a593Smuzhiyun 	{
267*4882a593Smuzhiyun 		.address = 0x5C,
268*4882a593Smuzhiyun 		.reg = 0x4F6A,
269*4882a593Smuzhiyun 		.bit = 3
270*4882a593Smuzhiyun 	},
271*4882a593Smuzhiyun };
272*4882a593Smuzhiyun 
intel_bxtwc_pmic_get_power(struct regmap * regmap,int reg,int bit,u64 * value)273*4882a593Smuzhiyun static int intel_bxtwc_pmic_get_power(struct regmap *regmap, int reg,
274*4882a593Smuzhiyun 		int bit, u64 *value)
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun 	int data;
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	if (regmap_read(regmap, reg, &data))
279*4882a593Smuzhiyun 		return -EIO;
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	*value = (data & bit) ? 1 : 0;
282*4882a593Smuzhiyun 	return 0;
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun 
intel_bxtwc_pmic_update_power(struct regmap * regmap,int reg,int bit,bool on)285*4882a593Smuzhiyun static int intel_bxtwc_pmic_update_power(struct regmap *regmap, int reg,
286*4882a593Smuzhiyun 		int bit, bool on)
287*4882a593Smuzhiyun {
288*4882a593Smuzhiyun 	u8 val, mask = bit;
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	if (on)
291*4882a593Smuzhiyun 		val = 0xFF;
292*4882a593Smuzhiyun 	else
293*4882a593Smuzhiyun 		val = 0x0;
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	return regmap_update_bits(regmap, reg, mask, val);
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun 
intel_bxtwc_pmic_get_raw_temp(struct regmap * regmap,int reg)298*4882a593Smuzhiyun static int intel_bxtwc_pmic_get_raw_temp(struct regmap *regmap, int reg)
299*4882a593Smuzhiyun {
300*4882a593Smuzhiyun 	unsigned int val, adc_val, reg_val;
301*4882a593Smuzhiyun 	u8 temp_l, temp_h, cursrc;
302*4882a593Smuzhiyun 	unsigned long rlsb;
303*4882a593Smuzhiyun 	static const unsigned long rlsb_array[] = {
304*4882a593Smuzhiyun 		0, 260420, 130210, 65100, 32550, 16280,
305*4882a593Smuzhiyun 		8140, 4070, 2030, 0, 260420, 130210 };
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	if (regmap_read(regmap, reg, &val))
308*4882a593Smuzhiyun 		return -EIO;
309*4882a593Smuzhiyun 	temp_l = (u8) val;
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	if (regmap_read(regmap, (reg - 1), &val))
312*4882a593Smuzhiyun 		return -EIO;
313*4882a593Smuzhiyun 	temp_h = (u8) val;
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	reg_val = temp_l | WHISKEY_COVE_ADC_HIGH_BIT(temp_h);
316*4882a593Smuzhiyun 	cursrc = WHISKEY_COVE_ADC_CURSRC(temp_h);
317*4882a593Smuzhiyun 	rlsb = rlsb_array[cursrc];
318*4882a593Smuzhiyun 	adc_val = reg_val * rlsb / 1000;
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	return adc_val;
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun static int
intel_bxtwc_pmic_update_aux(struct regmap * regmap,int reg,int raw)324*4882a593Smuzhiyun intel_bxtwc_pmic_update_aux(struct regmap *regmap, int reg, int raw)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun 	u32 bsr_num;
327*4882a593Smuzhiyun 	u16 resi_val, count = 0, thrsh = 0;
328*4882a593Smuzhiyun 	u8 alrt_h, alrt_l, cursel = 0;
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	bsr_num = raw;
331*4882a593Smuzhiyun 	bsr_num /= (1 << 5);
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	count = fls(bsr_num) - 1;
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	cursel = clamp_t(s8, (count - 7), 0, 7);
336*4882a593Smuzhiyun 	thrsh = raw / (1 << (4 + cursel));
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	resi_val = (cursel << 9) | thrsh;
339*4882a593Smuzhiyun 	alrt_h = (resi_val >> 8) & WHISKEY_COVE_ALRT_HIGH_BIT_MASK;
340*4882a593Smuzhiyun 	if (regmap_update_bits(regmap,
341*4882a593Smuzhiyun 				reg - 1,
342*4882a593Smuzhiyun 				WHISKEY_COVE_ALRT_HIGH_BIT_MASK,
343*4882a593Smuzhiyun 				alrt_h))
344*4882a593Smuzhiyun 		return -EIO;
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	alrt_l = (u8)resi_val;
347*4882a593Smuzhiyun 	return regmap_write(regmap, reg, alrt_l);
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun static int
intel_bxtwc_pmic_get_policy(struct regmap * regmap,int reg,int bit,u64 * value)351*4882a593Smuzhiyun intel_bxtwc_pmic_get_policy(struct regmap *regmap, int reg, int bit, u64 *value)
352*4882a593Smuzhiyun {
353*4882a593Smuzhiyun 	u8 mask = BIT(bit);
354*4882a593Smuzhiyun 	unsigned int val;
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	if (regmap_read(regmap, reg, &val))
357*4882a593Smuzhiyun 		return -EIO;
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	*value = (val & mask) >> bit;
360*4882a593Smuzhiyun 	return 0;
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun static int
intel_bxtwc_pmic_update_policy(struct regmap * regmap,int reg,int bit,int enable)364*4882a593Smuzhiyun intel_bxtwc_pmic_update_policy(struct regmap *regmap,
365*4882a593Smuzhiyun 				int reg, int bit, int enable)
366*4882a593Smuzhiyun {
367*4882a593Smuzhiyun 	u8 mask = BIT(bit), val = enable << bit;
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	return regmap_update_bits(regmap, reg, mask, val);
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun static struct intel_pmic_opregion_data intel_bxtwc_pmic_opregion_data = {
373*4882a593Smuzhiyun 	.get_power      = intel_bxtwc_pmic_get_power,
374*4882a593Smuzhiyun 	.update_power   = intel_bxtwc_pmic_update_power,
375*4882a593Smuzhiyun 	.get_raw_temp   = intel_bxtwc_pmic_get_raw_temp,
376*4882a593Smuzhiyun 	.update_aux     = intel_bxtwc_pmic_update_aux,
377*4882a593Smuzhiyun 	.get_policy     = intel_bxtwc_pmic_get_policy,
378*4882a593Smuzhiyun 	.update_policy  = intel_bxtwc_pmic_update_policy,
379*4882a593Smuzhiyun 	.power_table      = power_table,
380*4882a593Smuzhiyun 	.power_table_count = ARRAY_SIZE(power_table),
381*4882a593Smuzhiyun 	.thermal_table     = thermal_table,
382*4882a593Smuzhiyun 	.thermal_table_count = ARRAY_SIZE(thermal_table),
383*4882a593Smuzhiyun };
384*4882a593Smuzhiyun 
intel_bxtwc_pmic_opregion_probe(struct platform_device * pdev)385*4882a593Smuzhiyun static int intel_bxtwc_pmic_opregion_probe(struct platform_device *pdev)
386*4882a593Smuzhiyun {
387*4882a593Smuzhiyun 	struct intel_soc_pmic *pmic = dev_get_drvdata(pdev->dev.parent);
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	return intel_pmic_install_opregion_handler(&pdev->dev,
390*4882a593Smuzhiyun 			ACPI_HANDLE(pdev->dev.parent),
391*4882a593Smuzhiyun 			pmic->regmap,
392*4882a593Smuzhiyun 			&intel_bxtwc_pmic_opregion_data);
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun static const struct platform_device_id bxt_wc_opregion_id_table[] = {
396*4882a593Smuzhiyun 	{ .name = "bxt_wcove_region" },
397*4882a593Smuzhiyun 	{},
398*4882a593Smuzhiyun };
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun static struct platform_driver intel_bxtwc_pmic_opregion_driver = {
401*4882a593Smuzhiyun 	.probe = intel_bxtwc_pmic_opregion_probe,
402*4882a593Smuzhiyun 	.driver = {
403*4882a593Smuzhiyun 		.name = "bxt_whiskey_cove_pmic",
404*4882a593Smuzhiyun 	},
405*4882a593Smuzhiyun 	.id_table = bxt_wc_opregion_id_table,
406*4882a593Smuzhiyun };
407*4882a593Smuzhiyun builtin_platform_driver(intel_bxtwc_pmic_opregion_driver);
408