xref: /OK3568_Linux_fs/kernel/drivers/acpi/nfit/nfit.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * NVDIMM Firmware Interface Table - NFIT
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright(c) 2013-2015 Intel Corporation. All rights reserved.
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun #ifndef __NFIT_H__
8*4882a593Smuzhiyun #define __NFIT_H__
9*4882a593Smuzhiyun #include <linux/workqueue.h>
10*4882a593Smuzhiyun #include <linux/libnvdimm.h>
11*4882a593Smuzhiyun #include <linux/ndctl.h>
12*4882a593Smuzhiyun #include <linux/types.h>
13*4882a593Smuzhiyun #include <linux/acpi.h>
14*4882a593Smuzhiyun #include <acpi/acuuid.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun /* ACPI 6.1 */
17*4882a593Smuzhiyun #define UUID_NFIT_BUS "2f10e7a4-9e91-11e4-89d3-123b93f75cba"
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun /* https://pmem.io/documents/NVDIMM_DSM_Interface-V1.6.pdf */
20*4882a593Smuzhiyun #define UUID_NFIT_DIMM "4309ac30-0d11-11e4-9191-0800200c9a66"
21*4882a593Smuzhiyun #define UUID_INTEL_BUS "c7d8acd4-2df8-4b82-9f65-a325335af149"
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun /* https://github.com/HewlettPackard/hpe-nvm/blob/master/Documentation/ */
24*4882a593Smuzhiyun #define UUID_NFIT_DIMM_N_HPE1 "9002c334-acf3-4c0e-9642-a235f0d53bc6"
25*4882a593Smuzhiyun #define UUID_NFIT_DIMM_N_HPE2 "5008664b-b758-41a0-a03c-27c2f2d04f7e"
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun /* https://msdn.microsoft.com/library/windows/hardware/mt604741 */
28*4882a593Smuzhiyun #define UUID_NFIT_DIMM_N_MSFT "1ee68b36-d4bd-4a1a-9a16-4f8e53d46e05"
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun /* http://www.uefi.org/RFIC_LIST (see "Virtual NVDIMM 0x1901") */
31*4882a593Smuzhiyun #define UUID_NFIT_DIMM_N_HYPERV "5746c5f2-a9a2-4264-ad0e-e4ddc9e09e80"
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #define ACPI_NFIT_MEM_FAILED_MASK (ACPI_NFIT_MEM_SAVE_FAILED \
34*4882a593Smuzhiyun 		| ACPI_NFIT_MEM_RESTORE_FAILED | ACPI_NFIT_MEM_FLUSH_FAILED \
35*4882a593Smuzhiyun 		| ACPI_NFIT_MEM_NOT_ARMED | ACPI_NFIT_MEM_MAP_FAILED)
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #define NVDIMM_CMD_MAX 31
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #define NVDIMM_STANDARD_CMDMASK \
40*4882a593Smuzhiyun (1 << ND_CMD_SMART | 1 << ND_CMD_SMART_THRESHOLD | 1 << ND_CMD_DIMM_FLAGS \
41*4882a593Smuzhiyun  | 1 << ND_CMD_GET_CONFIG_SIZE | 1 << ND_CMD_GET_CONFIG_DATA \
42*4882a593Smuzhiyun  | 1 << ND_CMD_SET_CONFIG_DATA | 1 << ND_CMD_VENDOR_EFFECT_LOG_SIZE \
43*4882a593Smuzhiyun  | 1 << ND_CMD_VENDOR_EFFECT_LOG | 1 << ND_CMD_VENDOR)
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun /*
46*4882a593Smuzhiyun  * Command numbers that the kernel needs to know about to handle
47*4882a593Smuzhiyun  * non-default DSM revision ids
48*4882a593Smuzhiyun  */
49*4882a593Smuzhiyun enum nvdimm_family_cmds {
50*4882a593Smuzhiyun 	NVDIMM_INTEL_LATCH_SHUTDOWN = 10,
51*4882a593Smuzhiyun 	NVDIMM_INTEL_GET_MODES = 11,
52*4882a593Smuzhiyun 	NVDIMM_INTEL_GET_FWINFO = 12,
53*4882a593Smuzhiyun 	NVDIMM_INTEL_START_FWUPDATE = 13,
54*4882a593Smuzhiyun 	NVDIMM_INTEL_SEND_FWUPDATE = 14,
55*4882a593Smuzhiyun 	NVDIMM_INTEL_FINISH_FWUPDATE = 15,
56*4882a593Smuzhiyun 	NVDIMM_INTEL_QUERY_FWUPDATE = 16,
57*4882a593Smuzhiyun 	NVDIMM_INTEL_SET_THRESHOLD = 17,
58*4882a593Smuzhiyun 	NVDIMM_INTEL_INJECT_ERROR = 18,
59*4882a593Smuzhiyun 	NVDIMM_INTEL_GET_SECURITY_STATE = 19,
60*4882a593Smuzhiyun 	NVDIMM_INTEL_SET_PASSPHRASE = 20,
61*4882a593Smuzhiyun 	NVDIMM_INTEL_DISABLE_PASSPHRASE = 21,
62*4882a593Smuzhiyun 	NVDIMM_INTEL_UNLOCK_UNIT = 22,
63*4882a593Smuzhiyun 	NVDIMM_INTEL_FREEZE_LOCK = 23,
64*4882a593Smuzhiyun 	NVDIMM_INTEL_SECURE_ERASE = 24,
65*4882a593Smuzhiyun 	NVDIMM_INTEL_OVERWRITE = 25,
66*4882a593Smuzhiyun 	NVDIMM_INTEL_QUERY_OVERWRITE = 26,
67*4882a593Smuzhiyun 	NVDIMM_INTEL_SET_MASTER_PASSPHRASE = 27,
68*4882a593Smuzhiyun 	NVDIMM_INTEL_MASTER_SECURE_ERASE = 28,
69*4882a593Smuzhiyun 	NVDIMM_INTEL_FW_ACTIVATE_DIMMINFO = 29,
70*4882a593Smuzhiyun 	NVDIMM_INTEL_FW_ACTIVATE_ARM = 30,
71*4882a593Smuzhiyun };
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun enum nvdimm_bus_family_cmds {
74*4882a593Smuzhiyun 	NVDIMM_BUS_INTEL_FW_ACTIVATE_BUSINFO = 1,
75*4882a593Smuzhiyun 	NVDIMM_BUS_INTEL_FW_ACTIVATE = 2,
76*4882a593Smuzhiyun };
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun #define NVDIMM_INTEL_SECURITY_CMDMASK \
79*4882a593Smuzhiyun (1 << NVDIMM_INTEL_GET_SECURITY_STATE | 1 << NVDIMM_INTEL_SET_PASSPHRASE \
80*4882a593Smuzhiyun | 1 << NVDIMM_INTEL_DISABLE_PASSPHRASE | 1 << NVDIMM_INTEL_UNLOCK_UNIT \
81*4882a593Smuzhiyun | 1 << NVDIMM_INTEL_FREEZE_LOCK | 1 << NVDIMM_INTEL_SECURE_ERASE \
82*4882a593Smuzhiyun | 1 << NVDIMM_INTEL_OVERWRITE | 1 << NVDIMM_INTEL_QUERY_OVERWRITE \
83*4882a593Smuzhiyun | 1 << NVDIMM_INTEL_SET_MASTER_PASSPHRASE \
84*4882a593Smuzhiyun | 1 << NVDIMM_INTEL_MASTER_SECURE_ERASE)
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun #define NVDIMM_INTEL_FW_ACTIVATE_CMDMASK \
87*4882a593Smuzhiyun (1 << NVDIMM_INTEL_FW_ACTIVATE_DIMMINFO | 1 << NVDIMM_INTEL_FW_ACTIVATE_ARM)
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun #define NVDIMM_BUS_INTEL_FW_ACTIVATE_CMDMASK \
90*4882a593Smuzhiyun (1 << NVDIMM_BUS_INTEL_FW_ACTIVATE_BUSINFO | 1 << NVDIMM_BUS_INTEL_FW_ACTIVATE)
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun #define NVDIMM_INTEL_CMDMASK \
93*4882a593Smuzhiyun (NVDIMM_STANDARD_CMDMASK | 1 << NVDIMM_INTEL_GET_MODES \
94*4882a593Smuzhiyun  | 1 << NVDIMM_INTEL_GET_FWINFO | 1 << NVDIMM_INTEL_START_FWUPDATE \
95*4882a593Smuzhiyun  | 1 << NVDIMM_INTEL_SEND_FWUPDATE | 1 << NVDIMM_INTEL_FINISH_FWUPDATE \
96*4882a593Smuzhiyun  | 1 << NVDIMM_INTEL_QUERY_FWUPDATE | 1 << NVDIMM_INTEL_SET_THRESHOLD \
97*4882a593Smuzhiyun  | 1 << NVDIMM_INTEL_INJECT_ERROR | 1 << NVDIMM_INTEL_LATCH_SHUTDOWN \
98*4882a593Smuzhiyun  | NVDIMM_INTEL_SECURITY_CMDMASK | NVDIMM_INTEL_FW_ACTIVATE_CMDMASK)
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun #define NVDIMM_INTEL_DENY_CMDMASK \
101*4882a593Smuzhiyun (NVDIMM_INTEL_SECURITY_CMDMASK | NVDIMM_INTEL_FW_ACTIVATE_CMDMASK)
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun enum nfit_uuids {
104*4882a593Smuzhiyun 	/* for simplicity alias the uuid index with the family id */
105*4882a593Smuzhiyun 	NFIT_DEV_DIMM = NVDIMM_FAMILY_INTEL,
106*4882a593Smuzhiyun 	NFIT_DEV_DIMM_N_HPE1 = NVDIMM_FAMILY_HPE1,
107*4882a593Smuzhiyun 	NFIT_DEV_DIMM_N_HPE2 = NVDIMM_FAMILY_HPE2,
108*4882a593Smuzhiyun 	NFIT_DEV_DIMM_N_MSFT = NVDIMM_FAMILY_MSFT,
109*4882a593Smuzhiyun 	NFIT_DEV_DIMM_N_HYPERV = NVDIMM_FAMILY_HYPERV,
110*4882a593Smuzhiyun 	/*
111*4882a593Smuzhiyun 	 * to_nfit_bus_uuid() expects to translate bus uuid family ids
112*4882a593Smuzhiyun 	 * to a UUID index using NVDIMM_FAMILY_MAX as an offset
113*4882a593Smuzhiyun 	 */
114*4882a593Smuzhiyun 	NFIT_BUS_INTEL = NVDIMM_FAMILY_MAX + NVDIMM_BUS_FAMILY_INTEL,
115*4882a593Smuzhiyun 	NFIT_SPA_VOLATILE,
116*4882a593Smuzhiyun 	NFIT_SPA_PM,
117*4882a593Smuzhiyun 	NFIT_SPA_DCR,
118*4882a593Smuzhiyun 	NFIT_SPA_BDW,
119*4882a593Smuzhiyun 	NFIT_SPA_VDISK,
120*4882a593Smuzhiyun 	NFIT_SPA_VCD,
121*4882a593Smuzhiyun 	NFIT_SPA_PDISK,
122*4882a593Smuzhiyun 	NFIT_SPA_PCD,
123*4882a593Smuzhiyun 	NFIT_DEV_BUS,
124*4882a593Smuzhiyun 	NFIT_UUID_MAX,
125*4882a593Smuzhiyun };
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun /*
128*4882a593Smuzhiyun  * Region format interface codes are stored with the interface as the
129*4882a593Smuzhiyun  * LSB and the function as the MSB.
130*4882a593Smuzhiyun  */
131*4882a593Smuzhiyun #define NFIT_FIC_BYTE cpu_to_le16(0x101) /* byte-addressable energy backed */
132*4882a593Smuzhiyun #define NFIT_FIC_BLK cpu_to_le16(0x201) /* block-addressable non-energy backed */
133*4882a593Smuzhiyun #define NFIT_FIC_BYTEN cpu_to_le16(0x301) /* byte-addressable non-energy backed */
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun enum {
136*4882a593Smuzhiyun 	NFIT_BLK_READ_FLUSH = 1,
137*4882a593Smuzhiyun 	NFIT_BLK_DCR_LATCH = 2,
138*4882a593Smuzhiyun 	NFIT_ARS_STATUS_DONE = 0,
139*4882a593Smuzhiyun 	NFIT_ARS_STATUS_BUSY = 1 << 16,
140*4882a593Smuzhiyun 	NFIT_ARS_STATUS_NONE = 2 << 16,
141*4882a593Smuzhiyun 	NFIT_ARS_STATUS_INTR = 3 << 16,
142*4882a593Smuzhiyun 	NFIT_ARS_START_BUSY = 6,
143*4882a593Smuzhiyun 	NFIT_ARS_CAP_NONE = 1,
144*4882a593Smuzhiyun 	NFIT_ARS_F_OVERFLOW = 1,
145*4882a593Smuzhiyun 	NFIT_ARS_TIMEOUT = 90,
146*4882a593Smuzhiyun };
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun enum nfit_root_notifiers {
149*4882a593Smuzhiyun 	NFIT_NOTIFY_UPDATE = 0x80,
150*4882a593Smuzhiyun 	NFIT_NOTIFY_UC_MEMORY_ERROR = 0x81,
151*4882a593Smuzhiyun };
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun enum nfit_dimm_notifiers {
154*4882a593Smuzhiyun 	NFIT_NOTIFY_DIMM_HEALTH = 0x81,
155*4882a593Smuzhiyun };
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun enum nfit_ars_state {
158*4882a593Smuzhiyun 	ARS_REQ_SHORT,
159*4882a593Smuzhiyun 	ARS_REQ_LONG,
160*4882a593Smuzhiyun 	ARS_FAILED,
161*4882a593Smuzhiyun };
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun struct nfit_spa {
164*4882a593Smuzhiyun 	struct list_head list;
165*4882a593Smuzhiyun 	struct nd_region *nd_region;
166*4882a593Smuzhiyun 	unsigned long ars_state;
167*4882a593Smuzhiyun 	u32 clear_err_unit;
168*4882a593Smuzhiyun 	u32 max_ars;
169*4882a593Smuzhiyun 	struct acpi_nfit_system_address spa[];
170*4882a593Smuzhiyun };
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun struct nfit_dcr {
173*4882a593Smuzhiyun 	struct list_head list;
174*4882a593Smuzhiyun 	struct acpi_nfit_control_region dcr[];
175*4882a593Smuzhiyun };
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun struct nfit_bdw {
178*4882a593Smuzhiyun 	struct list_head list;
179*4882a593Smuzhiyun 	struct acpi_nfit_data_region bdw[];
180*4882a593Smuzhiyun };
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun struct nfit_idt {
183*4882a593Smuzhiyun 	struct list_head list;
184*4882a593Smuzhiyun 	struct acpi_nfit_interleave idt[];
185*4882a593Smuzhiyun };
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun struct nfit_flush {
188*4882a593Smuzhiyun 	struct list_head list;
189*4882a593Smuzhiyun 	struct acpi_nfit_flush_address flush[];
190*4882a593Smuzhiyun };
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun struct nfit_memdev {
193*4882a593Smuzhiyun 	struct list_head list;
194*4882a593Smuzhiyun 	struct acpi_nfit_memory_map memdev[];
195*4882a593Smuzhiyun };
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun enum nfit_mem_flags {
198*4882a593Smuzhiyun 	NFIT_MEM_LSR,
199*4882a593Smuzhiyun 	NFIT_MEM_LSW,
200*4882a593Smuzhiyun 	NFIT_MEM_DIRTY,
201*4882a593Smuzhiyun 	NFIT_MEM_DIRTY_COUNT,
202*4882a593Smuzhiyun };
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun #define NFIT_DIMM_ID_LEN	22
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun /* assembled tables for a given dimm/memory-device */
207*4882a593Smuzhiyun struct nfit_mem {
208*4882a593Smuzhiyun 	struct nvdimm *nvdimm;
209*4882a593Smuzhiyun 	struct acpi_nfit_memory_map *memdev_dcr;
210*4882a593Smuzhiyun 	struct acpi_nfit_memory_map *memdev_pmem;
211*4882a593Smuzhiyun 	struct acpi_nfit_memory_map *memdev_bdw;
212*4882a593Smuzhiyun 	struct acpi_nfit_control_region *dcr;
213*4882a593Smuzhiyun 	struct acpi_nfit_data_region *bdw;
214*4882a593Smuzhiyun 	struct acpi_nfit_system_address *spa_dcr;
215*4882a593Smuzhiyun 	struct acpi_nfit_system_address *spa_bdw;
216*4882a593Smuzhiyun 	struct acpi_nfit_interleave *idt_dcr;
217*4882a593Smuzhiyun 	struct acpi_nfit_interleave *idt_bdw;
218*4882a593Smuzhiyun 	struct kernfs_node *flags_attr;
219*4882a593Smuzhiyun 	struct nfit_flush *nfit_flush;
220*4882a593Smuzhiyun 	struct list_head list;
221*4882a593Smuzhiyun 	struct acpi_device *adev;
222*4882a593Smuzhiyun 	struct acpi_nfit_desc *acpi_desc;
223*4882a593Smuzhiyun 	enum nvdimm_fwa_state fwa_state;
224*4882a593Smuzhiyun 	enum nvdimm_fwa_result fwa_result;
225*4882a593Smuzhiyun 	int fwa_count;
226*4882a593Smuzhiyun 	char id[NFIT_DIMM_ID_LEN+1];
227*4882a593Smuzhiyun 	struct resource *flush_wpq;
228*4882a593Smuzhiyun 	unsigned long dsm_mask;
229*4882a593Smuzhiyun 	unsigned long flags;
230*4882a593Smuzhiyun 	u32 dirty_shutdown;
231*4882a593Smuzhiyun 	int family;
232*4882a593Smuzhiyun };
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun enum scrub_flags {
235*4882a593Smuzhiyun 	ARS_BUSY,
236*4882a593Smuzhiyun 	ARS_CANCEL,
237*4882a593Smuzhiyun 	ARS_VALID,
238*4882a593Smuzhiyun 	ARS_POLL,
239*4882a593Smuzhiyun };
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun struct acpi_nfit_desc {
242*4882a593Smuzhiyun 	struct nvdimm_bus_descriptor nd_desc;
243*4882a593Smuzhiyun 	struct acpi_table_header acpi_header;
244*4882a593Smuzhiyun 	struct mutex init_mutex;
245*4882a593Smuzhiyun 	struct list_head memdevs;
246*4882a593Smuzhiyun 	struct list_head flushes;
247*4882a593Smuzhiyun 	struct list_head dimms;
248*4882a593Smuzhiyun 	struct list_head spas;
249*4882a593Smuzhiyun 	struct list_head dcrs;
250*4882a593Smuzhiyun 	struct list_head bdws;
251*4882a593Smuzhiyun 	struct list_head idts;
252*4882a593Smuzhiyun 	struct nvdimm_bus *nvdimm_bus;
253*4882a593Smuzhiyun 	struct device *dev;
254*4882a593Smuzhiyun 	struct nd_cmd_ars_status *ars_status;
255*4882a593Smuzhiyun 	struct nfit_spa *scrub_spa;
256*4882a593Smuzhiyun 	struct delayed_work dwork;
257*4882a593Smuzhiyun 	struct list_head list;
258*4882a593Smuzhiyun 	struct kernfs_node *scrub_count_state;
259*4882a593Smuzhiyun 	unsigned int max_ars;
260*4882a593Smuzhiyun 	unsigned int scrub_count;
261*4882a593Smuzhiyun 	unsigned int scrub_mode;
262*4882a593Smuzhiyun 	unsigned long scrub_flags;
263*4882a593Smuzhiyun 	unsigned long dimm_cmd_force_en;
264*4882a593Smuzhiyun 	unsigned long bus_cmd_force_en;
265*4882a593Smuzhiyun 	unsigned long bus_dsm_mask;
266*4882a593Smuzhiyun 	unsigned long family_dsm_mask[NVDIMM_BUS_FAMILY_MAX + 1];
267*4882a593Smuzhiyun 	unsigned int platform_cap;
268*4882a593Smuzhiyun 	unsigned int scrub_tmo;
269*4882a593Smuzhiyun 	int (*blk_do_io)(struct nd_blk_region *ndbr, resource_size_t dpa,
270*4882a593Smuzhiyun 			void *iobuf, u64 len, int rw);
271*4882a593Smuzhiyun 	enum nvdimm_fwa_state fwa_state;
272*4882a593Smuzhiyun 	enum nvdimm_fwa_capability fwa_cap;
273*4882a593Smuzhiyun 	int fwa_count;
274*4882a593Smuzhiyun 	bool fwa_noidle;
275*4882a593Smuzhiyun 	bool fwa_nosuspend;
276*4882a593Smuzhiyun };
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun enum scrub_mode {
279*4882a593Smuzhiyun 	HW_ERROR_SCRUB_OFF,
280*4882a593Smuzhiyun 	HW_ERROR_SCRUB_ON,
281*4882a593Smuzhiyun };
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun enum nd_blk_mmio_selector {
284*4882a593Smuzhiyun 	BDW,
285*4882a593Smuzhiyun 	DCR,
286*4882a593Smuzhiyun };
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun struct nd_blk_addr {
289*4882a593Smuzhiyun 	union {
290*4882a593Smuzhiyun 		void __iomem *base;
291*4882a593Smuzhiyun 		void *aperture;
292*4882a593Smuzhiyun 	};
293*4882a593Smuzhiyun };
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun struct nfit_blk {
296*4882a593Smuzhiyun 	struct nfit_blk_mmio {
297*4882a593Smuzhiyun 		struct nd_blk_addr addr;
298*4882a593Smuzhiyun 		u64 size;
299*4882a593Smuzhiyun 		u64 base_offset;
300*4882a593Smuzhiyun 		u32 line_size;
301*4882a593Smuzhiyun 		u32 num_lines;
302*4882a593Smuzhiyun 		u32 table_size;
303*4882a593Smuzhiyun 		struct acpi_nfit_interleave *idt;
304*4882a593Smuzhiyun 		struct acpi_nfit_system_address *spa;
305*4882a593Smuzhiyun 	} mmio[2];
306*4882a593Smuzhiyun 	struct nd_region *nd_region;
307*4882a593Smuzhiyun 	u64 bdw_offset; /* post interleave offset */
308*4882a593Smuzhiyun 	u64 stat_offset;
309*4882a593Smuzhiyun 	u64 cmd_offset;
310*4882a593Smuzhiyun 	u32 dimm_flags;
311*4882a593Smuzhiyun };
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun extern struct list_head acpi_descs;
314*4882a593Smuzhiyun extern struct mutex acpi_desc_lock;
315*4882a593Smuzhiyun int acpi_nfit_ars_rescan(struct acpi_nfit_desc *acpi_desc,
316*4882a593Smuzhiyun 		enum nfit_ars_state req_type);
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun #ifdef CONFIG_X86_MCE
319*4882a593Smuzhiyun void nfit_mce_register(void);
320*4882a593Smuzhiyun void nfit_mce_unregister(void);
321*4882a593Smuzhiyun #else
nfit_mce_register(void)322*4882a593Smuzhiyun static inline void nfit_mce_register(void)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun }
nfit_mce_unregister(void)325*4882a593Smuzhiyun static inline void nfit_mce_unregister(void)
326*4882a593Smuzhiyun {
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun #endif
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun int nfit_spa_type(struct acpi_nfit_system_address *spa);
331*4882a593Smuzhiyun 
__to_nfit_memdev(struct nfit_mem * nfit_mem)332*4882a593Smuzhiyun static inline struct acpi_nfit_memory_map *__to_nfit_memdev(
333*4882a593Smuzhiyun 		struct nfit_mem *nfit_mem)
334*4882a593Smuzhiyun {
335*4882a593Smuzhiyun 	if (nfit_mem->memdev_dcr)
336*4882a593Smuzhiyun 		return nfit_mem->memdev_dcr;
337*4882a593Smuzhiyun 	return nfit_mem->memdev_pmem;
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun 
to_acpi_desc(struct nvdimm_bus_descriptor * nd_desc)340*4882a593Smuzhiyun static inline struct acpi_nfit_desc *to_acpi_desc(
341*4882a593Smuzhiyun 		struct nvdimm_bus_descriptor *nd_desc)
342*4882a593Smuzhiyun {
343*4882a593Smuzhiyun 	return container_of(nd_desc, struct acpi_nfit_desc, nd_desc);
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun #ifdef CONFIG_PROVE_LOCKING
nfit_device_lock(struct device * dev)347*4882a593Smuzhiyun static inline void nfit_device_lock(struct device *dev)
348*4882a593Smuzhiyun {
349*4882a593Smuzhiyun 	device_lock(dev);
350*4882a593Smuzhiyun 	mutex_lock(&dev->lockdep_mutex);
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun 
nfit_device_unlock(struct device * dev)353*4882a593Smuzhiyun static inline void nfit_device_unlock(struct device *dev)
354*4882a593Smuzhiyun {
355*4882a593Smuzhiyun 	mutex_unlock(&dev->lockdep_mutex);
356*4882a593Smuzhiyun 	device_unlock(dev);
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun #else
nfit_device_lock(struct device * dev)359*4882a593Smuzhiyun static inline void nfit_device_lock(struct device *dev)
360*4882a593Smuzhiyun {
361*4882a593Smuzhiyun 	device_lock(dev);
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun 
nfit_device_unlock(struct device * dev)364*4882a593Smuzhiyun static inline void nfit_device_unlock(struct device *dev)
365*4882a593Smuzhiyun {
366*4882a593Smuzhiyun 	device_unlock(dev);
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun #endif
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun const guid_t *to_nfit_uuid(enum nfit_uuids id);
371*4882a593Smuzhiyun int acpi_nfit_init(struct acpi_nfit_desc *acpi_desc, void *nfit, acpi_size sz);
372*4882a593Smuzhiyun void acpi_nfit_shutdown(void *data);
373*4882a593Smuzhiyun void __acpi_nfit_notify(struct device *dev, acpi_handle handle, u32 event);
374*4882a593Smuzhiyun void __acpi_nvdimm_notify(struct device *dev, u32 event);
375*4882a593Smuzhiyun int acpi_nfit_ctl(struct nvdimm_bus_descriptor *nd_desc, struct nvdimm *nvdimm,
376*4882a593Smuzhiyun 		unsigned int cmd, void *buf, unsigned int buf_len, int *cmd_rc);
377*4882a593Smuzhiyun void acpi_nfit_desc_init(struct acpi_nfit_desc *acpi_desc, struct device *dev);
378*4882a593Smuzhiyun bool intel_fwa_supported(struct nvdimm_bus *nvdimm_bus);
379*4882a593Smuzhiyun extern struct device_attribute dev_attr_firmware_activate_noidle;
380*4882a593Smuzhiyun #endif /* __NFIT_H__ */
381