xref: /OK3568_Linux_fs/kernel/arch/xtensa/platforms/xtfpga/setup.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * arch/xtensa/platform/xtavnet/setup.c
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * ...
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Authors:	Chris Zankel <chris@zankel.net>
9*4882a593Smuzhiyun  *		Joe Taylor <joe@tensilica.com>
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * Copyright 2001 - 2006 Tensilica Inc.
12*4882a593Smuzhiyun  */
13*4882a593Smuzhiyun #include <linux/stddef.h>
14*4882a593Smuzhiyun #include <linux/kernel.h>
15*4882a593Smuzhiyun #include <linux/init.h>
16*4882a593Smuzhiyun #include <linux/io.h>
17*4882a593Smuzhiyun #include <linux/errno.h>
18*4882a593Smuzhiyun #include <linux/reboot.h>
19*4882a593Smuzhiyun #include <linux/kdev_t.h>
20*4882a593Smuzhiyun #include <linux/types.h>
21*4882a593Smuzhiyun #include <linux/major.h>
22*4882a593Smuzhiyun #include <linux/console.h>
23*4882a593Smuzhiyun #include <linux/delay.h>
24*4882a593Smuzhiyun #include <linux/of.h>
25*4882a593Smuzhiyun #include <linux/clk-provider.h>
26*4882a593Smuzhiyun #include <linux/of_address.h>
27*4882a593Smuzhiyun #include <linux/slab.h>
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #include <asm/timex.h>
30*4882a593Smuzhiyun #include <asm/processor.h>
31*4882a593Smuzhiyun #include <asm/platform.h>
32*4882a593Smuzhiyun #include <asm/bootparam.h>
33*4882a593Smuzhiyun #include <platform/lcd.h>
34*4882a593Smuzhiyun #include <platform/hardware.h>
35*4882a593Smuzhiyun 
platform_halt(void)36*4882a593Smuzhiyun void platform_halt(void)
37*4882a593Smuzhiyun {
38*4882a593Smuzhiyun 	lcd_disp_at_pos(" HALT ", 0);
39*4882a593Smuzhiyun 	local_irq_disable();
40*4882a593Smuzhiyun 	while (1)
41*4882a593Smuzhiyun 		cpu_relax();
42*4882a593Smuzhiyun }
43*4882a593Smuzhiyun 
platform_power_off(void)44*4882a593Smuzhiyun void platform_power_off(void)
45*4882a593Smuzhiyun {
46*4882a593Smuzhiyun 	lcd_disp_at_pos("POWEROFF", 0);
47*4882a593Smuzhiyun 	local_irq_disable();
48*4882a593Smuzhiyun 	while (1)
49*4882a593Smuzhiyun 		cpu_relax();
50*4882a593Smuzhiyun }
51*4882a593Smuzhiyun 
platform_restart(void)52*4882a593Smuzhiyun void platform_restart(void)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun 	/* Try software reset first. */
55*4882a593Smuzhiyun 	WRITE_ONCE(*(u32 *)XTFPGA_SWRST_VADDR, 0xdead);
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 	/* If software reset did not work, flush and reset the mmu,
58*4882a593Smuzhiyun 	 * simulate a processor reset, and jump to the reset vector.
59*4882a593Smuzhiyun 	 */
60*4882a593Smuzhiyun 	cpu_reset();
61*4882a593Smuzhiyun 	/* control never gets here */
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun #ifdef CONFIG_XTENSA_CALIBRATE_CCOUNT
65*4882a593Smuzhiyun 
platform_calibrate_ccount(void)66*4882a593Smuzhiyun void __init platform_calibrate_ccount(void)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun 	ccount_freq = *(long *)XTFPGA_CLKFRQ_VADDR;
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun #endif
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun #ifdef CONFIG_USE_OF
74*4882a593Smuzhiyun 
xtfpga_clk_setup(struct device_node * np)75*4882a593Smuzhiyun static void __init xtfpga_clk_setup(struct device_node *np)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun 	void __iomem *base = of_iomap(np, 0);
78*4882a593Smuzhiyun 	struct clk *clk;
79*4882a593Smuzhiyun 	u32 freq;
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	if (!base) {
82*4882a593Smuzhiyun 		pr_err("%pOFn: invalid address\n", np);
83*4882a593Smuzhiyun 		return;
84*4882a593Smuzhiyun 	}
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	freq = __raw_readl(base);
87*4882a593Smuzhiyun 	iounmap(base);
88*4882a593Smuzhiyun 	clk = clk_register_fixed_rate(NULL, np->name, NULL, 0, freq);
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	if (IS_ERR(clk)) {
91*4882a593Smuzhiyun 		pr_err("%pOFn: clk registration failed\n", np);
92*4882a593Smuzhiyun 		return;
93*4882a593Smuzhiyun 	}
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	if (of_clk_add_provider(np, of_clk_src_simple_get, clk)) {
96*4882a593Smuzhiyun 		pr_err("%pOFn: clk provider registration failed\n", np);
97*4882a593Smuzhiyun 		return;
98*4882a593Smuzhiyun 	}
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun CLK_OF_DECLARE(xtfpga_clk, "cdns,xtfpga-clock", xtfpga_clk_setup);
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun #define MAC_LEN 6
update_local_mac(struct device_node * node)103*4882a593Smuzhiyun static void __init update_local_mac(struct device_node *node)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun 	struct property *newmac;
106*4882a593Smuzhiyun 	const u8* macaddr;
107*4882a593Smuzhiyun 	int prop_len;
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	macaddr = of_get_property(node, "local-mac-address", &prop_len);
110*4882a593Smuzhiyun 	if (macaddr == NULL || prop_len != MAC_LEN)
111*4882a593Smuzhiyun 		return;
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	newmac = kzalloc(sizeof(*newmac) + MAC_LEN, GFP_KERNEL);
114*4882a593Smuzhiyun 	if (newmac == NULL)
115*4882a593Smuzhiyun 		return;
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	newmac->value = newmac + 1;
118*4882a593Smuzhiyun 	newmac->length = MAC_LEN;
119*4882a593Smuzhiyun 	newmac->name = kstrdup("local-mac-address", GFP_KERNEL);
120*4882a593Smuzhiyun 	if (newmac->name == NULL) {
121*4882a593Smuzhiyun 		kfree(newmac);
122*4882a593Smuzhiyun 		return;
123*4882a593Smuzhiyun 	}
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	memcpy(newmac->value, macaddr, MAC_LEN);
126*4882a593Smuzhiyun 	((u8*)newmac->value)[5] = (*(u32*)DIP_SWITCHES_VADDR) & 0x3f;
127*4882a593Smuzhiyun 	of_update_property(node, newmac);
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun 
machine_setup(void)130*4882a593Smuzhiyun static int __init machine_setup(void)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun 	struct device_node *eth = NULL;
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	if ((eth = of_find_compatible_node(eth, NULL, "opencores,ethoc")))
135*4882a593Smuzhiyun 		update_local_mac(eth);
136*4882a593Smuzhiyun 	of_node_put(eth);
137*4882a593Smuzhiyun 	return 0;
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun arch_initcall(machine_setup);
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun #else
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun #include <linux/serial_8250.h>
144*4882a593Smuzhiyun #include <linux/if.h>
145*4882a593Smuzhiyun #include <net/ethoc.h>
146*4882a593Smuzhiyun #include <linux/usb/c67x00.h>
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun /*----------------------------------------------------------------------------
149*4882a593Smuzhiyun  *  Ethernet -- OpenCores Ethernet MAC (ethoc driver)
150*4882a593Smuzhiyun  */
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun static struct resource ethoc_res[] = {
153*4882a593Smuzhiyun 	[0] = { /* register space */
154*4882a593Smuzhiyun 		.start = OETH_REGS_PADDR,
155*4882a593Smuzhiyun 		.end   = OETH_REGS_PADDR + OETH_REGS_SIZE - 1,
156*4882a593Smuzhiyun 		.flags = IORESOURCE_MEM,
157*4882a593Smuzhiyun 	},
158*4882a593Smuzhiyun 	[1] = { /* buffer space */
159*4882a593Smuzhiyun 		.start = OETH_SRAMBUFF_PADDR,
160*4882a593Smuzhiyun 		.end   = OETH_SRAMBUFF_PADDR + OETH_SRAMBUFF_SIZE - 1,
161*4882a593Smuzhiyun 		.flags = IORESOURCE_MEM,
162*4882a593Smuzhiyun 	},
163*4882a593Smuzhiyun 	[2] = { /* IRQ number */
164*4882a593Smuzhiyun 		.start = XTENSA_PIC_LINUX_IRQ(OETH_IRQ),
165*4882a593Smuzhiyun 		.end   = XTENSA_PIC_LINUX_IRQ(OETH_IRQ),
166*4882a593Smuzhiyun 		.flags = IORESOURCE_IRQ,
167*4882a593Smuzhiyun 	},
168*4882a593Smuzhiyun };
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun static struct ethoc_platform_data ethoc_pdata = {
171*4882a593Smuzhiyun 	/*
172*4882a593Smuzhiyun 	 * The MAC address for these boards is 00:50:c2:13:6f:xx.
173*4882a593Smuzhiyun 	 * The last byte (here as zero) is read from the DIP switches on the
174*4882a593Smuzhiyun 	 * board.
175*4882a593Smuzhiyun 	 */
176*4882a593Smuzhiyun 	.hwaddr = { 0x00, 0x50, 0xc2, 0x13, 0x6f, 0 },
177*4882a593Smuzhiyun 	.phy_id = -1,
178*4882a593Smuzhiyun 	.big_endian = XCHAL_HAVE_BE,
179*4882a593Smuzhiyun };
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun static struct platform_device ethoc_device = {
182*4882a593Smuzhiyun 	.name = "ethoc",
183*4882a593Smuzhiyun 	.id = -1,
184*4882a593Smuzhiyun 	.num_resources = ARRAY_SIZE(ethoc_res),
185*4882a593Smuzhiyun 	.resource = ethoc_res,
186*4882a593Smuzhiyun 	.dev = {
187*4882a593Smuzhiyun 		.platform_data = &ethoc_pdata,
188*4882a593Smuzhiyun 	},
189*4882a593Smuzhiyun };
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun /*----------------------------------------------------------------------------
192*4882a593Smuzhiyun  *  USB Host/Device -- Cypress CY7C67300
193*4882a593Smuzhiyun  */
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun static struct resource c67x00_res[] = {
196*4882a593Smuzhiyun 	[0] = { /* register space */
197*4882a593Smuzhiyun 		.start = C67X00_PADDR,
198*4882a593Smuzhiyun 		.end   = C67X00_PADDR + C67X00_SIZE - 1,
199*4882a593Smuzhiyun 		.flags = IORESOURCE_MEM,
200*4882a593Smuzhiyun 	},
201*4882a593Smuzhiyun 	[1] = { /* IRQ number */
202*4882a593Smuzhiyun 		.start = XTENSA_PIC_LINUX_IRQ(C67X00_IRQ),
203*4882a593Smuzhiyun 		.end   = XTENSA_PIC_LINUX_IRQ(C67X00_IRQ),
204*4882a593Smuzhiyun 		.flags = IORESOURCE_IRQ,
205*4882a593Smuzhiyun 	},
206*4882a593Smuzhiyun };
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun static struct c67x00_platform_data c67x00_pdata = {
209*4882a593Smuzhiyun 	.sie_config = C67X00_SIE1_HOST | C67X00_SIE2_UNUSED,
210*4882a593Smuzhiyun 	.hpi_regstep = 4,
211*4882a593Smuzhiyun };
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun static struct platform_device c67x00_device = {
214*4882a593Smuzhiyun 	.name = "c67x00",
215*4882a593Smuzhiyun 	.id = -1,
216*4882a593Smuzhiyun 	.num_resources = ARRAY_SIZE(c67x00_res),
217*4882a593Smuzhiyun 	.resource = c67x00_res,
218*4882a593Smuzhiyun 	.dev = {
219*4882a593Smuzhiyun 		.platform_data = &c67x00_pdata,
220*4882a593Smuzhiyun 	},
221*4882a593Smuzhiyun };
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun /*----------------------------------------------------------------------------
224*4882a593Smuzhiyun  *  UART
225*4882a593Smuzhiyun  */
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun static struct resource serial_resource = {
228*4882a593Smuzhiyun 	.start	= DUART16552_PADDR,
229*4882a593Smuzhiyun 	.end	= DUART16552_PADDR + 0x1f,
230*4882a593Smuzhiyun 	.flags	= IORESOURCE_MEM,
231*4882a593Smuzhiyun };
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun static struct plat_serial8250_port serial_platform_data[] = {
234*4882a593Smuzhiyun 	[0] = {
235*4882a593Smuzhiyun 		.mapbase	= DUART16552_PADDR,
236*4882a593Smuzhiyun 		.irq		= XTENSA_PIC_LINUX_IRQ(DUART16552_INTNUM),
237*4882a593Smuzhiyun 		.flags		= UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
238*4882a593Smuzhiyun 				  UPF_IOREMAP,
239*4882a593Smuzhiyun 		.iotype		= XCHAL_HAVE_BE ? UPIO_MEM32BE : UPIO_MEM32,
240*4882a593Smuzhiyun 		.regshift	= 2,
241*4882a593Smuzhiyun 		.uartclk	= 0,    /* set in xtavnet_init() */
242*4882a593Smuzhiyun 	},
243*4882a593Smuzhiyun 	{ },
244*4882a593Smuzhiyun };
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun static struct platform_device xtavnet_uart = {
247*4882a593Smuzhiyun 	.name		= "serial8250",
248*4882a593Smuzhiyun 	.id		= PLAT8250_DEV_PLATFORM,
249*4882a593Smuzhiyun 	.dev		= {
250*4882a593Smuzhiyun 		.platform_data	= serial_platform_data,
251*4882a593Smuzhiyun 	},
252*4882a593Smuzhiyun 	.num_resources	= 1,
253*4882a593Smuzhiyun 	.resource	= &serial_resource,
254*4882a593Smuzhiyun };
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun /* platform devices */
257*4882a593Smuzhiyun static struct platform_device *platform_devices[] __initdata = {
258*4882a593Smuzhiyun 	&ethoc_device,
259*4882a593Smuzhiyun 	&c67x00_device,
260*4882a593Smuzhiyun 	&xtavnet_uart,
261*4882a593Smuzhiyun };
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 
xtavnet_init(void)264*4882a593Smuzhiyun static int __init xtavnet_init(void)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun 	/* Ethernet MAC address.  */
267*4882a593Smuzhiyun 	ethoc_pdata.hwaddr[5] = *(u32 *)DIP_SWITCHES_VADDR;
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	/* Clock rate varies among FPGA bitstreams; board specific FPGA register
270*4882a593Smuzhiyun 	 * reports the actual clock rate.
271*4882a593Smuzhiyun 	 */
272*4882a593Smuzhiyun 	serial_platform_data[0].uartclk = *(long *)XTFPGA_CLKFRQ_VADDR;
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	/* register platform devices */
276*4882a593Smuzhiyun 	platform_add_devices(platform_devices, ARRAY_SIZE(platform_devices));
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	/* ETHOC driver is a bit quiet; at least display Ethernet MAC, so user
279*4882a593Smuzhiyun 	 * knows whether they set it correctly on the DIP switches.
280*4882a593Smuzhiyun 	 */
281*4882a593Smuzhiyun 	pr_info("XTFPGA: Ethernet MAC %pM\n", ethoc_pdata.hwaddr);
282*4882a593Smuzhiyun 	ethoc_pdata.eth_clkfreq = *(long *)XTFPGA_CLKFRQ_VADDR;
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	return 0;
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun /*
288*4882a593Smuzhiyun  * Register to be done during do_initcalls().
289*4882a593Smuzhiyun  */
290*4882a593Smuzhiyun arch_initcall(xtavnet_init);
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun #endif /* CONFIG_USE_OF */
293