xref: /OK3568_Linux_fs/kernel/arch/xtensa/lib/pci-auto.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * arch/xtensa/lib/pci-auto.c
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * PCI autoconfiguration library
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright (C) 2001 - 2005 Tensilica Inc.
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * Chris Zankel <zankel@tensilica.com, cez@zankel.net>
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * Based on work from Matt Porter <mporter@mvista.com>
12*4882a593Smuzhiyun  */
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include <linux/kernel.h>
15*4882a593Smuzhiyun #include <linux/init.h>
16*4882a593Smuzhiyun #include <linux/pci.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include <asm/pci-bridge.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun /*
22*4882a593Smuzhiyun  *
23*4882a593Smuzhiyun  * Setting up a PCI
24*4882a593Smuzhiyun  *
25*4882a593Smuzhiyun  * pci_ctrl->first_busno = <first bus number (0)>
26*4882a593Smuzhiyun  * pci_ctrl->last_busno = <last bus number (0xff)>
27*4882a593Smuzhiyun  * pci_ctrl->ops = <PCI config operations>
28*4882a593Smuzhiyun  * pci_ctrl->map_irq = <function to return the interrupt number for a device>
29*4882a593Smuzhiyun  *
30*4882a593Smuzhiyun  * pci_ctrl->io_space.start = <IO space start address (PCI view)>
31*4882a593Smuzhiyun  * pci_ctrl->io_space.end = <IO space end address (PCI view)>
32*4882a593Smuzhiyun  * pci_ctrl->io_space.base = <IO space offset: address 0 from CPU space>
33*4882a593Smuzhiyun  * pci_ctrl->mem_space.start = <MEM space start address (PCI view)>
34*4882a593Smuzhiyun  * pci_ctrl->mem_space.end = <MEM space end address (PCI view)>
35*4882a593Smuzhiyun  * pci_ctrl->mem_space.base = <MEM space offset: address 0 from CPU space>
36*4882a593Smuzhiyun  *
37*4882a593Smuzhiyun  * pcibios_init_resource(&pci_ctrl->io_resource, <IO space start>,
38*4882a593Smuzhiyun  * 			 <IO space end>, IORESOURCE_IO, "PCI host bridge");
39*4882a593Smuzhiyun  * pcibios_init_resource(&pci_ctrl->mem_resources[0], <MEM space start>,
40*4882a593Smuzhiyun  * 			 <MEM space end>, IORESOURCE_MEM, "PCI host bridge");
41*4882a593Smuzhiyun  *
42*4882a593Smuzhiyun  * pci_ctrl->last_busno = pciauto_bus_scan(pci_ctrl,pci_ctrl->first_busno);
43*4882a593Smuzhiyun  *
44*4882a593Smuzhiyun  * int __init pciauto_bus_scan(struct pci_controller *pci_ctrl, int current_bus)
45*4882a593Smuzhiyun  *
46*4882a593Smuzhiyun  */
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun static int pciauto_upper_iospc;
49*4882a593Smuzhiyun static int pciauto_upper_memspc;
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun static struct pci_dev pciauto_dev;
52*4882a593Smuzhiyun static struct pci_bus pciauto_bus;
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun /*
55*4882a593Smuzhiyun  * Helper functions
56*4882a593Smuzhiyun  */
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun /* Initialize the bars of a PCI device.  */
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun static void __init
pciauto_setup_bars(struct pci_dev * dev,int bar_limit)61*4882a593Smuzhiyun pciauto_setup_bars(struct pci_dev *dev, int bar_limit)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun 	int bar_size;
64*4882a593Smuzhiyun 	int bar, bar_nr;
65*4882a593Smuzhiyun 	int *upper_limit;
66*4882a593Smuzhiyun 	int found_mem64 = 0;
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	for (bar = PCI_BASE_ADDRESS_0, bar_nr = 0;
69*4882a593Smuzhiyun 	     bar <= bar_limit;
70*4882a593Smuzhiyun 	     bar+=4, bar_nr++)
71*4882a593Smuzhiyun 	{
72*4882a593Smuzhiyun 		/* Tickle the BAR and get the size */
73*4882a593Smuzhiyun 		pci_write_config_dword(dev, bar, 0xffffffff);
74*4882a593Smuzhiyun 		pci_read_config_dword(dev, bar, &bar_size);
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 		/* If BAR is not implemented go to the next BAR */
77*4882a593Smuzhiyun 		if (!bar_size)
78*4882a593Smuzhiyun 			continue;
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 		/* Check the BAR type and set our address mask */
81*4882a593Smuzhiyun 		if (bar_size & PCI_BASE_ADDRESS_SPACE_IO)
82*4882a593Smuzhiyun 		{
83*4882a593Smuzhiyun 			bar_size &= PCI_BASE_ADDRESS_IO_MASK;
84*4882a593Smuzhiyun 			upper_limit = &pciauto_upper_iospc;
85*4882a593Smuzhiyun 			pr_debug("PCI Autoconfig: BAR %d, I/O, ", bar_nr);
86*4882a593Smuzhiyun 		}
87*4882a593Smuzhiyun 		else
88*4882a593Smuzhiyun 		{
89*4882a593Smuzhiyun 			if ((bar_size & PCI_BASE_ADDRESS_MEM_TYPE_MASK) ==
90*4882a593Smuzhiyun 			    PCI_BASE_ADDRESS_MEM_TYPE_64)
91*4882a593Smuzhiyun 				found_mem64 = 1;
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 			bar_size &= PCI_BASE_ADDRESS_MEM_MASK;
94*4882a593Smuzhiyun 			upper_limit = &pciauto_upper_memspc;
95*4882a593Smuzhiyun 			pr_debug("PCI Autoconfig: BAR %d, Mem, ", bar_nr);
96*4882a593Smuzhiyun 		}
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 		/* Allocate a base address (bar_size is negative!) */
99*4882a593Smuzhiyun 		*upper_limit = (*upper_limit + bar_size) & bar_size;
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 		/* Write it out and update our limit */
102*4882a593Smuzhiyun 		pci_write_config_dword(dev, bar, *upper_limit);
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 		/*
105*4882a593Smuzhiyun 		 * If we are a 64-bit decoder then increment to the
106*4882a593Smuzhiyun 		 * upper 32 bits of the bar and force it to locate
107*4882a593Smuzhiyun 		 * in the lower 4GB of memory.
108*4882a593Smuzhiyun 		 */
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 		if (found_mem64)
111*4882a593Smuzhiyun 			pci_write_config_dword(dev, (bar+=4), 0x00000000);
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 		pr_debug("size=0x%x, address=0x%x\n",
114*4882a593Smuzhiyun 			 ~bar_size + 1, *upper_limit);
115*4882a593Smuzhiyun 	}
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun /* Initialize the interrupt number. */
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun static void __init
pciauto_setup_irq(struct pci_controller * pci_ctrl,struct pci_dev * dev,int devfn)121*4882a593Smuzhiyun pciauto_setup_irq(struct pci_controller* pci_ctrl,struct pci_dev *dev,int devfn)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun 	u8 pin;
124*4882a593Smuzhiyun 	int irq = 0;
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	/* Fix illegal pin numbers. */
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	if (pin == 0 || pin > 4)
131*4882a593Smuzhiyun 		pin = 1;
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	if (pci_ctrl->map_irq)
134*4882a593Smuzhiyun 		irq = pci_ctrl->map_irq(dev, PCI_SLOT(devfn), pin);
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	if (irq == -1)
137*4882a593Smuzhiyun 		irq = 0;
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	pr_debug("PCI Autoconfig: Interrupt %d, pin %d\n", irq, pin);
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	pci_write_config_byte(dev, PCI_INTERRUPT_LINE, irq);
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun static void __init
pciauto_prescan_setup_bridge(struct pci_dev * dev,int current_bus,int sub_bus,int * iosave,int * memsave)146*4882a593Smuzhiyun pciauto_prescan_setup_bridge(struct pci_dev *dev, int current_bus,
147*4882a593Smuzhiyun 			     int sub_bus, int *iosave, int *memsave)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun 	/* Configure bus number registers */
150*4882a593Smuzhiyun 	pci_write_config_byte(dev, PCI_PRIMARY_BUS, current_bus);
151*4882a593Smuzhiyun 	pci_write_config_byte(dev, PCI_SECONDARY_BUS, sub_bus + 1);
152*4882a593Smuzhiyun 	pci_write_config_byte(dev, PCI_SUBORDINATE_BUS,	0xff);
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	/* Round memory allocator to 1MB boundary */
155*4882a593Smuzhiyun 	pciauto_upper_memspc &= ~(0x100000 - 1);
156*4882a593Smuzhiyun 	*memsave = pciauto_upper_memspc;
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	/* Round I/O allocator to 4KB boundary */
159*4882a593Smuzhiyun 	pciauto_upper_iospc &= ~(0x1000 - 1);
160*4882a593Smuzhiyun 	*iosave = pciauto_upper_iospc;
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	/* Set up memory and I/O filter limits, assume 32-bit I/O space */
163*4882a593Smuzhiyun 	pci_write_config_word(dev, PCI_MEMORY_LIMIT,
164*4882a593Smuzhiyun 			      ((pciauto_upper_memspc - 1) & 0xfff00000) >> 16);
165*4882a593Smuzhiyun 	pci_write_config_byte(dev, PCI_IO_LIMIT,
166*4882a593Smuzhiyun 			      ((pciauto_upper_iospc - 1) & 0x0000f000) >> 8);
167*4882a593Smuzhiyun 	pci_write_config_word(dev, PCI_IO_LIMIT_UPPER16,
168*4882a593Smuzhiyun 			      ((pciauto_upper_iospc - 1) & 0xffff0000) >> 16);
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun static void __init
pciauto_postscan_setup_bridge(struct pci_dev * dev,int current_bus,int sub_bus,int * iosave,int * memsave)172*4882a593Smuzhiyun pciauto_postscan_setup_bridge(struct pci_dev *dev, int current_bus, int sub_bus,
173*4882a593Smuzhiyun 			      int *iosave, int *memsave)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun 	int cmdstat;
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	/* Configure bus number registers */
178*4882a593Smuzhiyun 	pci_write_config_byte(dev, PCI_SUBORDINATE_BUS,	sub_bus);
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	/*
181*4882a593Smuzhiyun 	 * Round memory allocator to 1MB boundary.
182*4882a593Smuzhiyun 	 * If no space used, allocate minimum.
183*4882a593Smuzhiyun 	 */
184*4882a593Smuzhiyun 	pciauto_upper_memspc &= ~(0x100000 - 1);
185*4882a593Smuzhiyun 	if (*memsave == pciauto_upper_memspc)
186*4882a593Smuzhiyun 		pciauto_upper_memspc -= 0x00100000;
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	pci_write_config_word(dev, PCI_MEMORY_BASE, pciauto_upper_memspc >> 16);
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	/* Allocate 1MB for pre-fretch */
191*4882a593Smuzhiyun 	pci_write_config_word(dev, PCI_PREF_MEMORY_LIMIT,
192*4882a593Smuzhiyun 			      ((pciauto_upper_memspc - 1) & 0xfff00000) >> 16);
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	pciauto_upper_memspc -= 0x100000;
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	pci_write_config_word(dev, PCI_PREF_MEMORY_BASE,
197*4882a593Smuzhiyun 			      pciauto_upper_memspc >> 16);
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	/* Round I/O allocator to 4KB boundary */
200*4882a593Smuzhiyun 	pciauto_upper_iospc &= ~(0x1000 - 1);
201*4882a593Smuzhiyun 	if (*iosave == pciauto_upper_iospc)
202*4882a593Smuzhiyun 		pciauto_upper_iospc -= 0x1000;
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	pci_write_config_byte(dev, PCI_IO_BASE,
205*4882a593Smuzhiyun 			      (pciauto_upper_iospc & 0x0000f000) >> 8);
206*4882a593Smuzhiyun 	pci_write_config_word(dev, PCI_IO_BASE_UPPER16,
207*4882a593Smuzhiyun 			      pciauto_upper_iospc >> 16);
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	/* Enable memory and I/O accesses, enable bus master */
210*4882a593Smuzhiyun 	pci_read_config_dword(dev, PCI_COMMAND, &cmdstat);
211*4882a593Smuzhiyun 	pci_write_config_dword(dev, PCI_COMMAND,
212*4882a593Smuzhiyun 			       cmdstat |
213*4882a593Smuzhiyun 			       PCI_COMMAND_IO |
214*4882a593Smuzhiyun 			       PCI_COMMAND_MEMORY |
215*4882a593Smuzhiyun 			       PCI_COMMAND_MASTER);
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun /*
219*4882a593Smuzhiyun  * Scan the current PCI bus.
220*4882a593Smuzhiyun  */
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 
pciauto_bus_scan(struct pci_controller * pci_ctrl,int current_bus)223*4882a593Smuzhiyun int __init pciauto_bus_scan(struct pci_controller *pci_ctrl, int current_bus)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun 	int sub_bus, pci_devfn, pci_class, cmdstat, found_multi=0;
226*4882a593Smuzhiyun 	unsigned short vid;
227*4882a593Smuzhiyun 	unsigned char header_type;
228*4882a593Smuzhiyun 	struct pci_dev *dev = &pciauto_dev;
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	pciauto_dev.bus = &pciauto_bus;
231*4882a593Smuzhiyun 	pciauto_dev.sysdata = pci_ctrl;
232*4882a593Smuzhiyun 	pciauto_bus.ops = pci_ctrl->ops;
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	/*
235*4882a593Smuzhiyun 	 * Fetch our I/O and memory space upper boundaries used
236*4882a593Smuzhiyun 	 * to allocated base addresses on this pci_controller.
237*4882a593Smuzhiyun 	 */
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	if (current_bus == pci_ctrl->first_busno)
240*4882a593Smuzhiyun 	{
241*4882a593Smuzhiyun 		pciauto_upper_iospc = pci_ctrl->io_resource.end + 1;
242*4882a593Smuzhiyun 		pciauto_upper_memspc = pci_ctrl->mem_resources[0].end + 1;
243*4882a593Smuzhiyun 	}
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	sub_bus = current_bus;
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	for (pci_devfn = 0; pci_devfn < 0xff; pci_devfn++)
248*4882a593Smuzhiyun 	{
249*4882a593Smuzhiyun 		/* Skip our host bridge */
250*4882a593Smuzhiyun 		if ((current_bus == pci_ctrl->first_busno) && (pci_devfn == 0))
251*4882a593Smuzhiyun 			continue;
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 		if (PCI_FUNC(pci_devfn) && !found_multi)
254*4882a593Smuzhiyun 			continue;
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 		pciauto_bus.number = current_bus;
257*4882a593Smuzhiyun 		pciauto_dev.devfn = pci_devfn;
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 		/* If config space read fails from this device, move on */
260*4882a593Smuzhiyun 		if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &header_type))
261*4882a593Smuzhiyun 			continue;
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 		if (!PCI_FUNC(pci_devfn))
264*4882a593Smuzhiyun 			found_multi = header_type & 0x80;
265*4882a593Smuzhiyun 		pci_read_config_word(dev, PCI_VENDOR_ID, &vid);
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 		if (vid == 0xffff || vid == 0x0000) {
268*4882a593Smuzhiyun 			found_multi = 0;
269*4882a593Smuzhiyun 			continue;
270*4882a593Smuzhiyun 		}
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 		pci_read_config_dword(dev, PCI_CLASS_REVISION, &pci_class);
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 		if ((pci_class >> 16) == PCI_CLASS_BRIDGE_PCI) {
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 			int iosave, memsave;
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 			pr_debug("PCI Autoconfig: Found P2P bridge, device %d\n",
279*4882a593Smuzhiyun 				 PCI_SLOT(pci_devfn));
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 			/* Allocate PCI I/O and/or memory space */
282*4882a593Smuzhiyun 			pciauto_setup_bars(dev, PCI_BASE_ADDRESS_1);
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 			pciauto_prescan_setup_bridge(dev, current_bus, sub_bus,
285*4882a593Smuzhiyun 					&iosave, &memsave);
286*4882a593Smuzhiyun 			sub_bus = pciauto_bus_scan(pci_ctrl, sub_bus+1);
287*4882a593Smuzhiyun 			pciauto_postscan_setup_bridge(dev, current_bus, sub_bus,
288*4882a593Smuzhiyun 					&iosave, &memsave);
289*4882a593Smuzhiyun 			pciauto_bus.number = current_bus;
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 			continue;
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 		}
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 		/*
296*4882a593Smuzhiyun 		 * Found a peripheral, enable some standard
297*4882a593Smuzhiyun 		 * settings
298*4882a593Smuzhiyun 		 */
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 		pci_read_config_dword(dev, PCI_COMMAND,	&cmdstat);
301*4882a593Smuzhiyun 		pci_write_config_dword(dev, PCI_COMMAND,
302*4882a593Smuzhiyun 				cmdstat |
303*4882a593Smuzhiyun 					PCI_COMMAND_IO |
304*4882a593Smuzhiyun 					PCI_COMMAND_MEMORY |
305*4882a593Smuzhiyun 					PCI_COMMAND_MASTER);
306*4882a593Smuzhiyun 		pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x80);
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 		/* Allocate PCI I/O and/or memory space */
309*4882a593Smuzhiyun 		pr_debug("PCI Autoconfig: Found Bus %d, Device %d, Function %d\n",
310*4882a593Smuzhiyun 			 current_bus, PCI_SLOT(pci_devfn), PCI_FUNC(pci_devfn));
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 		pciauto_setup_bars(dev, PCI_BASE_ADDRESS_5);
313*4882a593Smuzhiyun 		pciauto_setup_irq(pci_ctrl, dev, pci_devfn);
314*4882a593Smuzhiyun 	}
315*4882a593Smuzhiyun 	return sub_bus;
316*4882a593Smuzhiyun }
317