1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Core of Xen paravirt_ops implementation.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * This file contains the xen_paravirt_ops structure itself, and the
6*4882a593Smuzhiyun * implementations for:
7*4882a593Smuzhiyun * - privileged instructions
8*4882a593Smuzhiyun * - interrupt flags
9*4882a593Smuzhiyun * - segment operations
10*4882a593Smuzhiyun * - booting and setup
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * Jeremy Fitzhardinge <jeremy@xensource.com>, XenSource Inc, 2007
13*4882a593Smuzhiyun */
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include <linux/cpu.h>
16*4882a593Smuzhiyun #include <linux/kernel.h>
17*4882a593Smuzhiyun #include <linux/init.h>
18*4882a593Smuzhiyun #include <linux/smp.h>
19*4882a593Smuzhiyun #include <linux/preempt.h>
20*4882a593Smuzhiyun #include <linux/hardirq.h>
21*4882a593Smuzhiyun #include <linux/percpu.h>
22*4882a593Smuzhiyun #include <linux/delay.h>
23*4882a593Smuzhiyun #include <linux/start_kernel.h>
24*4882a593Smuzhiyun #include <linux/sched.h>
25*4882a593Smuzhiyun #include <linux/kprobes.h>
26*4882a593Smuzhiyun #include <linux/memblock.h>
27*4882a593Smuzhiyun #include <linux/export.h>
28*4882a593Smuzhiyun #include <linux/mm.h>
29*4882a593Smuzhiyun #include <linux/page-flags.h>
30*4882a593Smuzhiyun #include <linux/highmem.h>
31*4882a593Smuzhiyun #include <linux/console.h>
32*4882a593Smuzhiyun #include <linux/pci.h>
33*4882a593Smuzhiyun #include <linux/gfp.h>
34*4882a593Smuzhiyun #include <linux/edd.h>
35*4882a593Smuzhiyun #include <linux/objtool.h>
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #include <xen/xen.h>
38*4882a593Smuzhiyun #include <xen/events.h>
39*4882a593Smuzhiyun #include <xen/interface/xen.h>
40*4882a593Smuzhiyun #include <xen/interface/version.h>
41*4882a593Smuzhiyun #include <xen/interface/physdev.h>
42*4882a593Smuzhiyun #include <xen/interface/vcpu.h>
43*4882a593Smuzhiyun #include <xen/interface/memory.h>
44*4882a593Smuzhiyun #include <xen/interface/nmi.h>
45*4882a593Smuzhiyun #include <xen/interface/xen-mca.h>
46*4882a593Smuzhiyun #include <xen/features.h>
47*4882a593Smuzhiyun #include <xen/page.h>
48*4882a593Smuzhiyun #include <xen/hvc-console.h>
49*4882a593Smuzhiyun #include <xen/acpi.h>
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun #include <asm/paravirt.h>
52*4882a593Smuzhiyun #include <asm/apic.h>
53*4882a593Smuzhiyun #include <asm/page.h>
54*4882a593Smuzhiyun #include <asm/xen/pci.h>
55*4882a593Smuzhiyun #include <asm/xen/hypercall.h>
56*4882a593Smuzhiyun #include <asm/xen/hypervisor.h>
57*4882a593Smuzhiyun #include <asm/xen/cpuid.h>
58*4882a593Smuzhiyun #include <asm/fixmap.h>
59*4882a593Smuzhiyun #include <asm/processor.h>
60*4882a593Smuzhiyun #include <asm/proto.h>
61*4882a593Smuzhiyun #include <asm/msr-index.h>
62*4882a593Smuzhiyun #include <asm/traps.h>
63*4882a593Smuzhiyun #include <asm/setup.h>
64*4882a593Smuzhiyun #include <asm/desc.h>
65*4882a593Smuzhiyun #include <asm/pgalloc.h>
66*4882a593Smuzhiyun #include <asm/tlbflush.h>
67*4882a593Smuzhiyun #include <asm/reboot.h>
68*4882a593Smuzhiyun #include <asm/stackprotector.h>
69*4882a593Smuzhiyun #include <asm/hypervisor.h>
70*4882a593Smuzhiyun #include <asm/mach_traps.h>
71*4882a593Smuzhiyun #include <asm/mwait.h>
72*4882a593Smuzhiyun #include <asm/pci_x86.h>
73*4882a593Smuzhiyun #include <asm/cpu.h>
74*4882a593Smuzhiyun #ifdef CONFIG_X86_IOPL_IOPERM
75*4882a593Smuzhiyun #include <asm/io_bitmap.h>
76*4882a593Smuzhiyun #endif
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun #ifdef CONFIG_ACPI
79*4882a593Smuzhiyun #include <linux/acpi.h>
80*4882a593Smuzhiyun #include <asm/acpi.h>
81*4882a593Smuzhiyun #include <acpi/pdc_intel.h>
82*4882a593Smuzhiyun #include <acpi/processor.h>
83*4882a593Smuzhiyun #include <xen/interface/platform.h>
84*4882a593Smuzhiyun #endif
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun #include "xen-ops.h"
87*4882a593Smuzhiyun #include "mmu.h"
88*4882a593Smuzhiyun #include "smp.h"
89*4882a593Smuzhiyun #include "multicalls.h"
90*4882a593Smuzhiyun #include "pmu.h"
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun #include "../kernel/cpu/cpu.h" /* get_cpu_cap() */
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun void *xen_initial_gdt;
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun static int xen_cpu_up_prepare_pv(unsigned int cpu);
97*4882a593Smuzhiyun static int xen_cpu_dead_pv(unsigned int cpu);
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun struct tls_descs {
100*4882a593Smuzhiyun struct desc_struct desc[3];
101*4882a593Smuzhiyun };
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun /*
104*4882a593Smuzhiyun * Updating the 3 TLS descriptors in the GDT on every task switch is
105*4882a593Smuzhiyun * surprisingly expensive so we avoid updating them if they haven't
106*4882a593Smuzhiyun * changed. Since Xen writes different descriptors than the one
107*4882a593Smuzhiyun * passed in the update_descriptor hypercall we keep shadow copies to
108*4882a593Smuzhiyun * compare against.
109*4882a593Smuzhiyun */
110*4882a593Smuzhiyun static DEFINE_PER_CPU(struct tls_descs, shadow_tls_desc);
111*4882a593Smuzhiyun
xen_banner(void)112*4882a593Smuzhiyun static void __init xen_banner(void)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun unsigned version = HYPERVISOR_xen_version(XENVER_version, NULL);
115*4882a593Smuzhiyun struct xen_extraversion extra;
116*4882a593Smuzhiyun HYPERVISOR_xen_version(XENVER_extraversion, &extra);
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun pr_info("Booting paravirtualized kernel on %s\n", pv_info.name);
119*4882a593Smuzhiyun printk(KERN_INFO "Xen version: %d.%d%s%s\n",
120*4882a593Smuzhiyun version >> 16, version & 0xffff, extra.extraversion,
121*4882a593Smuzhiyun xen_feature(XENFEAT_mmu_pt_update_preserve_ad) ? " (preserve-AD)" : "");
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun
xen_pv_init_platform(void)124*4882a593Smuzhiyun static void __init xen_pv_init_platform(void)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun populate_extra_pte(fix_to_virt(FIX_PARAVIRT_BOOTMAP));
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun set_fixmap(FIX_PARAVIRT_BOOTMAP, xen_start_info->shared_info);
129*4882a593Smuzhiyun HYPERVISOR_shared_info = (void *)fix_to_virt(FIX_PARAVIRT_BOOTMAP);
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun /* xen clock uses per-cpu vcpu_info, need to init it for boot cpu */
132*4882a593Smuzhiyun xen_vcpu_info_reset(0);
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun /* pvclock is in shared info area */
135*4882a593Smuzhiyun xen_init_time_ops();
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun
xen_pv_guest_late_init(void)138*4882a593Smuzhiyun static void __init xen_pv_guest_late_init(void)
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun #ifndef CONFIG_SMP
141*4882a593Smuzhiyun /* Setup shared vcpu info for non-smp configurations */
142*4882a593Smuzhiyun xen_setup_vcpu_info_placement();
143*4882a593Smuzhiyun #endif
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun /* Check if running on Xen version (major, minor) or later */
147*4882a593Smuzhiyun bool
xen_running_on_version_or_later(unsigned int major,unsigned int minor)148*4882a593Smuzhiyun xen_running_on_version_or_later(unsigned int major, unsigned int minor)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun unsigned int version;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun if (!xen_domain())
153*4882a593Smuzhiyun return false;
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun version = HYPERVISOR_xen_version(XENVER_version, NULL);
156*4882a593Smuzhiyun if ((((version >> 16) == major) && ((version & 0xffff) >= minor)) ||
157*4882a593Smuzhiyun ((version >> 16) > major))
158*4882a593Smuzhiyun return true;
159*4882a593Smuzhiyun return false;
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun static __read_mostly unsigned int cpuid_leaf5_ecx_val;
163*4882a593Smuzhiyun static __read_mostly unsigned int cpuid_leaf5_edx_val;
164*4882a593Smuzhiyun
xen_cpuid(unsigned int * ax,unsigned int * bx,unsigned int * cx,unsigned int * dx)165*4882a593Smuzhiyun static void xen_cpuid(unsigned int *ax, unsigned int *bx,
166*4882a593Smuzhiyun unsigned int *cx, unsigned int *dx)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun unsigned maskebx = ~0;
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun /*
171*4882a593Smuzhiyun * Mask out inconvenient features, to try and disable as many
172*4882a593Smuzhiyun * unsupported kernel subsystems as possible.
173*4882a593Smuzhiyun */
174*4882a593Smuzhiyun switch (*ax) {
175*4882a593Smuzhiyun case CPUID_MWAIT_LEAF:
176*4882a593Smuzhiyun /* Synthesize the values.. */
177*4882a593Smuzhiyun *ax = 0;
178*4882a593Smuzhiyun *bx = 0;
179*4882a593Smuzhiyun *cx = cpuid_leaf5_ecx_val;
180*4882a593Smuzhiyun *dx = cpuid_leaf5_edx_val;
181*4882a593Smuzhiyun return;
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun case 0xb:
184*4882a593Smuzhiyun /* Suppress extended topology stuff */
185*4882a593Smuzhiyun maskebx = 0;
186*4882a593Smuzhiyun break;
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun asm(XEN_EMULATE_PREFIX "cpuid"
190*4882a593Smuzhiyun : "=a" (*ax),
191*4882a593Smuzhiyun "=b" (*bx),
192*4882a593Smuzhiyun "=c" (*cx),
193*4882a593Smuzhiyun "=d" (*dx)
194*4882a593Smuzhiyun : "0" (*ax), "2" (*cx));
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun *bx &= maskebx;
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun STACK_FRAME_NON_STANDARD(xen_cpuid); /* XEN_EMULATE_PREFIX */
199*4882a593Smuzhiyun
xen_check_mwait(void)200*4882a593Smuzhiyun static bool __init xen_check_mwait(void)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun #ifdef CONFIG_ACPI
203*4882a593Smuzhiyun struct xen_platform_op op = {
204*4882a593Smuzhiyun .cmd = XENPF_set_processor_pminfo,
205*4882a593Smuzhiyun .u.set_pminfo.id = -1,
206*4882a593Smuzhiyun .u.set_pminfo.type = XEN_PM_PDC,
207*4882a593Smuzhiyun };
208*4882a593Smuzhiyun uint32_t buf[3];
209*4882a593Smuzhiyun unsigned int ax, bx, cx, dx;
210*4882a593Smuzhiyun unsigned int mwait_mask;
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun /* We need to determine whether it is OK to expose the MWAIT
213*4882a593Smuzhiyun * capability to the kernel to harvest deeper than C3 states from ACPI
214*4882a593Smuzhiyun * _CST using the processor_harvest_xen.c module. For this to work, we
215*4882a593Smuzhiyun * need to gather the MWAIT_LEAF values (which the cstate.c code
216*4882a593Smuzhiyun * checks against). The hypervisor won't expose the MWAIT flag because
217*4882a593Smuzhiyun * it would break backwards compatibility; so we will find out directly
218*4882a593Smuzhiyun * from the hardware and hypercall.
219*4882a593Smuzhiyun */
220*4882a593Smuzhiyun if (!xen_initial_domain())
221*4882a593Smuzhiyun return false;
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun /*
224*4882a593Smuzhiyun * When running under platform earlier than Xen4.2, do not expose
225*4882a593Smuzhiyun * mwait, to avoid the risk of loading native acpi pad driver
226*4882a593Smuzhiyun */
227*4882a593Smuzhiyun if (!xen_running_on_version_or_later(4, 2))
228*4882a593Smuzhiyun return false;
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun ax = 1;
231*4882a593Smuzhiyun cx = 0;
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun native_cpuid(&ax, &bx, &cx, &dx);
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun mwait_mask = (1 << (X86_FEATURE_EST % 32)) |
236*4882a593Smuzhiyun (1 << (X86_FEATURE_MWAIT % 32));
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun if ((cx & mwait_mask) != mwait_mask)
239*4882a593Smuzhiyun return false;
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun /* We need to emulate the MWAIT_LEAF and for that we need both
242*4882a593Smuzhiyun * ecx and edx. The hypercall provides only partial information.
243*4882a593Smuzhiyun */
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun ax = CPUID_MWAIT_LEAF;
246*4882a593Smuzhiyun bx = 0;
247*4882a593Smuzhiyun cx = 0;
248*4882a593Smuzhiyun dx = 0;
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun native_cpuid(&ax, &bx, &cx, &dx);
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun /* Ask the Hypervisor whether to clear ACPI_PDC_C_C2C3_FFH. If so,
253*4882a593Smuzhiyun * don't expose MWAIT_LEAF and let ACPI pick the IOPORT version of C3.
254*4882a593Smuzhiyun */
255*4882a593Smuzhiyun buf[0] = ACPI_PDC_REVISION_ID;
256*4882a593Smuzhiyun buf[1] = 1;
257*4882a593Smuzhiyun buf[2] = (ACPI_PDC_C_CAPABILITY_SMP | ACPI_PDC_EST_CAPABILITY_SWSMP);
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun set_xen_guest_handle(op.u.set_pminfo.pdc, buf);
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun if ((HYPERVISOR_platform_op(&op) == 0) &&
262*4882a593Smuzhiyun (buf[2] & (ACPI_PDC_C_C1_FFH | ACPI_PDC_C_C2C3_FFH))) {
263*4882a593Smuzhiyun cpuid_leaf5_ecx_val = cx;
264*4882a593Smuzhiyun cpuid_leaf5_edx_val = dx;
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun return true;
267*4882a593Smuzhiyun #else
268*4882a593Smuzhiyun return false;
269*4882a593Smuzhiyun #endif
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun
xen_check_xsave(void)272*4882a593Smuzhiyun static bool __init xen_check_xsave(void)
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun unsigned int cx, xsave_mask;
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun cx = cpuid_ecx(1);
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun xsave_mask = (1 << (X86_FEATURE_XSAVE % 32)) |
279*4882a593Smuzhiyun (1 << (X86_FEATURE_OSXSAVE % 32));
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun /* Xen will set CR4.OSXSAVE if supported and not disabled by force */
282*4882a593Smuzhiyun return (cx & xsave_mask) == xsave_mask;
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun
xen_init_capabilities(void)285*4882a593Smuzhiyun static void __init xen_init_capabilities(void)
286*4882a593Smuzhiyun {
287*4882a593Smuzhiyun setup_force_cpu_cap(X86_FEATURE_XENPV);
288*4882a593Smuzhiyun setup_clear_cpu_cap(X86_FEATURE_DCA);
289*4882a593Smuzhiyun setup_clear_cpu_cap(X86_FEATURE_APERFMPERF);
290*4882a593Smuzhiyun setup_clear_cpu_cap(X86_FEATURE_MTRR);
291*4882a593Smuzhiyun setup_clear_cpu_cap(X86_FEATURE_ACC);
292*4882a593Smuzhiyun setup_clear_cpu_cap(X86_FEATURE_X2APIC);
293*4882a593Smuzhiyun setup_clear_cpu_cap(X86_FEATURE_SME);
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun /*
296*4882a593Smuzhiyun * Xen PV would need some work to support PCID: CR3 handling as well
297*4882a593Smuzhiyun * as xen_flush_tlb_others() would need updating.
298*4882a593Smuzhiyun */
299*4882a593Smuzhiyun setup_clear_cpu_cap(X86_FEATURE_PCID);
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun if (!xen_initial_domain())
302*4882a593Smuzhiyun setup_clear_cpu_cap(X86_FEATURE_ACPI);
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun if (xen_check_mwait())
305*4882a593Smuzhiyun setup_force_cpu_cap(X86_FEATURE_MWAIT);
306*4882a593Smuzhiyun else
307*4882a593Smuzhiyun setup_clear_cpu_cap(X86_FEATURE_MWAIT);
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun if (!xen_check_xsave()) {
310*4882a593Smuzhiyun setup_clear_cpu_cap(X86_FEATURE_XSAVE);
311*4882a593Smuzhiyun setup_clear_cpu_cap(X86_FEATURE_OSXSAVE);
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun
xen_set_debugreg(int reg,unsigned long val)315*4882a593Smuzhiyun static void xen_set_debugreg(int reg, unsigned long val)
316*4882a593Smuzhiyun {
317*4882a593Smuzhiyun HYPERVISOR_set_debugreg(reg, val);
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun
xen_get_debugreg(int reg)320*4882a593Smuzhiyun static unsigned long xen_get_debugreg(int reg)
321*4882a593Smuzhiyun {
322*4882a593Smuzhiyun return HYPERVISOR_get_debugreg(reg);
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun
xen_end_context_switch(struct task_struct * next)325*4882a593Smuzhiyun static void xen_end_context_switch(struct task_struct *next)
326*4882a593Smuzhiyun {
327*4882a593Smuzhiyun xen_mc_flush();
328*4882a593Smuzhiyun paravirt_end_context_switch(next);
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun
xen_store_tr(void)331*4882a593Smuzhiyun static unsigned long xen_store_tr(void)
332*4882a593Smuzhiyun {
333*4882a593Smuzhiyun return 0;
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun /*
337*4882a593Smuzhiyun * Set the page permissions for a particular virtual address. If the
338*4882a593Smuzhiyun * address is a vmalloc mapping (or other non-linear mapping), then
339*4882a593Smuzhiyun * find the linear mapping of the page and also set its protections to
340*4882a593Smuzhiyun * match.
341*4882a593Smuzhiyun */
set_aliased_prot(void * v,pgprot_t prot)342*4882a593Smuzhiyun static void set_aliased_prot(void *v, pgprot_t prot)
343*4882a593Smuzhiyun {
344*4882a593Smuzhiyun int level;
345*4882a593Smuzhiyun pte_t *ptep;
346*4882a593Smuzhiyun pte_t pte;
347*4882a593Smuzhiyun unsigned long pfn;
348*4882a593Smuzhiyun unsigned char dummy;
349*4882a593Smuzhiyun void *va;
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun ptep = lookup_address((unsigned long)v, &level);
352*4882a593Smuzhiyun BUG_ON(ptep == NULL);
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun pfn = pte_pfn(*ptep);
355*4882a593Smuzhiyun pte = pfn_pte(pfn, prot);
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun /*
358*4882a593Smuzhiyun * Careful: update_va_mapping() will fail if the virtual address
359*4882a593Smuzhiyun * we're poking isn't populated in the page tables. We don't
360*4882a593Smuzhiyun * need to worry about the direct map (that's always in the page
361*4882a593Smuzhiyun * tables), but we need to be careful about vmap space. In
362*4882a593Smuzhiyun * particular, the top level page table can lazily propagate
363*4882a593Smuzhiyun * entries between processes, so if we've switched mms since we
364*4882a593Smuzhiyun * vmapped the target in the first place, we might not have the
365*4882a593Smuzhiyun * top-level page table entry populated.
366*4882a593Smuzhiyun *
367*4882a593Smuzhiyun * We disable preemption because we want the same mm active when
368*4882a593Smuzhiyun * we probe the target and when we issue the hypercall. We'll
369*4882a593Smuzhiyun * have the same nominal mm, but if we're a kernel thread, lazy
370*4882a593Smuzhiyun * mm dropping could change our pgd.
371*4882a593Smuzhiyun *
372*4882a593Smuzhiyun * Out of an abundance of caution, this uses __get_user() to fault
373*4882a593Smuzhiyun * in the target address just in case there's some obscure case
374*4882a593Smuzhiyun * in which the target address isn't readable.
375*4882a593Smuzhiyun */
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun preempt_disable();
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun copy_from_kernel_nofault(&dummy, v, 1);
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun if (HYPERVISOR_update_va_mapping((unsigned long)v, pte, 0))
382*4882a593Smuzhiyun BUG();
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun va = __va(PFN_PHYS(pfn));
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun if (va != v && HYPERVISOR_update_va_mapping((unsigned long)va, pte, 0))
387*4882a593Smuzhiyun BUG();
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun preempt_enable();
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun
xen_alloc_ldt(struct desc_struct * ldt,unsigned entries)392*4882a593Smuzhiyun static void xen_alloc_ldt(struct desc_struct *ldt, unsigned entries)
393*4882a593Smuzhiyun {
394*4882a593Smuzhiyun const unsigned entries_per_page = PAGE_SIZE / LDT_ENTRY_SIZE;
395*4882a593Smuzhiyun int i;
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun /*
398*4882a593Smuzhiyun * We need to mark the all aliases of the LDT pages RO. We
399*4882a593Smuzhiyun * don't need to call vm_flush_aliases(), though, since that's
400*4882a593Smuzhiyun * only responsible for flushing aliases out the TLBs, not the
401*4882a593Smuzhiyun * page tables, and Xen will flush the TLB for us if needed.
402*4882a593Smuzhiyun *
403*4882a593Smuzhiyun * To avoid confusing future readers: none of this is necessary
404*4882a593Smuzhiyun * to load the LDT. The hypervisor only checks this when the
405*4882a593Smuzhiyun * LDT is faulted in due to subsequent descriptor access.
406*4882a593Smuzhiyun */
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun for (i = 0; i < entries; i += entries_per_page)
409*4882a593Smuzhiyun set_aliased_prot(ldt + i, PAGE_KERNEL_RO);
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun
xen_free_ldt(struct desc_struct * ldt,unsigned entries)412*4882a593Smuzhiyun static void xen_free_ldt(struct desc_struct *ldt, unsigned entries)
413*4882a593Smuzhiyun {
414*4882a593Smuzhiyun const unsigned entries_per_page = PAGE_SIZE / LDT_ENTRY_SIZE;
415*4882a593Smuzhiyun int i;
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun for (i = 0; i < entries; i += entries_per_page)
418*4882a593Smuzhiyun set_aliased_prot(ldt + i, PAGE_KERNEL);
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun
xen_set_ldt(const void * addr,unsigned entries)421*4882a593Smuzhiyun static void xen_set_ldt(const void *addr, unsigned entries)
422*4882a593Smuzhiyun {
423*4882a593Smuzhiyun struct mmuext_op *op;
424*4882a593Smuzhiyun struct multicall_space mcs = xen_mc_entry(sizeof(*op));
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun trace_xen_cpu_set_ldt(addr, entries);
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun op = mcs.args;
429*4882a593Smuzhiyun op->cmd = MMUEXT_SET_LDT;
430*4882a593Smuzhiyun op->arg1.linear_addr = (unsigned long)addr;
431*4882a593Smuzhiyun op->arg2.nr_ents = entries;
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun MULTI_mmuext_op(mcs.mc, op, 1, NULL, DOMID_SELF);
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun xen_mc_issue(PARAVIRT_LAZY_CPU);
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun
xen_load_gdt(const struct desc_ptr * dtr)438*4882a593Smuzhiyun static void xen_load_gdt(const struct desc_ptr *dtr)
439*4882a593Smuzhiyun {
440*4882a593Smuzhiyun unsigned long va = dtr->address;
441*4882a593Smuzhiyun unsigned int size = dtr->size + 1;
442*4882a593Smuzhiyun unsigned long pfn, mfn;
443*4882a593Smuzhiyun int level;
444*4882a593Smuzhiyun pte_t *ptep;
445*4882a593Smuzhiyun void *virt;
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun /* @size should be at most GDT_SIZE which is smaller than PAGE_SIZE. */
448*4882a593Smuzhiyun BUG_ON(size > PAGE_SIZE);
449*4882a593Smuzhiyun BUG_ON(va & ~PAGE_MASK);
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun /*
452*4882a593Smuzhiyun * The GDT is per-cpu and is in the percpu data area.
453*4882a593Smuzhiyun * That can be virtually mapped, so we need to do a
454*4882a593Smuzhiyun * page-walk to get the underlying MFN for the
455*4882a593Smuzhiyun * hypercall. The page can also be in the kernel's
456*4882a593Smuzhiyun * linear range, so we need to RO that mapping too.
457*4882a593Smuzhiyun */
458*4882a593Smuzhiyun ptep = lookup_address(va, &level);
459*4882a593Smuzhiyun BUG_ON(ptep == NULL);
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun pfn = pte_pfn(*ptep);
462*4882a593Smuzhiyun mfn = pfn_to_mfn(pfn);
463*4882a593Smuzhiyun virt = __va(PFN_PHYS(pfn));
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun make_lowmem_page_readonly((void *)va);
466*4882a593Smuzhiyun make_lowmem_page_readonly(virt);
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun if (HYPERVISOR_set_gdt(&mfn, size / sizeof(struct desc_struct)))
469*4882a593Smuzhiyun BUG();
470*4882a593Smuzhiyun }
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun /*
473*4882a593Smuzhiyun * load_gdt for early boot, when the gdt is only mapped once
474*4882a593Smuzhiyun */
xen_load_gdt_boot(const struct desc_ptr * dtr)475*4882a593Smuzhiyun static void __init xen_load_gdt_boot(const struct desc_ptr *dtr)
476*4882a593Smuzhiyun {
477*4882a593Smuzhiyun unsigned long va = dtr->address;
478*4882a593Smuzhiyun unsigned int size = dtr->size + 1;
479*4882a593Smuzhiyun unsigned long pfn, mfn;
480*4882a593Smuzhiyun pte_t pte;
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun /* @size should be at most GDT_SIZE which is smaller than PAGE_SIZE. */
483*4882a593Smuzhiyun BUG_ON(size > PAGE_SIZE);
484*4882a593Smuzhiyun BUG_ON(va & ~PAGE_MASK);
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun pfn = virt_to_pfn(va);
487*4882a593Smuzhiyun mfn = pfn_to_mfn(pfn);
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun pte = pfn_pte(pfn, PAGE_KERNEL_RO);
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun if (HYPERVISOR_update_va_mapping((unsigned long)va, pte, 0))
492*4882a593Smuzhiyun BUG();
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun if (HYPERVISOR_set_gdt(&mfn, size / sizeof(struct desc_struct)))
495*4882a593Smuzhiyun BUG();
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun
desc_equal(const struct desc_struct * d1,const struct desc_struct * d2)498*4882a593Smuzhiyun static inline bool desc_equal(const struct desc_struct *d1,
499*4882a593Smuzhiyun const struct desc_struct *d2)
500*4882a593Smuzhiyun {
501*4882a593Smuzhiyun return !memcmp(d1, d2, sizeof(*d1));
502*4882a593Smuzhiyun }
503*4882a593Smuzhiyun
load_TLS_descriptor(struct thread_struct * t,unsigned int cpu,unsigned int i)504*4882a593Smuzhiyun static void load_TLS_descriptor(struct thread_struct *t,
505*4882a593Smuzhiyun unsigned int cpu, unsigned int i)
506*4882a593Smuzhiyun {
507*4882a593Smuzhiyun struct desc_struct *shadow = &per_cpu(shadow_tls_desc, cpu).desc[i];
508*4882a593Smuzhiyun struct desc_struct *gdt;
509*4882a593Smuzhiyun xmaddr_t maddr;
510*4882a593Smuzhiyun struct multicall_space mc;
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun if (desc_equal(shadow, &t->tls_array[i]))
513*4882a593Smuzhiyun return;
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun *shadow = t->tls_array[i];
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun gdt = get_cpu_gdt_rw(cpu);
518*4882a593Smuzhiyun maddr = arbitrary_virt_to_machine(&gdt[GDT_ENTRY_TLS_MIN+i]);
519*4882a593Smuzhiyun mc = __xen_mc_entry(0);
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun MULTI_update_descriptor(mc.mc, maddr.maddr, t->tls_array[i]);
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun
xen_load_tls(struct thread_struct * t,unsigned int cpu)524*4882a593Smuzhiyun static void xen_load_tls(struct thread_struct *t, unsigned int cpu)
525*4882a593Smuzhiyun {
526*4882a593Smuzhiyun /*
527*4882a593Smuzhiyun * In lazy mode we need to zero %fs, otherwise we may get an
528*4882a593Smuzhiyun * exception between the new %fs descriptor being loaded and
529*4882a593Smuzhiyun * %fs being effectively cleared at __switch_to().
530*4882a593Smuzhiyun */
531*4882a593Smuzhiyun if (paravirt_get_lazy_mode() == PARAVIRT_LAZY_CPU)
532*4882a593Smuzhiyun loadsegment(fs, 0);
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun xen_mc_batch();
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun load_TLS_descriptor(t, cpu, 0);
537*4882a593Smuzhiyun load_TLS_descriptor(t, cpu, 1);
538*4882a593Smuzhiyun load_TLS_descriptor(t, cpu, 2);
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun xen_mc_issue(PARAVIRT_LAZY_CPU);
541*4882a593Smuzhiyun }
542*4882a593Smuzhiyun
xen_load_gs_index(unsigned int idx)543*4882a593Smuzhiyun static void xen_load_gs_index(unsigned int idx)
544*4882a593Smuzhiyun {
545*4882a593Smuzhiyun if (HYPERVISOR_set_segment_base(SEGBASE_GS_USER_SEL, idx))
546*4882a593Smuzhiyun BUG();
547*4882a593Smuzhiyun }
548*4882a593Smuzhiyun
xen_write_ldt_entry(struct desc_struct * dt,int entrynum,const void * ptr)549*4882a593Smuzhiyun static void xen_write_ldt_entry(struct desc_struct *dt, int entrynum,
550*4882a593Smuzhiyun const void *ptr)
551*4882a593Smuzhiyun {
552*4882a593Smuzhiyun xmaddr_t mach_lp = arbitrary_virt_to_machine(&dt[entrynum]);
553*4882a593Smuzhiyun u64 entry = *(u64 *)ptr;
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun trace_xen_cpu_write_ldt_entry(dt, entrynum, entry);
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun preempt_disable();
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun xen_mc_flush();
560*4882a593Smuzhiyun if (HYPERVISOR_update_descriptor(mach_lp.maddr, entry))
561*4882a593Smuzhiyun BUG();
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun preempt_enable();
564*4882a593Smuzhiyun }
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun void noist_exc_debug(struct pt_regs *regs);
567*4882a593Smuzhiyun
DEFINE_IDTENTRY_RAW(xenpv_exc_nmi)568*4882a593Smuzhiyun DEFINE_IDTENTRY_RAW(xenpv_exc_nmi)
569*4882a593Smuzhiyun {
570*4882a593Smuzhiyun /* On Xen PV, NMI doesn't use IST. The C part is the sane as native. */
571*4882a593Smuzhiyun exc_nmi(regs);
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun
DEFINE_IDTENTRY_RAW(xenpv_exc_debug)574*4882a593Smuzhiyun DEFINE_IDTENTRY_RAW(xenpv_exc_debug)
575*4882a593Smuzhiyun {
576*4882a593Smuzhiyun /*
577*4882a593Smuzhiyun * There's no IST on Xen PV, but we still need to dispatch
578*4882a593Smuzhiyun * to the correct handler.
579*4882a593Smuzhiyun */
580*4882a593Smuzhiyun if (user_mode(regs))
581*4882a593Smuzhiyun noist_exc_debug(regs);
582*4882a593Smuzhiyun else
583*4882a593Smuzhiyun exc_debug(regs);
584*4882a593Smuzhiyun }
585*4882a593Smuzhiyun
DEFINE_IDTENTRY_RAW(exc_xen_unknown_trap)586*4882a593Smuzhiyun DEFINE_IDTENTRY_RAW(exc_xen_unknown_trap)
587*4882a593Smuzhiyun {
588*4882a593Smuzhiyun /* This should never happen and there is no way to handle it. */
589*4882a593Smuzhiyun instrumentation_begin();
590*4882a593Smuzhiyun pr_err("Unknown trap in Xen PV mode.");
591*4882a593Smuzhiyun BUG();
592*4882a593Smuzhiyun instrumentation_end();
593*4882a593Smuzhiyun }
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun struct trap_array_entry {
596*4882a593Smuzhiyun void (*orig)(void);
597*4882a593Smuzhiyun void (*xen)(void);
598*4882a593Smuzhiyun bool ist_okay;
599*4882a593Smuzhiyun };
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun #define TRAP_ENTRY(func, ist_ok) { \
602*4882a593Smuzhiyun .orig = asm_##func, \
603*4882a593Smuzhiyun .xen = xen_asm_##func, \
604*4882a593Smuzhiyun .ist_okay = ist_ok }
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun #define TRAP_ENTRY_REDIR(func, ist_ok) { \
607*4882a593Smuzhiyun .orig = asm_##func, \
608*4882a593Smuzhiyun .xen = xen_asm_xenpv_##func, \
609*4882a593Smuzhiyun .ist_okay = ist_ok }
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun static struct trap_array_entry trap_array[] = {
612*4882a593Smuzhiyun TRAP_ENTRY_REDIR(exc_debug, true ),
613*4882a593Smuzhiyun TRAP_ENTRY(exc_double_fault, true ),
614*4882a593Smuzhiyun #ifdef CONFIG_X86_MCE
615*4882a593Smuzhiyun TRAP_ENTRY(exc_machine_check, true ),
616*4882a593Smuzhiyun #endif
617*4882a593Smuzhiyun TRAP_ENTRY_REDIR(exc_nmi, true ),
618*4882a593Smuzhiyun TRAP_ENTRY(exc_int3, false ),
619*4882a593Smuzhiyun TRAP_ENTRY(exc_overflow, false ),
620*4882a593Smuzhiyun #ifdef CONFIG_IA32_EMULATION
621*4882a593Smuzhiyun { entry_INT80_compat, xen_entry_INT80_compat, false },
622*4882a593Smuzhiyun #endif
623*4882a593Smuzhiyun TRAP_ENTRY(exc_page_fault, false ),
624*4882a593Smuzhiyun TRAP_ENTRY(exc_divide_error, false ),
625*4882a593Smuzhiyun TRAP_ENTRY(exc_bounds, false ),
626*4882a593Smuzhiyun TRAP_ENTRY(exc_invalid_op, false ),
627*4882a593Smuzhiyun TRAP_ENTRY(exc_device_not_available, false ),
628*4882a593Smuzhiyun TRAP_ENTRY(exc_coproc_segment_overrun, false ),
629*4882a593Smuzhiyun TRAP_ENTRY(exc_invalid_tss, false ),
630*4882a593Smuzhiyun TRAP_ENTRY(exc_segment_not_present, false ),
631*4882a593Smuzhiyun TRAP_ENTRY(exc_stack_segment, false ),
632*4882a593Smuzhiyun TRAP_ENTRY(exc_general_protection, false ),
633*4882a593Smuzhiyun TRAP_ENTRY(exc_spurious_interrupt_bug, false ),
634*4882a593Smuzhiyun TRAP_ENTRY(exc_coprocessor_error, false ),
635*4882a593Smuzhiyun TRAP_ENTRY(exc_alignment_check, false ),
636*4882a593Smuzhiyun TRAP_ENTRY(exc_simd_coprocessor_error, false ),
637*4882a593Smuzhiyun };
638*4882a593Smuzhiyun
get_trap_addr(void ** addr,unsigned int ist)639*4882a593Smuzhiyun static bool __ref get_trap_addr(void **addr, unsigned int ist)
640*4882a593Smuzhiyun {
641*4882a593Smuzhiyun unsigned int nr;
642*4882a593Smuzhiyun bool ist_okay = false;
643*4882a593Smuzhiyun bool found = false;
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun /*
646*4882a593Smuzhiyun * Replace trap handler addresses by Xen specific ones.
647*4882a593Smuzhiyun * Check for known traps using IST and whitelist them.
648*4882a593Smuzhiyun * The debugger ones are the only ones we care about.
649*4882a593Smuzhiyun * Xen will handle faults like double_fault, so we should never see
650*4882a593Smuzhiyun * them. Warn if there's an unexpected IST-using fault handler.
651*4882a593Smuzhiyun */
652*4882a593Smuzhiyun for (nr = 0; nr < ARRAY_SIZE(trap_array); nr++) {
653*4882a593Smuzhiyun struct trap_array_entry *entry = trap_array + nr;
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun if (*addr == entry->orig) {
656*4882a593Smuzhiyun *addr = entry->xen;
657*4882a593Smuzhiyun ist_okay = entry->ist_okay;
658*4882a593Smuzhiyun found = true;
659*4882a593Smuzhiyun break;
660*4882a593Smuzhiyun }
661*4882a593Smuzhiyun }
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun if (nr == ARRAY_SIZE(trap_array) &&
664*4882a593Smuzhiyun *addr >= (void *)early_idt_handler_array[0] &&
665*4882a593Smuzhiyun *addr < (void *)early_idt_handler_array[NUM_EXCEPTION_VECTORS]) {
666*4882a593Smuzhiyun nr = (*addr - (void *)early_idt_handler_array[0]) /
667*4882a593Smuzhiyun EARLY_IDT_HANDLER_SIZE;
668*4882a593Smuzhiyun *addr = (void *)xen_early_idt_handler_array[nr];
669*4882a593Smuzhiyun found = true;
670*4882a593Smuzhiyun }
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun if (!found)
673*4882a593Smuzhiyun *addr = (void *)xen_asm_exc_xen_unknown_trap;
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun if (WARN_ON(found && ist != 0 && !ist_okay))
676*4882a593Smuzhiyun return false;
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun return true;
679*4882a593Smuzhiyun }
680*4882a593Smuzhiyun
cvt_gate_to_trap(int vector,const gate_desc * val,struct trap_info * info)681*4882a593Smuzhiyun static int cvt_gate_to_trap(int vector, const gate_desc *val,
682*4882a593Smuzhiyun struct trap_info *info)
683*4882a593Smuzhiyun {
684*4882a593Smuzhiyun unsigned long addr;
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun if (val->bits.type != GATE_TRAP && val->bits.type != GATE_INTERRUPT)
687*4882a593Smuzhiyun return 0;
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun info->vector = vector;
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun addr = gate_offset(val);
692*4882a593Smuzhiyun if (!get_trap_addr((void **)&addr, val->bits.ist))
693*4882a593Smuzhiyun return 0;
694*4882a593Smuzhiyun info->address = addr;
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun info->cs = gate_segment(val);
697*4882a593Smuzhiyun info->flags = val->bits.dpl;
698*4882a593Smuzhiyun /* interrupt gates clear IF */
699*4882a593Smuzhiyun if (val->bits.type == GATE_INTERRUPT)
700*4882a593Smuzhiyun info->flags |= 1 << 2;
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun return 1;
703*4882a593Smuzhiyun }
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun /* Locations of each CPU's IDT */
706*4882a593Smuzhiyun static DEFINE_PER_CPU(struct desc_ptr, idt_desc);
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun /* Set an IDT entry. If the entry is part of the current IDT, then
709*4882a593Smuzhiyun also update Xen. */
xen_write_idt_entry(gate_desc * dt,int entrynum,const gate_desc * g)710*4882a593Smuzhiyun static void xen_write_idt_entry(gate_desc *dt, int entrynum, const gate_desc *g)
711*4882a593Smuzhiyun {
712*4882a593Smuzhiyun unsigned long p = (unsigned long)&dt[entrynum];
713*4882a593Smuzhiyun unsigned long start, end;
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun trace_xen_cpu_write_idt_entry(dt, entrynum, g);
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun preempt_disable();
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun start = __this_cpu_read(idt_desc.address);
720*4882a593Smuzhiyun end = start + __this_cpu_read(idt_desc.size) + 1;
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun xen_mc_flush();
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun native_write_idt_entry(dt, entrynum, g);
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun if (p >= start && (p + 8) <= end) {
727*4882a593Smuzhiyun struct trap_info info[2];
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun info[1].address = 0;
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun if (cvt_gate_to_trap(entrynum, g, &info[0]))
732*4882a593Smuzhiyun if (HYPERVISOR_set_trap_table(info))
733*4882a593Smuzhiyun BUG();
734*4882a593Smuzhiyun }
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun preempt_enable();
737*4882a593Smuzhiyun }
738*4882a593Smuzhiyun
xen_convert_trap_info(const struct desc_ptr * desc,struct trap_info * traps,bool full)739*4882a593Smuzhiyun static unsigned xen_convert_trap_info(const struct desc_ptr *desc,
740*4882a593Smuzhiyun struct trap_info *traps, bool full)
741*4882a593Smuzhiyun {
742*4882a593Smuzhiyun unsigned in, out, count;
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun count = (desc->size+1) / sizeof(gate_desc);
745*4882a593Smuzhiyun BUG_ON(count > 256);
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun for (in = out = 0; in < count; in++) {
748*4882a593Smuzhiyun gate_desc *entry = (gate_desc *)(desc->address) + in;
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun if (cvt_gate_to_trap(in, entry, &traps[out]) || full)
751*4882a593Smuzhiyun out++;
752*4882a593Smuzhiyun }
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun return out;
755*4882a593Smuzhiyun }
756*4882a593Smuzhiyun
xen_copy_trap_info(struct trap_info * traps)757*4882a593Smuzhiyun void xen_copy_trap_info(struct trap_info *traps)
758*4882a593Smuzhiyun {
759*4882a593Smuzhiyun const struct desc_ptr *desc = this_cpu_ptr(&idt_desc);
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun xen_convert_trap_info(desc, traps, true);
762*4882a593Smuzhiyun }
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun /* Load a new IDT into Xen. In principle this can be per-CPU, so we
765*4882a593Smuzhiyun hold a spinlock to protect the static traps[] array (static because
766*4882a593Smuzhiyun it avoids allocation, and saves stack space). */
xen_load_idt(const struct desc_ptr * desc)767*4882a593Smuzhiyun static void xen_load_idt(const struct desc_ptr *desc)
768*4882a593Smuzhiyun {
769*4882a593Smuzhiyun static DEFINE_SPINLOCK(lock);
770*4882a593Smuzhiyun static struct trap_info traps[257];
771*4882a593Smuzhiyun static const struct trap_info zero = { };
772*4882a593Smuzhiyun unsigned out;
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun trace_xen_cpu_load_idt(desc);
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun spin_lock(&lock);
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun memcpy(this_cpu_ptr(&idt_desc), desc, sizeof(idt_desc));
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun out = xen_convert_trap_info(desc, traps, false);
781*4882a593Smuzhiyun traps[out] = zero;
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun xen_mc_flush();
784*4882a593Smuzhiyun if (HYPERVISOR_set_trap_table(traps))
785*4882a593Smuzhiyun BUG();
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun spin_unlock(&lock);
788*4882a593Smuzhiyun }
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun /* Write a GDT descriptor entry. Ignore LDT descriptors, since
791*4882a593Smuzhiyun they're handled differently. */
xen_write_gdt_entry(struct desc_struct * dt,int entry,const void * desc,int type)792*4882a593Smuzhiyun static void xen_write_gdt_entry(struct desc_struct *dt, int entry,
793*4882a593Smuzhiyun const void *desc, int type)
794*4882a593Smuzhiyun {
795*4882a593Smuzhiyun trace_xen_cpu_write_gdt_entry(dt, entry, desc, type);
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun preempt_disable();
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun switch (type) {
800*4882a593Smuzhiyun case DESC_LDT:
801*4882a593Smuzhiyun case DESC_TSS:
802*4882a593Smuzhiyun /* ignore */
803*4882a593Smuzhiyun break;
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun default: {
806*4882a593Smuzhiyun xmaddr_t maddr = arbitrary_virt_to_machine(&dt[entry]);
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun xen_mc_flush();
809*4882a593Smuzhiyun if (HYPERVISOR_update_descriptor(maddr.maddr, *(u64 *)desc))
810*4882a593Smuzhiyun BUG();
811*4882a593Smuzhiyun }
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun }
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun preempt_enable();
816*4882a593Smuzhiyun }
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun /*
819*4882a593Smuzhiyun * Version of write_gdt_entry for use at early boot-time needed to
820*4882a593Smuzhiyun * update an entry as simply as possible.
821*4882a593Smuzhiyun */
xen_write_gdt_entry_boot(struct desc_struct * dt,int entry,const void * desc,int type)822*4882a593Smuzhiyun static void __init xen_write_gdt_entry_boot(struct desc_struct *dt, int entry,
823*4882a593Smuzhiyun const void *desc, int type)
824*4882a593Smuzhiyun {
825*4882a593Smuzhiyun trace_xen_cpu_write_gdt_entry(dt, entry, desc, type);
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun switch (type) {
828*4882a593Smuzhiyun case DESC_LDT:
829*4882a593Smuzhiyun case DESC_TSS:
830*4882a593Smuzhiyun /* ignore */
831*4882a593Smuzhiyun break;
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun default: {
834*4882a593Smuzhiyun xmaddr_t maddr = virt_to_machine(&dt[entry]);
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun if (HYPERVISOR_update_descriptor(maddr.maddr, *(u64 *)desc))
837*4882a593Smuzhiyun dt[entry] = *(struct desc_struct *)desc;
838*4882a593Smuzhiyun }
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun }
841*4882a593Smuzhiyun }
842*4882a593Smuzhiyun
xen_load_sp0(unsigned long sp0)843*4882a593Smuzhiyun static void xen_load_sp0(unsigned long sp0)
844*4882a593Smuzhiyun {
845*4882a593Smuzhiyun struct multicall_space mcs;
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun mcs = xen_mc_entry(0);
848*4882a593Smuzhiyun MULTI_stack_switch(mcs.mc, __KERNEL_DS, sp0);
849*4882a593Smuzhiyun xen_mc_issue(PARAVIRT_LAZY_CPU);
850*4882a593Smuzhiyun this_cpu_write(cpu_tss_rw.x86_tss.sp0, sp0);
851*4882a593Smuzhiyun }
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun #ifdef CONFIG_X86_IOPL_IOPERM
xen_invalidate_io_bitmap(void)854*4882a593Smuzhiyun static void xen_invalidate_io_bitmap(void)
855*4882a593Smuzhiyun {
856*4882a593Smuzhiyun struct physdev_set_iobitmap iobitmap = {
857*4882a593Smuzhiyun .bitmap = NULL,
858*4882a593Smuzhiyun .nr_ports = 0,
859*4882a593Smuzhiyun };
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun native_tss_invalidate_io_bitmap();
862*4882a593Smuzhiyun HYPERVISOR_physdev_op(PHYSDEVOP_set_iobitmap, &iobitmap);
863*4882a593Smuzhiyun }
864*4882a593Smuzhiyun
xen_update_io_bitmap(void)865*4882a593Smuzhiyun static void xen_update_io_bitmap(void)
866*4882a593Smuzhiyun {
867*4882a593Smuzhiyun struct physdev_set_iobitmap iobitmap;
868*4882a593Smuzhiyun struct tss_struct *tss = this_cpu_ptr(&cpu_tss_rw);
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun native_tss_update_io_bitmap();
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun iobitmap.bitmap = (uint8_t *)(&tss->x86_tss) +
873*4882a593Smuzhiyun tss->x86_tss.io_bitmap_base;
874*4882a593Smuzhiyun if (tss->x86_tss.io_bitmap_base == IO_BITMAP_OFFSET_INVALID)
875*4882a593Smuzhiyun iobitmap.nr_ports = 0;
876*4882a593Smuzhiyun else
877*4882a593Smuzhiyun iobitmap.nr_ports = IO_BITMAP_BITS;
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun HYPERVISOR_physdev_op(PHYSDEVOP_set_iobitmap, &iobitmap);
880*4882a593Smuzhiyun }
881*4882a593Smuzhiyun #endif
882*4882a593Smuzhiyun
xen_io_delay(void)883*4882a593Smuzhiyun static void xen_io_delay(void)
884*4882a593Smuzhiyun {
885*4882a593Smuzhiyun }
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun static DEFINE_PER_CPU(unsigned long, xen_cr0_value);
888*4882a593Smuzhiyun
xen_read_cr0(void)889*4882a593Smuzhiyun static unsigned long xen_read_cr0(void)
890*4882a593Smuzhiyun {
891*4882a593Smuzhiyun unsigned long cr0 = this_cpu_read(xen_cr0_value);
892*4882a593Smuzhiyun
893*4882a593Smuzhiyun if (unlikely(cr0 == 0)) {
894*4882a593Smuzhiyun cr0 = native_read_cr0();
895*4882a593Smuzhiyun this_cpu_write(xen_cr0_value, cr0);
896*4882a593Smuzhiyun }
897*4882a593Smuzhiyun
898*4882a593Smuzhiyun return cr0;
899*4882a593Smuzhiyun }
900*4882a593Smuzhiyun
xen_write_cr0(unsigned long cr0)901*4882a593Smuzhiyun static void xen_write_cr0(unsigned long cr0)
902*4882a593Smuzhiyun {
903*4882a593Smuzhiyun struct multicall_space mcs;
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun this_cpu_write(xen_cr0_value, cr0);
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun /* Only pay attention to cr0.TS; everything else is
908*4882a593Smuzhiyun ignored. */
909*4882a593Smuzhiyun mcs = xen_mc_entry(0);
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun MULTI_fpu_taskswitch(mcs.mc, (cr0 & X86_CR0_TS) != 0);
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun xen_mc_issue(PARAVIRT_LAZY_CPU);
914*4882a593Smuzhiyun }
915*4882a593Smuzhiyun
xen_write_cr4(unsigned long cr4)916*4882a593Smuzhiyun static void xen_write_cr4(unsigned long cr4)
917*4882a593Smuzhiyun {
918*4882a593Smuzhiyun cr4 &= ~(X86_CR4_PGE | X86_CR4_PSE | X86_CR4_PCE);
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun native_write_cr4(cr4);
921*4882a593Smuzhiyun }
922*4882a593Smuzhiyun
xen_read_msr_safe(unsigned int msr,int * err)923*4882a593Smuzhiyun static u64 xen_read_msr_safe(unsigned int msr, int *err)
924*4882a593Smuzhiyun {
925*4882a593Smuzhiyun u64 val;
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun if (pmu_msr_read(msr, &val, err))
928*4882a593Smuzhiyun return val;
929*4882a593Smuzhiyun
930*4882a593Smuzhiyun val = native_read_msr_safe(msr, err);
931*4882a593Smuzhiyun switch (msr) {
932*4882a593Smuzhiyun case MSR_IA32_APICBASE:
933*4882a593Smuzhiyun val &= ~X2APIC_ENABLE;
934*4882a593Smuzhiyun break;
935*4882a593Smuzhiyun }
936*4882a593Smuzhiyun return val;
937*4882a593Smuzhiyun }
938*4882a593Smuzhiyun
xen_write_msr_safe(unsigned int msr,unsigned low,unsigned high)939*4882a593Smuzhiyun static int xen_write_msr_safe(unsigned int msr, unsigned low, unsigned high)
940*4882a593Smuzhiyun {
941*4882a593Smuzhiyun int ret;
942*4882a593Smuzhiyun unsigned int which;
943*4882a593Smuzhiyun u64 base;
944*4882a593Smuzhiyun
945*4882a593Smuzhiyun ret = 0;
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun switch (msr) {
948*4882a593Smuzhiyun case MSR_FS_BASE: which = SEGBASE_FS; goto set;
949*4882a593Smuzhiyun case MSR_KERNEL_GS_BASE: which = SEGBASE_GS_USER; goto set;
950*4882a593Smuzhiyun case MSR_GS_BASE: which = SEGBASE_GS_KERNEL; goto set;
951*4882a593Smuzhiyun
952*4882a593Smuzhiyun set:
953*4882a593Smuzhiyun base = ((u64)high << 32) | low;
954*4882a593Smuzhiyun if (HYPERVISOR_set_segment_base(which, base) != 0)
955*4882a593Smuzhiyun ret = -EIO;
956*4882a593Smuzhiyun break;
957*4882a593Smuzhiyun
958*4882a593Smuzhiyun case MSR_STAR:
959*4882a593Smuzhiyun case MSR_CSTAR:
960*4882a593Smuzhiyun case MSR_LSTAR:
961*4882a593Smuzhiyun case MSR_SYSCALL_MASK:
962*4882a593Smuzhiyun case MSR_IA32_SYSENTER_CS:
963*4882a593Smuzhiyun case MSR_IA32_SYSENTER_ESP:
964*4882a593Smuzhiyun case MSR_IA32_SYSENTER_EIP:
965*4882a593Smuzhiyun /* Fast syscall setup is all done in hypercalls, so
966*4882a593Smuzhiyun these are all ignored. Stub them out here to stop
967*4882a593Smuzhiyun Xen console noise. */
968*4882a593Smuzhiyun break;
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun default:
971*4882a593Smuzhiyun if (!pmu_msr_write(msr, low, high, &ret))
972*4882a593Smuzhiyun ret = native_write_msr_safe(msr, low, high);
973*4882a593Smuzhiyun }
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun return ret;
976*4882a593Smuzhiyun }
977*4882a593Smuzhiyun
xen_read_msr(unsigned int msr)978*4882a593Smuzhiyun static u64 xen_read_msr(unsigned int msr)
979*4882a593Smuzhiyun {
980*4882a593Smuzhiyun /*
981*4882a593Smuzhiyun * This will silently swallow a #GP from RDMSR. It may be worth
982*4882a593Smuzhiyun * changing that.
983*4882a593Smuzhiyun */
984*4882a593Smuzhiyun int err;
985*4882a593Smuzhiyun
986*4882a593Smuzhiyun return xen_read_msr_safe(msr, &err);
987*4882a593Smuzhiyun }
988*4882a593Smuzhiyun
xen_write_msr(unsigned int msr,unsigned low,unsigned high)989*4882a593Smuzhiyun static void xen_write_msr(unsigned int msr, unsigned low, unsigned high)
990*4882a593Smuzhiyun {
991*4882a593Smuzhiyun /*
992*4882a593Smuzhiyun * This will silently swallow a #GP from WRMSR. It may be worth
993*4882a593Smuzhiyun * changing that.
994*4882a593Smuzhiyun */
995*4882a593Smuzhiyun xen_write_msr_safe(msr, low, high);
996*4882a593Smuzhiyun }
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun /* This is called once we have the cpu_possible_mask */
xen_setup_vcpu_info_placement(void)999*4882a593Smuzhiyun void __init xen_setup_vcpu_info_placement(void)
1000*4882a593Smuzhiyun {
1001*4882a593Smuzhiyun int cpu;
1002*4882a593Smuzhiyun
1003*4882a593Smuzhiyun for_each_possible_cpu(cpu) {
1004*4882a593Smuzhiyun /* Set up direct vCPU id mapping for PV guests. */
1005*4882a593Smuzhiyun per_cpu(xen_vcpu_id, cpu) = cpu;
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun /*
1008*4882a593Smuzhiyun * xen_vcpu_setup(cpu) can fail -- in which case it
1009*4882a593Smuzhiyun * falls back to the shared_info version for cpus
1010*4882a593Smuzhiyun * where xen_vcpu_nr(cpu) < MAX_VIRT_CPUS.
1011*4882a593Smuzhiyun *
1012*4882a593Smuzhiyun * xen_cpu_up_prepare_pv() handles the rest by failing
1013*4882a593Smuzhiyun * them in hotplug.
1014*4882a593Smuzhiyun */
1015*4882a593Smuzhiyun (void) xen_vcpu_setup(cpu);
1016*4882a593Smuzhiyun }
1017*4882a593Smuzhiyun
1018*4882a593Smuzhiyun /*
1019*4882a593Smuzhiyun * xen_vcpu_setup managed to place the vcpu_info within the
1020*4882a593Smuzhiyun * percpu area for all cpus, so make use of it.
1021*4882a593Smuzhiyun */
1022*4882a593Smuzhiyun if (xen_have_vcpu_info_placement) {
1023*4882a593Smuzhiyun pv_ops.irq.save_fl = __PV_IS_CALLEE_SAVE(xen_save_fl_direct);
1024*4882a593Smuzhiyun pv_ops.irq.restore_fl =
1025*4882a593Smuzhiyun __PV_IS_CALLEE_SAVE(xen_restore_fl_direct);
1026*4882a593Smuzhiyun pv_ops.irq.irq_disable =
1027*4882a593Smuzhiyun __PV_IS_CALLEE_SAVE(xen_irq_disable_direct);
1028*4882a593Smuzhiyun pv_ops.irq.irq_enable =
1029*4882a593Smuzhiyun __PV_IS_CALLEE_SAVE(xen_irq_enable_direct);
1030*4882a593Smuzhiyun pv_ops.mmu.read_cr2 =
1031*4882a593Smuzhiyun __PV_IS_CALLEE_SAVE(xen_read_cr2_direct);
1032*4882a593Smuzhiyun }
1033*4882a593Smuzhiyun }
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun static const struct pv_info xen_info __initconst = {
1036*4882a593Smuzhiyun .extra_user_64bit_cs = FLAT_USER_CS64,
1037*4882a593Smuzhiyun .name = "Xen",
1038*4882a593Smuzhiyun };
1039*4882a593Smuzhiyun
1040*4882a593Smuzhiyun static const struct pv_cpu_ops xen_cpu_ops __initconst = {
1041*4882a593Smuzhiyun .cpuid = xen_cpuid,
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun .set_debugreg = xen_set_debugreg,
1044*4882a593Smuzhiyun .get_debugreg = xen_get_debugreg,
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun .read_cr0 = xen_read_cr0,
1047*4882a593Smuzhiyun .write_cr0 = xen_write_cr0,
1048*4882a593Smuzhiyun
1049*4882a593Smuzhiyun .write_cr4 = xen_write_cr4,
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun .wbinvd = native_wbinvd,
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun .read_msr = xen_read_msr,
1054*4882a593Smuzhiyun .write_msr = xen_write_msr,
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun .read_msr_safe = xen_read_msr_safe,
1057*4882a593Smuzhiyun .write_msr_safe = xen_write_msr_safe,
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun .read_pmc = xen_read_pmc,
1060*4882a593Smuzhiyun
1061*4882a593Smuzhiyun .iret = xen_iret,
1062*4882a593Smuzhiyun .usergs_sysret64 = xen_sysret64,
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun .load_tr_desc = paravirt_nop,
1065*4882a593Smuzhiyun .set_ldt = xen_set_ldt,
1066*4882a593Smuzhiyun .load_gdt = xen_load_gdt,
1067*4882a593Smuzhiyun .load_idt = xen_load_idt,
1068*4882a593Smuzhiyun .load_tls = xen_load_tls,
1069*4882a593Smuzhiyun .load_gs_index = xen_load_gs_index,
1070*4882a593Smuzhiyun
1071*4882a593Smuzhiyun .alloc_ldt = xen_alloc_ldt,
1072*4882a593Smuzhiyun .free_ldt = xen_free_ldt,
1073*4882a593Smuzhiyun
1074*4882a593Smuzhiyun .store_tr = xen_store_tr,
1075*4882a593Smuzhiyun
1076*4882a593Smuzhiyun .write_ldt_entry = xen_write_ldt_entry,
1077*4882a593Smuzhiyun .write_gdt_entry = xen_write_gdt_entry,
1078*4882a593Smuzhiyun .write_idt_entry = xen_write_idt_entry,
1079*4882a593Smuzhiyun .load_sp0 = xen_load_sp0,
1080*4882a593Smuzhiyun
1081*4882a593Smuzhiyun #ifdef CONFIG_X86_IOPL_IOPERM
1082*4882a593Smuzhiyun .invalidate_io_bitmap = xen_invalidate_io_bitmap,
1083*4882a593Smuzhiyun .update_io_bitmap = xen_update_io_bitmap,
1084*4882a593Smuzhiyun #endif
1085*4882a593Smuzhiyun .io_delay = xen_io_delay,
1086*4882a593Smuzhiyun
1087*4882a593Smuzhiyun .start_context_switch = paravirt_start_context_switch,
1088*4882a593Smuzhiyun .end_context_switch = xen_end_context_switch,
1089*4882a593Smuzhiyun };
1090*4882a593Smuzhiyun
xen_restart(char * msg)1091*4882a593Smuzhiyun static void xen_restart(char *msg)
1092*4882a593Smuzhiyun {
1093*4882a593Smuzhiyun xen_reboot(SHUTDOWN_reboot);
1094*4882a593Smuzhiyun }
1095*4882a593Smuzhiyun
xen_machine_halt(void)1096*4882a593Smuzhiyun static void xen_machine_halt(void)
1097*4882a593Smuzhiyun {
1098*4882a593Smuzhiyun xen_reboot(SHUTDOWN_poweroff);
1099*4882a593Smuzhiyun }
1100*4882a593Smuzhiyun
xen_machine_power_off(void)1101*4882a593Smuzhiyun static void xen_machine_power_off(void)
1102*4882a593Smuzhiyun {
1103*4882a593Smuzhiyun if (pm_power_off)
1104*4882a593Smuzhiyun pm_power_off();
1105*4882a593Smuzhiyun xen_reboot(SHUTDOWN_poweroff);
1106*4882a593Smuzhiyun }
1107*4882a593Smuzhiyun
xen_crash_shutdown(struct pt_regs * regs)1108*4882a593Smuzhiyun static void xen_crash_shutdown(struct pt_regs *regs)
1109*4882a593Smuzhiyun {
1110*4882a593Smuzhiyun xen_reboot(SHUTDOWN_crash);
1111*4882a593Smuzhiyun }
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun static const struct machine_ops xen_machine_ops __initconst = {
1114*4882a593Smuzhiyun .restart = xen_restart,
1115*4882a593Smuzhiyun .halt = xen_machine_halt,
1116*4882a593Smuzhiyun .power_off = xen_machine_power_off,
1117*4882a593Smuzhiyun .shutdown = xen_machine_halt,
1118*4882a593Smuzhiyun .crash_shutdown = xen_crash_shutdown,
1119*4882a593Smuzhiyun .emergency_restart = xen_emergency_restart,
1120*4882a593Smuzhiyun };
1121*4882a593Smuzhiyun
xen_get_nmi_reason(void)1122*4882a593Smuzhiyun static unsigned char xen_get_nmi_reason(void)
1123*4882a593Smuzhiyun {
1124*4882a593Smuzhiyun unsigned char reason = 0;
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun /* Construct a value which looks like it came from port 0x61. */
1127*4882a593Smuzhiyun if (test_bit(_XEN_NMIREASON_io_error,
1128*4882a593Smuzhiyun &HYPERVISOR_shared_info->arch.nmi_reason))
1129*4882a593Smuzhiyun reason |= NMI_REASON_IOCHK;
1130*4882a593Smuzhiyun if (test_bit(_XEN_NMIREASON_pci_serr,
1131*4882a593Smuzhiyun &HYPERVISOR_shared_info->arch.nmi_reason))
1132*4882a593Smuzhiyun reason |= NMI_REASON_SERR;
1133*4882a593Smuzhiyun
1134*4882a593Smuzhiyun return reason;
1135*4882a593Smuzhiyun }
1136*4882a593Smuzhiyun
xen_boot_params_init_edd(void)1137*4882a593Smuzhiyun static void __init xen_boot_params_init_edd(void)
1138*4882a593Smuzhiyun {
1139*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_EDD)
1140*4882a593Smuzhiyun struct xen_platform_op op;
1141*4882a593Smuzhiyun struct edd_info *edd_info;
1142*4882a593Smuzhiyun u32 *mbr_signature;
1143*4882a593Smuzhiyun unsigned nr;
1144*4882a593Smuzhiyun int ret;
1145*4882a593Smuzhiyun
1146*4882a593Smuzhiyun edd_info = boot_params.eddbuf;
1147*4882a593Smuzhiyun mbr_signature = boot_params.edd_mbr_sig_buffer;
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun op.cmd = XENPF_firmware_info;
1150*4882a593Smuzhiyun
1151*4882a593Smuzhiyun op.u.firmware_info.type = XEN_FW_DISK_INFO;
1152*4882a593Smuzhiyun for (nr = 0; nr < EDDMAXNR; nr++) {
1153*4882a593Smuzhiyun struct edd_info *info = edd_info + nr;
1154*4882a593Smuzhiyun
1155*4882a593Smuzhiyun op.u.firmware_info.index = nr;
1156*4882a593Smuzhiyun info->params.length = sizeof(info->params);
1157*4882a593Smuzhiyun set_xen_guest_handle(op.u.firmware_info.u.disk_info.edd_params,
1158*4882a593Smuzhiyun &info->params);
1159*4882a593Smuzhiyun ret = HYPERVISOR_platform_op(&op);
1160*4882a593Smuzhiyun if (ret)
1161*4882a593Smuzhiyun break;
1162*4882a593Smuzhiyun
1163*4882a593Smuzhiyun #define C(x) info->x = op.u.firmware_info.u.disk_info.x
1164*4882a593Smuzhiyun C(device);
1165*4882a593Smuzhiyun C(version);
1166*4882a593Smuzhiyun C(interface_support);
1167*4882a593Smuzhiyun C(legacy_max_cylinder);
1168*4882a593Smuzhiyun C(legacy_max_head);
1169*4882a593Smuzhiyun C(legacy_sectors_per_track);
1170*4882a593Smuzhiyun #undef C
1171*4882a593Smuzhiyun }
1172*4882a593Smuzhiyun boot_params.eddbuf_entries = nr;
1173*4882a593Smuzhiyun
1174*4882a593Smuzhiyun op.u.firmware_info.type = XEN_FW_DISK_MBR_SIGNATURE;
1175*4882a593Smuzhiyun for (nr = 0; nr < EDD_MBR_SIG_MAX; nr++) {
1176*4882a593Smuzhiyun op.u.firmware_info.index = nr;
1177*4882a593Smuzhiyun ret = HYPERVISOR_platform_op(&op);
1178*4882a593Smuzhiyun if (ret)
1179*4882a593Smuzhiyun break;
1180*4882a593Smuzhiyun mbr_signature[nr] = op.u.firmware_info.u.disk_mbr_signature.mbr_signature;
1181*4882a593Smuzhiyun }
1182*4882a593Smuzhiyun boot_params.edd_mbr_sig_buf_entries = nr;
1183*4882a593Smuzhiyun #endif
1184*4882a593Smuzhiyun }
1185*4882a593Smuzhiyun
1186*4882a593Smuzhiyun /*
1187*4882a593Smuzhiyun * Set up the GDT and segment registers for -fstack-protector. Until
1188*4882a593Smuzhiyun * we do this, we have to be careful not to call any stack-protected
1189*4882a593Smuzhiyun * function, which is most of the kernel.
1190*4882a593Smuzhiyun */
xen_setup_gdt(int cpu)1191*4882a593Smuzhiyun static void __init xen_setup_gdt(int cpu)
1192*4882a593Smuzhiyun {
1193*4882a593Smuzhiyun pv_ops.cpu.write_gdt_entry = xen_write_gdt_entry_boot;
1194*4882a593Smuzhiyun pv_ops.cpu.load_gdt = xen_load_gdt_boot;
1195*4882a593Smuzhiyun
1196*4882a593Smuzhiyun setup_stack_canary_segment(cpu);
1197*4882a593Smuzhiyun switch_to_new_gdt(cpu);
1198*4882a593Smuzhiyun
1199*4882a593Smuzhiyun pv_ops.cpu.write_gdt_entry = xen_write_gdt_entry;
1200*4882a593Smuzhiyun pv_ops.cpu.load_gdt = xen_load_gdt;
1201*4882a593Smuzhiyun }
1202*4882a593Smuzhiyun
xen_dom0_set_legacy_features(void)1203*4882a593Smuzhiyun static void __init xen_dom0_set_legacy_features(void)
1204*4882a593Smuzhiyun {
1205*4882a593Smuzhiyun x86_platform.legacy.rtc = 1;
1206*4882a593Smuzhiyun }
1207*4882a593Smuzhiyun
xen_domu_set_legacy_features(void)1208*4882a593Smuzhiyun static void __init xen_domu_set_legacy_features(void)
1209*4882a593Smuzhiyun {
1210*4882a593Smuzhiyun x86_platform.legacy.rtc = 0;
1211*4882a593Smuzhiyun }
1212*4882a593Smuzhiyun
1213*4882a593Smuzhiyun /* First C function to be called on Xen boot */
xen_start_kernel(void)1214*4882a593Smuzhiyun asmlinkage __visible void __init xen_start_kernel(void)
1215*4882a593Smuzhiyun {
1216*4882a593Smuzhiyun struct physdev_set_iopl set_iopl;
1217*4882a593Smuzhiyun unsigned long initrd_start = 0;
1218*4882a593Smuzhiyun int rc;
1219*4882a593Smuzhiyun
1220*4882a593Smuzhiyun if (!xen_start_info)
1221*4882a593Smuzhiyun return;
1222*4882a593Smuzhiyun
1223*4882a593Smuzhiyun xen_domain_type = XEN_PV_DOMAIN;
1224*4882a593Smuzhiyun xen_start_flags = xen_start_info->flags;
1225*4882a593Smuzhiyun
1226*4882a593Smuzhiyun xen_setup_features();
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun /* Install Xen paravirt ops */
1229*4882a593Smuzhiyun pv_info = xen_info;
1230*4882a593Smuzhiyun pv_ops.init.patch = paravirt_patch_default;
1231*4882a593Smuzhiyun pv_ops.cpu = xen_cpu_ops;
1232*4882a593Smuzhiyun xen_init_irq_ops();
1233*4882a593Smuzhiyun
1234*4882a593Smuzhiyun /*
1235*4882a593Smuzhiyun * Setup xen_vcpu early because it is needed for
1236*4882a593Smuzhiyun * local_irq_disable(), irqs_disabled(), e.g. in printk().
1237*4882a593Smuzhiyun *
1238*4882a593Smuzhiyun * Don't do the full vcpu_info placement stuff until we have
1239*4882a593Smuzhiyun * the cpu_possible_mask and a non-dummy shared_info.
1240*4882a593Smuzhiyun */
1241*4882a593Smuzhiyun xen_vcpu_info_reset(0);
1242*4882a593Smuzhiyun
1243*4882a593Smuzhiyun x86_platform.get_nmi_reason = xen_get_nmi_reason;
1244*4882a593Smuzhiyun
1245*4882a593Smuzhiyun x86_init.resources.memory_setup = xen_memory_setup;
1246*4882a593Smuzhiyun x86_init.irqs.intr_mode_select = x86_init_noop;
1247*4882a593Smuzhiyun x86_init.irqs.intr_mode_init = x86_init_noop;
1248*4882a593Smuzhiyun x86_init.oem.arch_setup = xen_arch_setup;
1249*4882a593Smuzhiyun x86_init.oem.banner = xen_banner;
1250*4882a593Smuzhiyun x86_init.hyper.init_platform = xen_pv_init_platform;
1251*4882a593Smuzhiyun x86_init.hyper.guest_late_init = xen_pv_guest_late_init;
1252*4882a593Smuzhiyun
1253*4882a593Smuzhiyun /*
1254*4882a593Smuzhiyun * Set up some pagetable state before starting to set any ptes.
1255*4882a593Smuzhiyun */
1256*4882a593Smuzhiyun
1257*4882a593Smuzhiyun xen_setup_machphys_mapping();
1258*4882a593Smuzhiyun xen_init_mmu_ops();
1259*4882a593Smuzhiyun
1260*4882a593Smuzhiyun /* Prevent unwanted bits from being set in PTEs. */
1261*4882a593Smuzhiyun __supported_pte_mask &= ~_PAGE_GLOBAL;
1262*4882a593Smuzhiyun __default_kernel_pte_mask &= ~_PAGE_GLOBAL;
1263*4882a593Smuzhiyun
1264*4882a593Smuzhiyun /*
1265*4882a593Smuzhiyun * Prevent page tables from being allocated in highmem, even
1266*4882a593Smuzhiyun * if CONFIG_HIGHPTE is enabled.
1267*4882a593Smuzhiyun */
1268*4882a593Smuzhiyun __userpte_alloc_gfp &= ~__GFP_HIGHMEM;
1269*4882a593Smuzhiyun
1270*4882a593Smuzhiyun /* Get mfn list */
1271*4882a593Smuzhiyun xen_build_dynamic_phys_to_machine();
1272*4882a593Smuzhiyun
1273*4882a593Smuzhiyun /* Work out if we support NX */
1274*4882a593Smuzhiyun get_cpu_cap(&boot_cpu_data);
1275*4882a593Smuzhiyun x86_configure_nx();
1276*4882a593Smuzhiyun
1277*4882a593Smuzhiyun /*
1278*4882a593Smuzhiyun * Set up kernel GDT and segment registers, mainly so that
1279*4882a593Smuzhiyun * -fstack-protector code can be executed.
1280*4882a593Smuzhiyun */
1281*4882a593Smuzhiyun xen_setup_gdt(0);
1282*4882a593Smuzhiyun
1283*4882a593Smuzhiyun /* Determine virtual and physical address sizes */
1284*4882a593Smuzhiyun get_cpu_address_sizes(&boot_cpu_data);
1285*4882a593Smuzhiyun
1286*4882a593Smuzhiyun /* Let's presume PV guests always boot on vCPU with id 0. */
1287*4882a593Smuzhiyun per_cpu(xen_vcpu_id, 0) = 0;
1288*4882a593Smuzhiyun
1289*4882a593Smuzhiyun idt_setup_early_handler();
1290*4882a593Smuzhiyun
1291*4882a593Smuzhiyun xen_init_capabilities();
1292*4882a593Smuzhiyun
1293*4882a593Smuzhiyun #ifdef CONFIG_X86_LOCAL_APIC
1294*4882a593Smuzhiyun /*
1295*4882a593Smuzhiyun * set up the basic apic ops.
1296*4882a593Smuzhiyun */
1297*4882a593Smuzhiyun xen_init_apic();
1298*4882a593Smuzhiyun #endif
1299*4882a593Smuzhiyun
1300*4882a593Smuzhiyun if (xen_feature(XENFEAT_mmu_pt_update_preserve_ad)) {
1301*4882a593Smuzhiyun pv_ops.mmu.ptep_modify_prot_start =
1302*4882a593Smuzhiyun xen_ptep_modify_prot_start;
1303*4882a593Smuzhiyun pv_ops.mmu.ptep_modify_prot_commit =
1304*4882a593Smuzhiyun xen_ptep_modify_prot_commit;
1305*4882a593Smuzhiyun }
1306*4882a593Smuzhiyun
1307*4882a593Smuzhiyun machine_ops = xen_machine_ops;
1308*4882a593Smuzhiyun
1309*4882a593Smuzhiyun /*
1310*4882a593Smuzhiyun * The only reliable way to retain the initial address of the
1311*4882a593Smuzhiyun * percpu gdt_page is to remember it here, so we can go and
1312*4882a593Smuzhiyun * mark it RW later, when the initial percpu area is freed.
1313*4882a593Smuzhiyun */
1314*4882a593Smuzhiyun xen_initial_gdt = &per_cpu(gdt_page, 0);
1315*4882a593Smuzhiyun
1316*4882a593Smuzhiyun xen_smp_init();
1317*4882a593Smuzhiyun
1318*4882a593Smuzhiyun #ifdef CONFIG_ACPI_NUMA
1319*4882a593Smuzhiyun /*
1320*4882a593Smuzhiyun * The pages we from Xen are not related to machine pages, so
1321*4882a593Smuzhiyun * any NUMA information the kernel tries to get from ACPI will
1322*4882a593Smuzhiyun * be meaningless. Prevent it from trying.
1323*4882a593Smuzhiyun */
1324*4882a593Smuzhiyun disable_srat();
1325*4882a593Smuzhiyun #endif
1326*4882a593Smuzhiyun WARN_ON(xen_cpuhp_setup(xen_cpu_up_prepare_pv, xen_cpu_dead_pv));
1327*4882a593Smuzhiyun
1328*4882a593Smuzhiyun local_irq_disable();
1329*4882a593Smuzhiyun early_boot_irqs_disabled = true;
1330*4882a593Smuzhiyun
1331*4882a593Smuzhiyun xen_raw_console_write("mapping kernel into physical memory\n");
1332*4882a593Smuzhiyun xen_setup_kernel_pagetable((pgd_t *)xen_start_info->pt_base,
1333*4882a593Smuzhiyun xen_start_info->nr_pages);
1334*4882a593Smuzhiyun xen_reserve_special_pages();
1335*4882a593Smuzhiyun
1336*4882a593Smuzhiyun /*
1337*4882a593Smuzhiyun * We used to do this in xen_arch_setup, but that is too late
1338*4882a593Smuzhiyun * on AMD were early_cpu_init (run before ->arch_setup()) calls
1339*4882a593Smuzhiyun * early_amd_init which pokes 0xcf8 port.
1340*4882a593Smuzhiyun */
1341*4882a593Smuzhiyun set_iopl.iopl = 1;
1342*4882a593Smuzhiyun rc = HYPERVISOR_physdev_op(PHYSDEVOP_set_iopl, &set_iopl);
1343*4882a593Smuzhiyun if (rc != 0)
1344*4882a593Smuzhiyun xen_raw_printk("physdev_op failed %d\n", rc);
1345*4882a593Smuzhiyun
1346*4882a593Smuzhiyun
1347*4882a593Smuzhiyun if (xen_start_info->mod_start) {
1348*4882a593Smuzhiyun if (xen_start_info->flags & SIF_MOD_START_PFN)
1349*4882a593Smuzhiyun initrd_start = PFN_PHYS(xen_start_info->mod_start);
1350*4882a593Smuzhiyun else
1351*4882a593Smuzhiyun initrd_start = __pa(xen_start_info->mod_start);
1352*4882a593Smuzhiyun }
1353*4882a593Smuzhiyun
1354*4882a593Smuzhiyun /* Poke various useful things into boot_params */
1355*4882a593Smuzhiyun boot_params.hdr.type_of_loader = (9 << 4) | 0;
1356*4882a593Smuzhiyun boot_params.hdr.ramdisk_image = initrd_start;
1357*4882a593Smuzhiyun boot_params.hdr.ramdisk_size = xen_start_info->mod_len;
1358*4882a593Smuzhiyun boot_params.hdr.cmd_line_ptr = __pa(xen_start_info->cmd_line);
1359*4882a593Smuzhiyun boot_params.hdr.hardware_subarch = X86_SUBARCH_XEN;
1360*4882a593Smuzhiyun
1361*4882a593Smuzhiyun if (!xen_initial_domain()) {
1362*4882a593Smuzhiyun add_preferred_console("xenboot", 0, NULL);
1363*4882a593Smuzhiyun if (pci_xen)
1364*4882a593Smuzhiyun x86_init.pci.arch_init = pci_xen_init;
1365*4882a593Smuzhiyun x86_platform.set_legacy_features =
1366*4882a593Smuzhiyun xen_domu_set_legacy_features;
1367*4882a593Smuzhiyun } else {
1368*4882a593Smuzhiyun const struct dom0_vga_console_info *info =
1369*4882a593Smuzhiyun (void *)((char *)xen_start_info +
1370*4882a593Smuzhiyun xen_start_info->console.dom0.info_off);
1371*4882a593Smuzhiyun struct xen_platform_op op = {
1372*4882a593Smuzhiyun .cmd = XENPF_firmware_info,
1373*4882a593Smuzhiyun .interface_version = XENPF_INTERFACE_VERSION,
1374*4882a593Smuzhiyun .u.firmware_info.type = XEN_FW_KBD_SHIFT_FLAGS,
1375*4882a593Smuzhiyun };
1376*4882a593Smuzhiyun
1377*4882a593Smuzhiyun x86_platform.set_legacy_features =
1378*4882a593Smuzhiyun xen_dom0_set_legacy_features;
1379*4882a593Smuzhiyun xen_init_vga(info, xen_start_info->console.dom0.info_size);
1380*4882a593Smuzhiyun xen_start_info->console.domU.mfn = 0;
1381*4882a593Smuzhiyun xen_start_info->console.domU.evtchn = 0;
1382*4882a593Smuzhiyun
1383*4882a593Smuzhiyun if (HYPERVISOR_platform_op(&op) == 0)
1384*4882a593Smuzhiyun boot_params.kbd_status = op.u.firmware_info.u.kbd_shift_flags;
1385*4882a593Smuzhiyun
1386*4882a593Smuzhiyun /* Make sure ACS will be enabled */
1387*4882a593Smuzhiyun pci_request_acs();
1388*4882a593Smuzhiyun
1389*4882a593Smuzhiyun xen_acpi_sleep_register();
1390*4882a593Smuzhiyun
1391*4882a593Smuzhiyun xen_boot_params_init_edd();
1392*4882a593Smuzhiyun
1393*4882a593Smuzhiyun #ifdef CONFIG_ACPI
1394*4882a593Smuzhiyun /*
1395*4882a593Smuzhiyun * Disable selecting "Firmware First mode" for correctable
1396*4882a593Smuzhiyun * memory errors, as this is the duty of the hypervisor to
1397*4882a593Smuzhiyun * decide.
1398*4882a593Smuzhiyun */
1399*4882a593Smuzhiyun acpi_disable_cmcff = 1;
1400*4882a593Smuzhiyun #endif
1401*4882a593Smuzhiyun }
1402*4882a593Smuzhiyun
1403*4882a593Smuzhiyun if (!boot_params.screen_info.orig_video_isVGA)
1404*4882a593Smuzhiyun add_preferred_console("tty", 0, NULL);
1405*4882a593Smuzhiyun add_preferred_console("hvc", 0, NULL);
1406*4882a593Smuzhiyun if (boot_params.screen_info.orig_video_isVGA)
1407*4882a593Smuzhiyun add_preferred_console("tty", 0, NULL);
1408*4882a593Smuzhiyun
1409*4882a593Smuzhiyun #ifdef CONFIG_PCI
1410*4882a593Smuzhiyun /* PCI BIOS service won't work from a PV guest. */
1411*4882a593Smuzhiyun pci_probe &= ~PCI_PROBE_BIOS;
1412*4882a593Smuzhiyun #endif
1413*4882a593Smuzhiyun xen_raw_console_write("about to get started...\n");
1414*4882a593Smuzhiyun
1415*4882a593Smuzhiyun /* We need this for printk timestamps */
1416*4882a593Smuzhiyun xen_setup_runstate_info(0);
1417*4882a593Smuzhiyun
1418*4882a593Smuzhiyun xen_efi_init(&boot_params);
1419*4882a593Smuzhiyun
1420*4882a593Smuzhiyun /* Start the world */
1421*4882a593Smuzhiyun cr4_init_shadow(); /* 32b kernel does this in i386_start_kernel() */
1422*4882a593Smuzhiyun x86_64_start_reservations((char *)__pa_symbol(&boot_params));
1423*4882a593Smuzhiyun }
1424*4882a593Smuzhiyun
xen_cpu_up_prepare_pv(unsigned int cpu)1425*4882a593Smuzhiyun static int xen_cpu_up_prepare_pv(unsigned int cpu)
1426*4882a593Smuzhiyun {
1427*4882a593Smuzhiyun int rc;
1428*4882a593Smuzhiyun
1429*4882a593Smuzhiyun if (per_cpu(xen_vcpu, cpu) == NULL)
1430*4882a593Smuzhiyun return -ENODEV;
1431*4882a593Smuzhiyun
1432*4882a593Smuzhiyun xen_setup_timer(cpu);
1433*4882a593Smuzhiyun
1434*4882a593Smuzhiyun rc = xen_smp_intr_init(cpu);
1435*4882a593Smuzhiyun if (rc) {
1436*4882a593Smuzhiyun WARN(1, "xen_smp_intr_init() for CPU %d failed: %d\n",
1437*4882a593Smuzhiyun cpu, rc);
1438*4882a593Smuzhiyun return rc;
1439*4882a593Smuzhiyun }
1440*4882a593Smuzhiyun
1441*4882a593Smuzhiyun rc = xen_smp_intr_init_pv(cpu);
1442*4882a593Smuzhiyun if (rc) {
1443*4882a593Smuzhiyun WARN(1, "xen_smp_intr_init_pv() for CPU %d failed: %d\n",
1444*4882a593Smuzhiyun cpu, rc);
1445*4882a593Smuzhiyun return rc;
1446*4882a593Smuzhiyun }
1447*4882a593Smuzhiyun
1448*4882a593Smuzhiyun return 0;
1449*4882a593Smuzhiyun }
1450*4882a593Smuzhiyun
xen_cpu_dead_pv(unsigned int cpu)1451*4882a593Smuzhiyun static int xen_cpu_dead_pv(unsigned int cpu)
1452*4882a593Smuzhiyun {
1453*4882a593Smuzhiyun xen_smp_intr_free(cpu);
1454*4882a593Smuzhiyun xen_smp_intr_free_pv(cpu);
1455*4882a593Smuzhiyun
1456*4882a593Smuzhiyun xen_teardown_timer(cpu);
1457*4882a593Smuzhiyun
1458*4882a593Smuzhiyun return 0;
1459*4882a593Smuzhiyun }
1460*4882a593Smuzhiyun
xen_platform_pv(void)1461*4882a593Smuzhiyun static uint32_t __init xen_platform_pv(void)
1462*4882a593Smuzhiyun {
1463*4882a593Smuzhiyun if (xen_pv_domain())
1464*4882a593Smuzhiyun return xen_cpuid_base();
1465*4882a593Smuzhiyun
1466*4882a593Smuzhiyun return 0;
1467*4882a593Smuzhiyun }
1468*4882a593Smuzhiyun
1469*4882a593Smuzhiyun const __initconst struct hypervisor_x86 x86_hyper_xen_pv = {
1470*4882a593Smuzhiyun .name = "Xen PV",
1471*4882a593Smuzhiyun .detect = xen_platform_pv,
1472*4882a593Smuzhiyun .type = X86_HYPER_XEN_PV,
1473*4882a593Smuzhiyun .runtime.pin_vcpu = xen_pin_vcpu,
1474*4882a593Smuzhiyun .ignore_nopv = true,
1475*4882a593Smuzhiyun };
1476