xref: /OK3568_Linux_fs/kernel/arch/x86/platform/uv/uv_irq.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * This file is subject to the terms and conditions of the GNU General Public
3*4882a593Smuzhiyun  * License.  See the file "COPYING" in the main directory of this archive
4*4882a593Smuzhiyun  * for more details.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * SGI UV IRQ functions
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Copyright (C) 2008 Silicon Graphics, Inc. All rights reserved.
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/export.h>
12*4882a593Smuzhiyun #include <linux/rbtree.h>
13*4882a593Smuzhiyun #include <linux/slab.h>
14*4882a593Smuzhiyun #include <linux/irq.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include <asm/irqdomain.h>
17*4882a593Smuzhiyun #include <asm/apic.h>
18*4882a593Smuzhiyun #include <asm/uv/uv_irq.h>
19*4882a593Smuzhiyun #include <asm/uv/uv_hub.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun /* MMR offset and pnode of hub sourcing interrupts for a given irq */
22*4882a593Smuzhiyun struct uv_irq_2_mmr_pnode {
23*4882a593Smuzhiyun 	unsigned long		offset;
24*4882a593Smuzhiyun 	int			pnode;
25*4882a593Smuzhiyun };
26*4882a593Smuzhiyun 
uv_program_mmr(struct irq_cfg * cfg,struct uv_irq_2_mmr_pnode * info)27*4882a593Smuzhiyun static void uv_program_mmr(struct irq_cfg *cfg, struct uv_irq_2_mmr_pnode *info)
28*4882a593Smuzhiyun {
29*4882a593Smuzhiyun 	unsigned long mmr_value;
30*4882a593Smuzhiyun 	struct uv_IO_APIC_route_entry *entry;
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct uv_IO_APIC_route_entry) !=
33*4882a593Smuzhiyun 		     sizeof(unsigned long));
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun 	mmr_value = 0;
36*4882a593Smuzhiyun 	entry = (struct uv_IO_APIC_route_entry *)&mmr_value;
37*4882a593Smuzhiyun 	entry->vector		= cfg->vector;
38*4882a593Smuzhiyun 	entry->delivery_mode	= apic->irq_delivery_mode;
39*4882a593Smuzhiyun 	entry->dest_mode	= apic->irq_dest_mode;
40*4882a593Smuzhiyun 	entry->polarity		= 0;
41*4882a593Smuzhiyun 	entry->trigger		= 0;
42*4882a593Smuzhiyun 	entry->mask		= 0;
43*4882a593Smuzhiyun 	entry->dest		= cfg->dest_apicid;
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun 	uv_write_global_mmr64(info->pnode, info->offset, mmr_value);
46*4882a593Smuzhiyun }
47*4882a593Smuzhiyun 
uv_noop(struct irq_data * data)48*4882a593Smuzhiyun static void uv_noop(struct irq_data *data) { }
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun static int
uv_set_irq_affinity(struct irq_data * data,const struct cpumask * mask,bool force)51*4882a593Smuzhiyun uv_set_irq_affinity(struct irq_data *data, const struct cpumask *mask,
52*4882a593Smuzhiyun 		    bool force)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun 	struct irq_data *parent = data->parent_data;
55*4882a593Smuzhiyun 	struct irq_cfg *cfg = irqd_cfg(data);
56*4882a593Smuzhiyun 	int ret;
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun 	ret = parent->chip->irq_set_affinity(parent, mask, force);
59*4882a593Smuzhiyun 	if (ret >= 0) {
60*4882a593Smuzhiyun 		uv_program_mmr(cfg, data->chip_data);
61*4882a593Smuzhiyun 		send_cleanup_vector(cfg);
62*4882a593Smuzhiyun 	}
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	return ret;
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun static struct irq_chip uv_irq_chip = {
68*4882a593Smuzhiyun 	.name			= "UV-CORE",
69*4882a593Smuzhiyun 	.irq_mask		= uv_noop,
70*4882a593Smuzhiyun 	.irq_unmask		= uv_noop,
71*4882a593Smuzhiyun 	.irq_eoi		= apic_ack_irq,
72*4882a593Smuzhiyun 	.irq_set_affinity	= uv_set_irq_affinity,
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun 
uv_domain_alloc(struct irq_domain * domain,unsigned int virq,unsigned int nr_irqs,void * arg)75*4882a593Smuzhiyun static int uv_domain_alloc(struct irq_domain *domain, unsigned int virq,
76*4882a593Smuzhiyun 			   unsigned int nr_irqs, void *arg)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun 	struct uv_irq_2_mmr_pnode *chip_data;
79*4882a593Smuzhiyun 	struct irq_alloc_info *info = arg;
80*4882a593Smuzhiyun 	struct irq_data *irq_data = irq_domain_get_irq_data(domain, virq);
81*4882a593Smuzhiyun 	int ret;
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	if (nr_irqs > 1 || !info || info->type != X86_IRQ_ALLOC_TYPE_UV)
84*4882a593Smuzhiyun 		return -EINVAL;
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	chip_data = kmalloc_node(sizeof(*chip_data), GFP_KERNEL,
87*4882a593Smuzhiyun 				 irq_data_get_node(irq_data));
88*4882a593Smuzhiyun 	if (!chip_data)
89*4882a593Smuzhiyun 		return -ENOMEM;
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	ret = irq_domain_alloc_irqs_parent(domain, virq, nr_irqs, arg);
92*4882a593Smuzhiyun 	if (ret >= 0) {
93*4882a593Smuzhiyun 		if (info->uv.limit == UV_AFFINITY_CPU)
94*4882a593Smuzhiyun 			irq_set_status_flags(virq, IRQ_NO_BALANCING);
95*4882a593Smuzhiyun 		else
96*4882a593Smuzhiyun 			irq_set_status_flags(virq, IRQ_MOVE_PCNTXT);
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 		chip_data->pnode = uv_blade_to_pnode(info->uv.blade);
99*4882a593Smuzhiyun 		chip_data->offset = info->uv.offset;
100*4882a593Smuzhiyun 		irq_domain_set_info(domain, virq, virq, &uv_irq_chip, chip_data,
101*4882a593Smuzhiyun 				    handle_percpu_irq, NULL, info->uv.name);
102*4882a593Smuzhiyun 	} else {
103*4882a593Smuzhiyun 		kfree(chip_data);
104*4882a593Smuzhiyun 	}
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	return ret;
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun 
uv_domain_free(struct irq_domain * domain,unsigned int virq,unsigned int nr_irqs)109*4882a593Smuzhiyun static void uv_domain_free(struct irq_domain *domain, unsigned int virq,
110*4882a593Smuzhiyun 			   unsigned int nr_irqs)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun 	struct irq_data *irq_data = irq_domain_get_irq_data(domain, virq);
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	BUG_ON(nr_irqs != 1);
115*4882a593Smuzhiyun 	kfree(irq_data->chip_data);
116*4882a593Smuzhiyun 	irq_clear_status_flags(virq, IRQ_MOVE_PCNTXT);
117*4882a593Smuzhiyun 	irq_clear_status_flags(virq, IRQ_NO_BALANCING);
118*4882a593Smuzhiyun 	irq_domain_free_irqs_top(domain, virq, nr_irqs);
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun /*
122*4882a593Smuzhiyun  * Re-target the irq to the specified CPU and enable the specified MMR located
123*4882a593Smuzhiyun  * on the specified blade to allow the sending of MSIs to the specified CPU.
124*4882a593Smuzhiyun  */
uv_domain_activate(struct irq_domain * domain,struct irq_data * irq_data,bool reserve)125*4882a593Smuzhiyun static int uv_domain_activate(struct irq_domain *domain,
126*4882a593Smuzhiyun 			      struct irq_data *irq_data, bool reserve)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun 	uv_program_mmr(irqd_cfg(irq_data), irq_data->chip_data);
129*4882a593Smuzhiyun 	return 0;
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun /*
133*4882a593Smuzhiyun  * Disable the specified MMR located on the specified blade so that MSIs are
134*4882a593Smuzhiyun  * longer allowed to be sent.
135*4882a593Smuzhiyun  */
uv_domain_deactivate(struct irq_domain * domain,struct irq_data * irq_data)136*4882a593Smuzhiyun static void uv_domain_deactivate(struct irq_domain *domain,
137*4882a593Smuzhiyun 				 struct irq_data *irq_data)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun 	unsigned long mmr_value;
140*4882a593Smuzhiyun 	struct uv_IO_APIC_route_entry *entry;
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	mmr_value = 0;
143*4882a593Smuzhiyun 	entry = (struct uv_IO_APIC_route_entry *)&mmr_value;
144*4882a593Smuzhiyun 	entry->mask = 1;
145*4882a593Smuzhiyun 	uv_program_mmr(irqd_cfg(irq_data), irq_data->chip_data);
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun static const struct irq_domain_ops uv_domain_ops = {
149*4882a593Smuzhiyun 	.alloc		= uv_domain_alloc,
150*4882a593Smuzhiyun 	.free		= uv_domain_free,
151*4882a593Smuzhiyun 	.activate	= uv_domain_activate,
152*4882a593Smuzhiyun 	.deactivate	= uv_domain_deactivate,
153*4882a593Smuzhiyun };
154*4882a593Smuzhiyun 
uv_get_irq_domain(void)155*4882a593Smuzhiyun static struct irq_domain *uv_get_irq_domain(void)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun 	static struct irq_domain *uv_domain;
158*4882a593Smuzhiyun 	static DEFINE_MUTEX(uv_lock);
159*4882a593Smuzhiyun 	struct fwnode_handle *fn;
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	mutex_lock(&uv_lock);
162*4882a593Smuzhiyun 	if (uv_domain)
163*4882a593Smuzhiyun 		goto out;
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	fn = irq_domain_alloc_named_fwnode("UV-CORE");
166*4882a593Smuzhiyun 	if (!fn)
167*4882a593Smuzhiyun 		goto out;
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	uv_domain = irq_domain_create_tree(fn, &uv_domain_ops, NULL);
170*4882a593Smuzhiyun 	if (uv_domain)
171*4882a593Smuzhiyun 		uv_domain->parent = x86_vector_domain;
172*4882a593Smuzhiyun 	else
173*4882a593Smuzhiyun 		irq_domain_free_fwnode(fn);
174*4882a593Smuzhiyun out:
175*4882a593Smuzhiyun 	mutex_unlock(&uv_lock);
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	return uv_domain;
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun /*
181*4882a593Smuzhiyun  * Set up a mapping of an available irq and vector, and enable the specified
182*4882a593Smuzhiyun  * MMR that defines the MSI that is to be sent to the specified CPU when an
183*4882a593Smuzhiyun  * interrupt is raised.
184*4882a593Smuzhiyun  */
uv_setup_irq(char * irq_name,int cpu,int mmr_blade,unsigned long mmr_offset,int limit)185*4882a593Smuzhiyun int uv_setup_irq(char *irq_name, int cpu, int mmr_blade,
186*4882a593Smuzhiyun 		 unsigned long mmr_offset, int limit)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun 	struct irq_alloc_info info;
189*4882a593Smuzhiyun 	struct irq_domain *domain = uv_get_irq_domain();
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	if (!domain)
192*4882a593Smuzhiyun 		return -ENOMEM;
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	init_irq_alloc_info(&info, cpumask_of(cpu));
195*4882a593Smuzhiyun 	info.type = X86_IRQ_ALLOC_TYPE_UV;
196*4882a593Smuzhiyun 	info.uv.limit = limit;
197*4882a593Smuzhiyun 	info.uv.blade = mmr_blade;
198*4882a593Smuzhiyun 	info.uv.offset = mmr_offset;
199*4882a593Smuzhiyun 	info.uv.name = irq_name;
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	return irq_domain_alloc_irqs(domain, 1,
202*4882a593Smuzhiyun 				     uv_blade_to_memory_nid(mmr_blade), &info);
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(uv_setup_irq);
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun /*
207*4882a593Smuzhiyun  * Tear down a mapping of an irq and vector, and disable the specified MMR that
208*4882a593Smuzhiyun  * defined the MSI that was to be sent to the specified CPU when an interrupt
209*4882a593Smuzhiyun  * was raised.
210*4882a593Smuzhiyun  *
211*4882a593Smuzhiyun  * Set mmr_blade and mmr_offset to what was passed in on uv_setup_irq().
212*4882a593Smuzhiyun  */
uv_teardown_irq(unsigned int irq)213*4882a593Smuzhiyun void uv_teardown_irq(unsigned int irq)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun 	irq_domain_free_irqs(irq, 1);
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(uv_teardown_irq);
218