xref: /OK3568_Linux_fs/kernel/arch/x86/platform/intel/iosf_mbi.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * IOSF-SB MailBox Interface Driver
4*4882a593Smuzhiyun  * Copyright (c) 2013, Intel Corporation.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * The IOSF-SB is a fabric bus available on Atom based SOC's that uses a
7*4882a593Smuzhiyun  * mailbox interface (MBI) to communicate with multiple devices. This
8*4882a593Smuzhiyun  * driver implements access to this interface for those platforms that can
9*4882a593Smuzhiyun  * enumerate the device using PCI.
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/delay.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/init.h>
15*4882a593Smuzhiyun #include <linux/spinlock.h>
16*4882a593Smuzhiyun #include <linux/pci.h>
17*4882a593Smuzhiyun #include <linux/debugfs.h>
18*4882a593Smuzhiyun #include <linux/capability.h>
19*4882a593Smuzhiyun #include <linux/pm_qos.h>
20*4882a593Smuzhiyun #include <linux/wait.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #include <asm/iosf_mbi.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_BAYTRAIL		0x0F00
25*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_BRASWELL		0x2280
26*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_QUARK_X1000		0x0958
27*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_TANGIER		0x1170
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun static struct pci_dev *mbi_pdev;
30*4882a593Smuzhiyun static DEFINE_SPINLOCK(iosf_mbi_lock);
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun /**************** Generic iosf_mbi access helpers ****************/
33*4882a593Smuzhiyun 
iosf_mbi_form_mcr(u8 op,u8 port,u8 offset)34*4882a593Smuzhiyun static inline u32 iosf_mbi_form_mcr(u8 op, u8 port, u8 offset)
35*4882a593Smuzhiyun {
36*4882a593Smuzhiyun 	return (op << 24) | (port << 16) | (offset << 8) | MBI_ENABLE;
37*4882a593Smuzhiyun }
38*4882a593Smuzhiyun 
iosf_mbi_pci_read_mdr(u32 mcrx,u32 mcr,u32 * mdr)39*4882a593Smuzhiyun static int iosf_mbi_pci_read_mdr(u32 mcrx, u32 mcr, u32 *mdr)
40*4882a593Smuzhiyun {
41*4882a593Smuzhiyun 	int result;
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun 	if (!mbi_pdev)
44*4882a593Smuzhiyun 		return -ENODEV;
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun 	if (mcrx) {
47*4882a593Smuzhiyun 		result = pci_write_config_dword(mbi_pdev, MBI_MCRX_OFFSET,
48*4882a593Smuzhiyun 						mcrx);
49*4882a593Smuzhiyun 		if (result < 0)
50*4882a593Smuzhiyun 			goto fail_read;
51*4882a593Smuzhiyun 	}
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun 	result = pci_write_config_dword(mbi_pdev, MBI_MCR_OFFSET, mcr);
54*4882a593Smuzhiyun 	if (result < 0)
55*4882a593Smuzhiyun 		goto fail_read;
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 	result = pci_read_config_dword(mbi_pdev, MBI_MDR_OFFSET, mdr);
58*4882a593Smuzhiyun 	if (result < 0)
59*4882a593Smuzhiyun 		goto fail_read;
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 	return 0;
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun fail_read:
64*4882a593Smuzhiyun 	dev_err(&mbi_pdev->dev, "PCI config access failed with %d\n", result);
65*4882a593Smuzhiyun 	return result;
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun 
iosf_mbi_pci_write_mdr(u32 mcrx,u32 mcr,u32 mdr)68*4882a593Smuzhiyun static int iosf_mbi_pci_write_mdr(u32 mcrx, u32 mcr, u32 mdr)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun 	int result;
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	if (!mbi_pdev)
73*4882a593Smuzhiyun 		return -ENODEV;
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	result = pci_write_config_dword(mbi_pdev, MBI_MDR_OFFSET, mdr);
76*4882a593Smuzhiyun 	if (result < 0)
77*4882a593Smuzhiyun 		goto fail_write;
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	if (mcrx) {
80*4882a593Smuzhiyun 		result = pci_write_config_dword(mbi_pdev, MBI_MCRX_OFFSET,
81*4882a593Smuzhiyun 						mcrx);
82*4882a593Smuzhiyun 		if (result < 0)
83*4882a593Smuzhiyun 			goto fail_write;
84*4882a593Smuzhiyun 	}
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	result = pci_write_config_dword(mbi_pdev, MBI_MCR_OFFSET, mcr);
87*4882a593Smuzhiyun 	if (result < 0)
88*4882a593Smuzhiyun 		goto fail_write;
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	return 0;
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun fail_write:
93*4882a593Smuzhiyun 	dev_err(&mbi_pdev->dev, "PCI config access failed with %d\n", result);
94*4882a593Smuzhiyun 	return result;
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun 
iosf_mbi_read(u8 port,u8 opcode,u32 offset,u32 * mdr)97*4882a593Smuzhiyun int iosf_mbi_read(u8 port, u8 opcode, u32 offset, u32 *mdr)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun 	u32 mcr, mcrx;
100*4882a593Smuzhiyun 	unsigned long flags;
101*4882a593Smuzhiyun 	int ret;
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	/* Access to the GFX unit is handled by GPU code */
104*4882a593Smuzhiyun 	if (port == BT_MBI_UNIT_GFX) {
105*4882a593Smuzhiyun 		WARN_ON(1);
106*4882a593Smuzhiyun 		return -EPERM;
107*4882a593Smuzhiyun 	}
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	mcr = iosf_mbi_form_mcr(opcode, port, offset & MBI_MASK_LO);
110*4882a593Smuzhiyun 	mcrx = offset & MBI_MASK_HI;
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	spin_lock_irqsave(&iosf_mbi_lock, flags);
113*4882a593Smuzhiyun 	ret = iosf_mbi_pci_read_mdr(mcrx, mcr, mdr);
114*4882a593Smuzhiyun 	spin_unlock_irqrestore(&iosf_mbi_lock, flags);
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	return ret;
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun EXPORT_SYMBOL(iosf_mbi_read);
119*4882a593Smuzhiyun 
iosf_mbi_write(u8 port,u8 opcode,u32 offset,u32 mdr)120*4882a593Smuzhiyun int iosf_mbi_write(u8 port, u8 opcode, u32 offset, u32 mdr)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun 	u32 mcr, mcrx;
123*4882a593Smuzhiyun 	unsigned long flags;
124*4882a593Smuzhiyun 	int ret;
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	/* Access to the GFX unit is handled by GPU code */
127*4882a593Smuzhiyun 	if (port == BT_MBI_UNIT_GFX) {
128*4882a593Smuzhiyun 		WARN_ON(1);
129*4882a593Smuzhiyun 		return -EPERM;
130*4882a593Smuzhiyun 	}
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	mcr = iosf_mbi_form_mcr(opcode, port, offset & MBI_MASK_LO);
133*4882a593Smuzhiyun 	mcrx = offset & MBI_MASK_HI;
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	spin_lock_irqsave(&iosf_mbi_lock, flags);
136*4882a593Smuzhiyun 	ret = iosf_mbi_pci_write_mdr(mcrx, mcr, mdr);
137*4882a593Smuzhiyun 	spin_unlock_irqrestore(&iosf_mbi_lock, flags);
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	return ret;
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun EXPORT_SYMBOL(iosf_mbi_write);
142*4882a593Smuzhiyun 
iosf_mbi_modify(u8 port,u8 opcode,u32 offset,u32 mdr,u32 mask)143*4882a593Smuzhiyun int iosf_mbi_modify(u8 port, u8 opcode, u32 offset, u32 mdr, u32 mask)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun 	u32 mcr, mcrx;
146*4882a593Smuzhiyun 	u32 value;
147*4882a593Smuzhiyun 	unsigned long flags;
148*4882a593Smuzhiyun 	int ret;
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	/* Access to the GFX unit is handled by GPU code */
151*4882a593Smuzhiyun 	if (port == BT_MBI_UNIT_GFX) {
152*4882a593Smuzhiyun 		WARN_ON(1);
153*4882a593Smuzhiyun 		return -EPERM;
154*4882a593Smuzhiyun 	}
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	mcr = iosf_mbi_form_mcr(opcode, port, offset & MBI_MASK_LO);
157*4882a593Smuzhiyun 	mcrx = offset & MBI_MASK_HI;
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	spin_lock_irqsave(&iosf_mbi_lock, flags);
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	/* Read current mdr value */
162*4882a593Smuzhiyun 	ret = iosf_mbi_pci_read_mdr(mcrx, mcr & MBI_RD_MASK, &value);
163*4882a593Smuzhiyun 	if (ret < 0) {
164*4882a593Smuzhiyun 		spin_unlock_irqrestore(&iosf_mbi_lock, flags);
165*4882a593Smuzhiyun 		return ret;
166*4882a593Smuzhiyun 	}
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	/* Apply mask */
169*4882a593Smuzhiyun 	value &= ~mask;
170*4882a593Smuzhiyun 	mdr &= mask;
171*4882a593Smuzhiyun 	value |= mdr;
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	/* Write back */
174*4882a593Smuzhiyun 	ret = iosf_mbi_pci_write_mdr(mcrx, mcr | MBI_WR_MASK, value);
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	spin_unlock_irqrestore(&iosf_mbi_lock, flags);
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	return ret;
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun EXPORT_SYMBOL(iosf_mbi_modify);
181*4882a593Smuzhiyun 
iosf_mbi_available(void)182*4882a593Smuzhiyun bool iosf_mbi_available(void)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun 	/* Mbi isn't hot-pluggable. No remove routine is provided */
185*4882a593Smuzhiyun 	return mbi_pdev;
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun EXPORT_SYMBOL(iosf_mbi_available);
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun /*
190*4882a593Smuzhiyun  **************** P-Unit/kernel shared I2C bus arbritration ****************
191*4882a593Smuzhiyun  *
192*4882a593Smuzhiyun  * Some Bay Trail and Cherry Trail devices have the P-Unit and us (the kernel)
193*4882a593Smuzhiyun  * share a single I2C bus to the PMIC. Below are helpers to arbitrate the
194*4882a593Smuzhiyun  * accesses between the kernel and the P-Unit.
195*4882a593Smuzhiyun  *
196*4882a593Smuzhiyun  * See arch/x86/include/asm/iosf_mbi.h for kernel-doc text for each function.
197*4882a593Smuzhiyun  */
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun #define SEMAPHORE_TIMEOUT		500
200*4882a593Smuzhiyun #define PUNIT_SEMAPHORE_BYT		0x7
201*4882a593Smuzhiyun #define PUNIT_SEMAPHORE_CHT		0x10e
202*4882a593Smuzhiyun #define PUNIT_SEMAPHORE_BIT		BIT(0)
203*4882a593Smuzhiyun #define PUNIT_SEMAPHORE_ACQUIRE		BIT(1)
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun static DEFINE_MUTEX(iosf_mbi_pmic_access_mutex);
206*4882a593Smuzhiyun static BLOCKING_NOTIFIER_HEAD(iosf_mbi_pmic_bus_access_notifier);
207*4882a593Smuzhiyun static DECLARE_WAIT_QUEUE_HEAD(iosf_mbi_pmic_access_waitq);
208*4882a593Smuzhiyun static u32 iosf_mbi_pmic_punit_access_count;
209*4882a593Smuzhiyun static u32 iosf_mbi_pmic_i2c_access_count;
210*4882a593Smuzhiyun static u32 iosf_mbi_sem_address;
211*4882a593Smuzhiyun static unsigned long iosf_mbi_sem_acquired;
212*4882a593Smuzhiyun static struct pm_qos_request iosf_mbi_pm_qos;
213*4882a593Smuzhiyun 
iosf_mbi_punit_acquire(void)214*4882a593Smuzhiyun void iosf_mbi_punit_acquire(void)
215*4882a593Smuzhiyun {
216*4882a593Smuzhiyun 	/* Wait for any I2C PMIC accesses from in kernel drivers to finish. */
217*4882a593Smuzhiyun 	mutex_lock(&iosf_mbi_pmic_access_mutex);
218*4882a593Smuzhiyun 	while (iosf_mbi_pmic_i2c_access_count != 0) {
219*4882a593Smuzhiyun 		mutex_unlock(&iosf_mbi_pmic_access_mutex);
220*4882a593Smuzhiyun 		wait_event(iosf_mbi_pmic_access_waitq,
221*4882a593Smuzhiyun 			   iosf_mbi_pmic_i2c_access_count == 0);
222*4882a593Smuzhiyun 		mutex_lock(&iosf_mbi_pmic_access_mutex);
223*4882a593Smuzhiyun 	}
224*4882a593Smuzhiyun 	/*
225*4882a593Smuzhiyun 	 * We do not need to do anything to allow the PUNIT to safely access
226*4882a593Smuzhiyun 	 * the PMIC, other then block in kernel accesses to the PMIC.
227*4882a593Smuzhiyun 	 */
228*4882a593Smuzhiyun 	iosf_mbi_pmic_punit_access_count++;
229*4882a593Smuzhiyun 	mutex_unlock(&iosf_mbi_pmic_access_mutex);
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun EXPORT_SYMBOL(iosf_mbi_punit_acquire);
232*4882a593Smuzhiyun 
iosf_mbi_punit_release(void)233*4882a593Smuzhiyun void iosf_mbi_punit_release(void)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun 	bool do_wakeup;
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	mutex_lock(&iosf_mbi_pmic_access_mutex);
238*4882a593Smuzhiyun 	iosf_mbi_pmic_punit_access_count--;
239*4882a593Smuzhiyun 	do_wakeup = iosf_mbi_pmic_punit_access_count == 0;
240*4882a593Smuzhiyun 	mutex_unlock(&iosf_mbi_pmic_access_mutex);
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	if (do_wakeup)
243*4882a593Smuzhiyun 		wake_up(&iosf_mbi_pmic_access_waitq);
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun EXPORT_SYMBOL(iosf_mbi_punit_release);
246*4882a593Smuzhiyun 
iosf_mbi_get_sem(u32 * sem)247*4882a593Smuzhiyun static int iosf_mbi_get_sem(u32 *sem)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun 	int ret;
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	ret = iosf_mbi_read(BT_MBI_UNIT_PMC, MBI_REG_READ,
252*4882a593Smuzhiyun 			    iosf_mbi_sem_address, sem);
253*4882a593Smuzhiyun 	if (ret) {
254*4882a593Smuzhiyun 		dev_err(&mbi_pdev->dev, "Error P-Unit semaphore read failed\n");
255*4882a593Smuzhiyun 		return ret;
256*4882a593Smuzhiyun 	}
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	*sem &= PUNIT_SEMAPHORE_BIT;
259*4882a593Smuzhiyun 	return 0;
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun 
iosf_mbi_reset_semaphore(void)262*4882a593Smuzhiyun static void iosf_mbi_reset_semaphore(void)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun 	if (iosf_mbi_modify(BT_MBI_UNIT_PMC, MBI_REG_READ,
265*4882a593Smuzhiyun 			    iosf_mbi_sem_address, 0, PUNIT_SEMAPHORE_BIT))
266*4882a593Smuzhiyun 		dev_err(&mbi_pdev->dev, "Error P-Unit semaphore reset failed\n");
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	cpu_latency_qos_update_request(&iosf_mbi_pm_qos, PM_QOS_DEFAULT_VALUE);
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	blocking_notifier_call_chain(&iosf_mbi_pmic_bus_access_notifier,
271*4882a593Smuzhiyun 				     MBI_PMIC_BUS_ACCESS_END, NULL);
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun /*
275*4882a593Smuzhiyun  * This function blocks P-Unit accesses to the PMIC I2C bus, so that kernel
276*4882a593Smuzhiyun  * I2C code, such as e.g. a fuel-gauge driver, can access it safely.
277*4882a593Smuzhiyun  *
278*4882a593Smuzhiyun  * This function may be called by I2C controller code while an I2C driver has
279*4882a593Smuzhiyun  * already blocked P-Unit accesses because it wants them blocked over multiple
280*4882a593Smuzhiyun  * i2c-transfers, for e.g. read-modify-write of an I2C client register.
281*4882a593Smuzhiyun  *
282*4882a593Smuzhiyun  * To allow safe PMIC i2c bus accesses this function takes the following steps:
283*4882a593Smuzhiyun  *
284*4882a593Smuzhiyun  * 1) Some code sends request to the P-Unit which make it access the PMIC
285*4882a593Smuzhiyun  *    I2C bus. Testing has shown that the P-Unit does not check its internal
286*4882a593Smuzhiyun  *    PMIC bus semaphore for these requests. Callers of these requests call
287*4882a593Smuzhiyun  *    iosf_mbi_punit_acquire()/_release() around their P-Unit accesses, these
288*4882a593Smuzhiyun  *    functions increase/decrease iosf_mbi_pmic_punit_access_count, so first
289*4882a593Smuzhiyun  *    we wait for iosf_mbi_pmic_punit_access_count to become 0.
290*4882a593Smuzhiyun  *
291*4882a593Smuzhiyun  * 2) Check iosf_mbi_pmic_i2c_access_count, if access has already
292*4882a593Smuzhiyun  *    been blocked by another caller, we only need to increment
293*4882a593Smuzhiyun  *    iosf_mbi_pmic_i2c_access_count and we can skip the other steps.
294*4882a593Smuzhiyun  *
295*4882a593Smuzhiyun  * 3) Some code makes such P-Unit requests from atomic contexts where it
296*4882a593Smuzhiyun  *    cannot call iosf_mbi_punit_acquire() as that may sleep.
297*4882a593Smuzhiyun  *    As the second step we call a notifier chain which allows any code
298*4882a593Smuzhiyun  *    needing P-Unit resources from atomic context to acquire them before
299*4882a593Smuzhiyun  *    we take control over the PMIC I2C bus.
300*4882a593Smuzhiyun  *
301*4882a593Smuzhiyun  * 4) When CPU cores enter C6 or C7 the P-Unit needs to talk to the PMIC
302*4882a593Smuzhiyun  *    if this happens while the kernel itself is accessing the PMIC I2C bus
303*4882a593Smuzhiyun  *    the SoC hangs.
304*4882a593Smuzhiyun  *    As the third step we call cpu_latency_qos_update_request() to disallow the
305*4882a593Smuzhiyun  *    CPU to enter C6 or C7.
306*4882a593Smuzhiyun  *
307*4882a593Smuzhiyun  * 5) The P-Unit has a PMIC bus semaphore which we can request to stop
308*4882a593Smuzhiyun  *    autonomous P-Unit tasks from accessing the PMIC I2C bus while we hold it.
309*4882a593Smuzhiyun  *    As the fourth and final step we request this semaphore and wait for our
310*4882a593Smuzhiyun  *    request to be acknowledged.
311*4882a593Smuzhiyun  */
iosf_mbi_block_punit_i2c_access(void)312*4882a593Smuzhiyun int iosf_mbi_block_punit_i2c_access(void)
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun 	unsigned long start, end;
315*4882a593Smuzhiyun 	int ret = 0;
316*4882a593Smuzhiyun 	u32 sem;
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	if (WARN_ON(!mbi_pdev || !iosf_mbi_sem_address))
319*4882a593Smuzhiyun 		return -ENXIO;
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	mutex_lock(&iosf_mbi_pmic_access_mutex);
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	while (iosf_mbi_pmic_punit_access_count != 0) {
324*4882a593Smuzhiyun 		mutex_unlock(&iosf_mbi_pmic_access_mutex);
325*4882a593Smuzhiyun 		wait_event(iosf_mbi_pmic_access_waitq,
326*4882a593Smuzhiyun 			   iosf_mbi_pmic_punit_access_count == 0);
327*4882a593Smuzhiyun 		mutex_lock(&iosf_mbi_pmic_access_mutex);
328*4882a593Smuzhiyun 	}
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	if (iosf_mbi_pmic_i2c_access_count > 0)
331*4882a593Smuzhiyun 		goto success;
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	blocking_notifier_call_chain(&iosf_mbi_pmic_bus_access_notifier,
334*4882a593Smuzhiyun 				     MBI_PMIC_BUS_ACCESS_BEGIN, NULL);
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	/*
337*4882a593Smuzhiyun 	 * Disallow the CPU to enter C6 or C7 state, entering these states
338*4882a593Smuzhiyun 	 * requires the P-Unit to talk to the PMIC and if this happens while
339*4882a593Smuzhiyun 	 * we're holding the semaphore, the SoC hangs.
340*4882a593Smuzhiyun 	 */
341*4882a593Smuzhiyun 	cpu_latency_qos_update_request(&iosf_mbi_pm_qos, 0);
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	/* host driver writes to side band semaphore register */
344*4882a593Smuzhiyun 	ret = iosf_mbi_write(BT_MBI_UNIT_PMC, MBI_REG_WRITE,
345*4882a593Smuzhiyun 			     iosf_mbi_sem_address, PUNIT_SEMAPHORE_ACQUIRE);
346*4882a593Smuzhiyun 	if (ret) {
347*4882a593Smuzhiyun 		dev_err(&mbi_pdev->dev, "Error P-Unit semaphore request failed\n");
348*4882a593Smuzhiyun 		goto error;
349*4882a593Smuzhiyun 	}
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	/* host driver waits for bit 0 to be set in semaphore register */
352*4882a593Smuzhiyun 	start = jiffies;
353*4882a593Smuzhiyun 	end = start + msecs_to_jiffies(SEMAPHORE_TIMEOUT);
354*4882a593Smuzhiyun 	do {
355*4882a593Smuzhiyun 		ret = iosf_mbi_get_sem(&sem);
356*4882a593Smuzhiyun 		if (!ret && sem) {
357*4882a593Smuzhiyun 			iosf_mbi_sem_acquired = jiffies;
358*4882a593Smuzhiyun 			dev_dbg(&mbi_pdev->dev, "P-Unit semaphore acquired after %ums\n",
359*4882a593Smuzhiyun 				jiffies_to_msecs(jiffies - start));
360*4882a593Smuzhiyun 			goto success;
361*4882a593Smuzhiyun 		}
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 		usleep_range(1000, 2000);
364*4882a593Smuzhiyun 	} while (time_before(jiffies, end));
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	ret = -ETIMEDOUT;
367*4882a593Smuzhiyun 	dev_err(&mbi_pdev->dev, "Error P-Unit semaphore timed out, resetting\n");
368*4882a593Smuzhiyun error:
369*4882a593Smuzhiyun 	iosf_mbi_reset_semaphore();
370*4882a593Smuzhiyun 	if (!iosf_mbi_get_sem(&sem))
371*4882a593Smuzhiyun 		dev_err(&mbi_pdev->dev, "P-Unit semaphore: %d\n", sem);
372*4882a593Smuzhiyun success:
373*4882a593Smuzhiyun 	if (!WARN_ON(ret))
374*4882a593Smuzhiyun 		iosf_mbi_pmic_i2c_access_count++;
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	mutex_unlock(&iosf_mbi_pmic_access_mutex);
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	return ret;
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun EXPORT_SYMBOL(iosf_mbi_block_punit_i2c_access);
381*4882a593Smuzhiyun 
iosf_mbi_unblock_punit_i2c_access(void)382*4882a593Smuzhiyun void iosf_mbi_unblock_punit_i2c_access(void)
383*4882a593Smuzhiyun {
384*4882a593Smuzhiyun 	bool do_wakeup = false;
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	mutex_lock(&iosf_mbi_pmic_access_mutex);
387*4882a593Smuzhiyun 	iosf_mbi_pmic_i2c_access_count--;
388*4882a593Smuzhiyun 	if (iosf_mbi_pmic_i2c_access_count == 0) {
389*4882a593Smuzhiyun 		iosf_mbi_reset_semaphore();
390*4882a593Smuzhiyun 		dev_dbg(&mbi_pdev->dev, "punit semaphore held for %ums\n",
391*4882a593Smuzhiyun 			jiffies_to_msecs(jiffies - iosf_mbi_sem_acquired));
392*4882a593Smuzhiyun 		do_wakeup = true;
393*4882a593Smuzhiyun 	}
394*4882a593Smuzhiyun 	mutex_unlock(&iosf_mbi_pmic_access_mutex);
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	if (do_wakeup)
397*4882a593Smuzhiyun 		wake_up(&iosf_mbi_pmic_access_waitq);
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun EXPORT_SYMBOL(iosf_mbi_unblock_punit_i2c_access);
400*4882a593Smuzhiyun 
iosf_mbi_register_pmic_bus_access_notifier(struct notifier_block * nb)401*4882a593Smuzhiyun int iosf_mbi_register_pmic_bus_access_notifier(struct notifier_block *nb)
402*4882a593Smuzhiyun {
403*4882a593Smuzhiyun 	int ret;
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 	/* Wait for the bus to go inactive before registering */
406*4882a593Smuzhiyun 	iosf_mbi_punit_acquire();
407*4882a593Smuzhiyun 	ret = blocking_notifier_chain_register(
408*4882a593Smuzhiyun 				&iosf_mbi_pmic_bus_access_notifier, nb);
409*4882a593Smuzhiyun 	iosf_mbi_punit_release();
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	return ret;
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun EXPORT_SYMBOL(iosf_mbi_register_pmic_bus_access_notifier);
414*4882a593Smuzhiyun 
iosf_mbi_unregister_pmic_bus_access_notifier_unlocked(struct notifier_block * nb)415*4882a593Smuzhiyun int iosf_mbi_unregister_pmic_bus_access_notifier_unlocked(
416*4882a593Smuzhiyun 	struct notifier_block *nb)
417*4882a593Smuzhiyun {
418*4882a593Smuzhiyun 	iosf_mbi_assert_punit_acquired();
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	return blocking_notifier_chain_unregister(
421*4882a593Smuzhiyun 				&iosf_mbi_pmic_bus_access_notifier, nb);
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun EXPORT_SYMBOL(iosf_mbi_unregister_pmic_bus_access_notifier_unlocked);
424*4882a593Smuzhiyun 
iosf_mbi_unregister_pmic_bus_access_notifier(struct notifier_block * nb)425*4882a593Smuzhiyun int iosf_mbi_unregister_pmic_bus_access_notifier(struct notifier_block *nb)
426*4882a593Smuzhiyun {
427*4882a593Smuzhiyun 	int ret;
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	/* Wait for the bus to go inactive before unregistering */
430*4882a593Smuzhiyun 	iosf_mbi_punit_acquire();
431*4882a593Smuzhiyun 	ret = iosf_mbi_unregister_pmic_bus_access_notifier_unlocked(nb);
432*4882a593Smuzhiyun 	iosf_mbi_punit_release();
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	return ret;
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun EXPORT_SYMBOL(iosf_mbi_unregister_pmic_bus_access_notifier);
437*4882a593Smuzhiyun 
iosf_mbi_assert_punit_acquired(void)438*4882a593Smuzhiyun void iosf_mbi_assert_punit_acquired(void)
439*4882a593Smuzhiyun {
440*4882a593Smuzhiyun 	WARN_ON(iosf_mbi_pmic_punit_access_count == 0);
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun EXPORT_SYMBOL(iosf_mbi_assert_punit_acquired);
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun /**************** iosf_mbi debug code ****************/
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun #ifdef CONFIG_IOSF_MBI_DEBUG
447*4882a593Smuzhiyun static u32	dbg_mdr;
448*4882a593Smuzhiyun static u32	dbg_mcr;
449*4882a593Smuzhiyun static u32	dbg_mcrx;
450*4882a593Smuzhiyun 
mcr_get(void * data,u64 * val)451*4882a593Smuzhiyun static int mcr_get(void *data, u64 *val)
452*4882a593Smuzhiyun {
453*4882a593Smuzhiyun 	*val = *(u32 *)data;
454*4882a593Smuzhiyun 	return 0;
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun 
mcr_set(void * data,u64 val)457*4882a593Smuzhiyun static int mcr_set(void *data, u64 val)
458*4882a593Smuzhiyun {
459*4882a593Smuzhiyun 	u8 command = ((u32)val & 0xFF000000) >> 24,
460*4882a593Smuzhiyun 	   port	   = ((u32)val & 0x00FF0000) >> 16,
461*4882a593Smuzhiyun 	   offset  = ((u32)val & 0x0000FF00) >> 8;
462*4882a593Smuzhiyun 	int err;
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	*(u32 *)data = val;
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	if (!capable(CAP_SYS_RAWIO))
467*4882a593Smuzhiyun 		return -EACCES;
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	if (command & 1u)
470*4882a593Smuzhiyun 		err = iosf_mbi_write(port,
471*4882a593Smuzhiyun 			       command,
472*4882a593Smuzhiyun 			       dbg_mcrx | offset,
473*4882a593Smuzhiyun 			       dbg_mdr);
474*4882a593Smuzhiyun 	else
475*4882a593Smuzhiyun 		err = iosf_mbi_read(port,
476*4882a593Smuzhiyun 			      command,
477*4882a593Smuzhiyun 			      dbg_mcrx | offset,
478*4882a593Smuzhiyun 			      &dbg_mdr);
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	return err;
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun DEFINE_SIMPLE_ATTRIBUTE(iosf_mcr_fops, mcr_get, mcr_set , "%llx\n");
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun static struct dentry *iosf_dbg;
485*4882a593Smuzhiyun 
iosf_sideband_debug_init(void)486*4882a593Smuzhiyun static void iosf_sideband_debug_init(void)
487*4882a593Smuzhiyun {
488*4882a593Smuzhiyun 	iosf_dbg = debugfs_create_dir("iosf_sb", NULL);
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 	/* mdr */
491*4882a593Smuzhiyun 	debugfs_create_x32("mdr", 0660, iosf_dbg, &dbg_mdr);
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 	/* mcrx */
494*4882a593Smuzhiyun 	debugfs_create_x32("mcrx", 0660, iosf_dbg, &dbg_mcrx);
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	/* mcr - initiates mailbox tranaction */
497*4882a593Smuzhiyun 	debugfs_create_file("mcr", 0660, iosf_dbg, &dbg_mcr, &iosf_mcr_fops);
498*4882a593Smuzhiyun }
499*4882a593Smuzhiyun 
iosf_debugfs_init(void)500*4882a593Smuzhiyun static void iosf_debugfs_init(void)
501*4882a593Smuzhiyun {
502*4882a593Smuzhiyun 	iosf_sideband_debug_init();
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun 
iosf_debugfs_remove(void)505*4882a593Smuzhiyun static void iosf_debugfs_remove(void)
506*4882a593Smuzhiyun {
507*4882a593Smuzhiyun 	debugfs_remove_recursive(iosf_dbg);
508*4882a593Smuzhiyun }
509*4882a593Smuzhiyun #else
iosf_debugfs_init(void)510*4882a593Smuzhiyun static inline void iosf_debugfs_init(void) { }
iosf_debugfs_remove(void)511*4882a593Smuzhiyun static inline void iosf_debugfs_remove(void) { }
512*4882a593Smuzhiyun #endif /* CONFIG_IOSF_MBI_DEBUG */
513*4882a593Smuzhiyun 
iosf_mbi_probe(struct pci_dev * pdev,const struct pci_device_id * dev_id)514*4882a593Smuzhiyun static int iosf_mbi_probe(struct pci_dev *pdev,
515*4882a593Smuzhiyun 			  const struct pci_device_id *dev_id)
516*4882a593Smuzhiyun {
517*4882a593Smuzhiyun 	int ret;
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 	ret = pci_enable_device(pdev);
520*4882a593Smuzhiyun 	if (ret < 0) {
521*4882a593Smuzhiyun 		dev_err(&pdev->dev, "error: could not enable device\n");
522*4882a593Smuzhiyun 		return ret;
523*4882a593Smuzhiyun 	}
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 	mbi_pdev = pci_dev_get(pdev);
526*4882a593Smuzhiyun 	iosf_mbi_sem_address = dev_id->driver_data;
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun 	return 0;
529*4882a593Smuzhiyun }
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun static const struct pci_device_id iosf_mbi_pci_ids[] = {
532*4882a593Smuzhiyun 	{ PCI_DEVICE_DATA(INTEL, BAYTRAIL, PUNIT_SEMAPHORE_BYT) },
533*4882a593Smuzhiyun 	{ PCI_DEVICE_DATA(INTEL, BRASWELL, PUNIT_SEMAPHORE_CHT) },
534*4882a593Smuzhiyun 	{ PCI_DEVICE_DATA(INTEL, QUARK_X1000, 0) },
535*4882a593Smuzhiyun 	{ PCI_DEVICE_DATA(INTEL, TANGIER, 0) },
536*4882a593Smuzhiyun 	{ 0, },
537*4882a593Smuzhiyun };
538*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, iosf_mbi_pci_ids);
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun static struct pci_driver iosf_mbi_pci_driver = {
541*4882a593Smuzhiyun 	.name		= "iosf_mbi_pci",
542*4882a593Smuzhiyun 	.probe		= iosf_mbi_probe,
543*4882a593Smuzhiyun 	.id_table	= iosf_mbi_pci_ids,
544*4882a593Smuzhiyun };
545*4882a593Smuzhiyun 
iosf_mbi_init(void)546*4882a593Smuzhiyun static int __init iosf_mbi_init(void)
547*4882a593Smuzhiyun {
548*4882a593Smuzhiyun 	iosf_debugfs_init();
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 	cpu_latency_qos_add_request(&iosf_mbi_pm_qos, PM_QOS_DEFAULT_VALUE);
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 	return pci_register_driver(&iosf_mbi_pci_driver);
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun 
iosf_mbi_exit(void)555*4882a593Smuzhiyun static void __exit iosf_mbi_exit(void)
556*4882a593Smuzhiyun {
557*4882a593Smuzhiyun 	iosf_debugfs_remove();
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	pci_unregister_driver(&iosf_mbi_pci_driver);
560*4882a593Smuzhiyun 	pci_dev_put(mbi_pdev);
561*4882a593Smuzhiyun 	mbi_pdev = NULL;
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 	cpu_latency_qos_remove_request(&iosf_mbi_pm_qos);
564*4882a593Smuzhiyun }
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun module_init(iosf_mbi_init);
567*4882a593Smuzhiyun module_exit(iosf_mbi_exit);
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun MODULE_AUTHOR("David E. Box <david.e.box@linux.intel.com>");
570*4882a593Smuzhiyun MODULE_DESCRIPTION("IOSF Mailbox Interface accessor");
571*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
572