xref: /OK3568_Linux_fs/kernel/arch/x86/platform/intel-mid/pwr.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Intel MID Power Management Unit (PWRMU) device driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2016, Intel Corporation
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Author: Andy Shevchenko <andriy.shevchenko@linux.intel.com>
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * Intel MID Power Management Unit device driver handles the South Complex PCI
10*4882a593Smuzhiyun  * devices such as GPDMA, SPI, I2C, PWM, and so on. By default PCI core
11*4882a593Smuzhiyun  * modifies bits in PMCSR register in the PCI configuration space. This is not
12*4882a593Smuzhiyun  * enough on some SoCs like Intel Tangier. In such case PCI core sets a new
13*4882a593Smuzhiyun  * power state of the device in question through a PM hook registered in struct
14*4882a593Smuzhiyun  * pci_platform_pm_ops (see drivers/pci/pci-mid.c).
15*4882a593Smuzhiyun  */
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #include <linux/delay.h>
20*4882a593Smuzhiyun #include <linux/errno.h>
21*4882a593Smuzhiyun #include <linux/interrupt.h>
22*4882a593Smuzhiyun #include <linux/kernel.h>
23*4882a593Smuzhiyun #include <linux/export.h>
24*4882a593Smuzhiyun #include <linux/mutex.h>
25*4882a593Smuzhiyun #include <linux/pci.h>
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #include <asm/intel-mid.h>
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun /* Registers */
30*4882a593Smuzhiyun #define PM_STS			0x00
31*4882a593Smuzhiyun #define PM_CMD			0x04
32*4882a593Smuzhiyun #define PM_ICS			0x08
33*4882a593Smuzhiyun #define PM_WKC(x)		(0x10 + (x) * 4)
34*4882a593Smuzhiyun #define PM_WKS(x)		(0x18 + (x) * 4)
35*4882a593Smuzhiyun #define PM_SSC(x)		(0x20 + (x) * 4)
36*4882a593Smuzhiyun #define PM_SSS(x)		(0x30 + (x) * 4)
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun /* Bits in PM_STS */
39*4882a593Smuzhiyun #define PM_STS_BUSY		(1 << 8)
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun /* Bits in PM_CMD */
42*4882a593Smuzhiyun #define PM_CMD_CMD(x)		((x) << 0)
43*4882a593Smuzhiyun #define PM_CMD_IOC		(1 << 8)
44*4882a593Smuzhiyun #define PM_CMD_CM_NOP		(0 << 9)
45*4882a593Smuzhiyun #define PM_CMD_CM_IMMEDIATE	(1 << 9)
46*4882a593Smuzhiyun #define PM_CMD_CM_DELAY		(2 << 9)
47*4882a593Smuzhiyun #define PM_CMD_CM_TRIGGER	(3 << 9)
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun /* System states */
50*4882a593Smuzhiyun #define PM_CMD_SYS_STATE_S5	(5 << 16)
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun /* Trigger variants */
53*4882a593Smuzhiyun #define PM_CMD_CFG_TRIGGER_NC	(3 << 19)
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun /* Message to wait for TRIGGER_NC case */
56*4882a593Smuzhiyun #define TRIGGER_NC_MSG_2	(2 << 22)
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun /* List of commands */
59*4882a593Smuzhiyun #define CMD_SET_CFG		0x01
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun /* Bits in PM_ICS */
62*4882a593Smuzhiyun #define PM_ICS_INT_STATUS(x)	((x) & 0xff)
63*4882a593Smuzhiyun #define PM_ICS_IE		(1 << 8)
64*4882a593Smuzhiyun #define PM_ICS_IP		(1 << 9)
65*4882a593Smuzhiyun #define PM_ICS_SW_INT_STS	(1 << 10)
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun /* List of interrupts */
68*4882a593Smuzhiyun #define INT_INVALID		0
69*4882a593Smuzhiyun #define INT_CMD_COMPLETE	1
70*4882a593Smuzhiyun #define INT_CMD_ERR		2
71*4882a593Smuzhiyun #define INT_WAKE_EVENT		3
72*4882a593Smuzhiyun #define INT_LSS_POWER_ERR	4
73*4882a593Smuzhiyun #define INT_S0iX_MSG_ERR	5
74*4882a593Smuzhiyun #define INT_NO_C6		6
75*4882a593Smuzhiyun #define INT_TRIGGER_ERR		7
76*4882a593Smuzhiyun #define INT_INACTIVITY		8
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun /* South Complex devices */
79*4882a593Smuzhiyun #define LSS_MAX_SHARED_DEVS	4
80*4882a593Smuzhiyun #define LSS_MAX_DEVS		64
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun #define LSS_WS_BITS		1	/* wake state width */
83*4882a593Smuzhiyun #define LSS_PWS_BITS		2	/* power state width */
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun /* Supported device IDs */
86*4882a593Smuzhiyun #define PCI_DEVICE_ID_PENWELL	0x0828
87*4882a593Smuzhiyun #define PCI_DEVICE_ID_TANGIER	0x11a1
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun struct mid_pwr_dev {
90*4882a593Smuzhiyun 	struct pci_dev *pdev;
91*4882a593Smuzhiyun 	pci_power_t state;
92*4882a593Smuzhiyun };
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun struct mid_pwr {
95*4882a593Smuzhiyun 	struct device *dev;
96*4882a593Smuzhiyun 	void __iomem *regs;
97*4882a593Smuzhiyun 	int irq;
98*4882a593Smuzhiyun 	bool available;
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	struct mutex lock;
101*4882a593Smuzhiyun 	struct mid_pwr_dev lss[LSS_MAX_DEVS][LSS_MAX_SHARED_DEVS];
102*4882a593Smuzhiyun };
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun static struct mid_pwr *midpwr;
105*4882a593Smuzhiyun 
mid_pwr_get_state(struct mid_pwr * pwr,int reg)106*4882a593Smuzhiyun static u32 mid_pwr_get_state(struct mid_pwr *pwr, int reg)
107*4882a593Smuzhiyun {
108*4882a593Smuzhiyun 	return readl(pwr->regs + PM_SSS(reg));
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun 
mid_pwr_set_state(struct mid_pwr * pwr,int reg,u32 value)111*4882a593Smuzhiyun static void mid_pwr_set_state(struct mid_pwr *pwr, int reg, u32 value)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun 	writel(value, pwr->regs + PM_SSC(reg));
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun 
mid_pwr_set_wake(struct mid_pwr * pwr,int reg,u32 value)116*4882a593Smuzhiyun static void mid_pwr_set_wake(struct mid_pwr *pwr, int reg, u32 value)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun 	writel(value, pwr->regs + PM_WKC(reg));
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun 
mid_pwr_interrupt_disable(struct mid_pwr * pwr)121*4882a593Smuzhiyun static void mid_pwr_interrupt_disable(struct mid_pwr *pwr)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun 	writel(~PM_ICS_IE, pwr->regs + PM_ICS);
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun 
mid_pwr_is_busy(struct mid_pwr * pwr)126*4882a593Smuzhiyun static bool mid_pwr_is_busy(struct mid_pwr *pwr)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun 	return !!(readl(pwr->regs + PM_STS) & PM_STS_BUSY);
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun /* Wait 500ms that the latest PWRMU command finished */
mid_pwr_wait(struct mid_pwr * pwr)132*4882a593Smuzhiyun static int mid_pwr_wait(struct mid_pwr *pwr)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun 	unsigned int count = 500000;
135*4882a593Smuzhiyun 	bool busy;
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	do {
138*4882a593Smuzhiyun 		busy = mid_pwr_is_busy(pwr);
139*4882a593Smuzhiyun 		if (!busy)
140*4882a593Smuzhiyun 			return 0;
141*4882a593Smuzhiyun 		udelay(1);
142*4882a593Smuzhiyun 	} while (--count);
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	return -EBUSY;
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun 
mid_pwr_wait_for_cmd(struct mid_pwr * pwr,u8 cmd)147*4882a593Smuzhiyun static int mid_pwr_wait_for_cmd(struct mid_pwr *pwr, u8 cmd)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun 	writel(PM_CMD_CMD(cmd) | PM_CMD_CM_IMMEDIATE, pwr->regs + PM_CMD);
150*4882a593Smuzhiyun 	return mid_pwr_wait(pwr);
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun 
__update_power_state(struct mid_pwr * pwr,int reg,int bit,int new)153*4882a593Smuzhiyun static int __update_power_state(struct mid_pwr *pwr, int reg, int bit, int new)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun 	int curstate;
156*4882a593Smuzhiyun 	u32 power;
157*4882a593Smuzhiyun 	int ret;
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	/* Check if the device is already in desired state */
160*4882a593Smuzhiyun 	power = mid_pwr_get_state(pwr, reg);
161*4882a593Smuzhiyun 	curstate = (power >> bit) & 3;
162*4882a593Smuzhiyun 	if (curstate == new)
163*4882a593Smuzhiyun 		return 0;
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	/* Update the power state */
166*4882a593Smuzhiyun 	mid_pwr_set_state(pwr, reg, (power & ~(3 << bit)) | (new << bit));
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	/* Send command to SCU */
169*4882a593Smuzhiyun 	ret = mid_pwr_wait_for_cmd(pwr, CMD_SET_CFG);
170*4882a593Smuzhiyun 	if (ret)
171*4882a593Smuzhiyun 		return ret;
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	/* Check if the device is already in desired state */
174*4882a593Smuzhiyun 	power = mid_pwr_get_state(pwr, reg);
175*4882a593Smuzhiyun 	curstate = (power >> bit) & 3;
176*4882a593Smuzhiyun 	if (curstate != new)
177*4882a593Smuzhiyun 		return -EAGAIN;
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	return 0;
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun 
__find_weakest_power_state(struct mid_pwr_dev * lss,struct pci_dev * pdev,pci_power_t state)182*4882a593Smuzhiyun static pci_power_t __find_weakest_power_state(struct mid_pwr_dev *lss,
183*4882a593Smuzhiyun 					      struct pci_dev *pdev,
184*4882a593Smuzhiyun 					      pci_power_t state)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun 	pci_power_t weakest = PCI_D3hot;
187*4882a593Smuzhiyun 	unsigned int j;
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	/* Find device in cache or first free cell */
190*4882a593Smuzhiyun 	for (j = 0; j < LSS_MAX_SHARED_DEVS; j++) {
191*4882a593Smuzhiyun 		if (lss[j].pdev == pdev || !lss[j].pdev)
192*4882a593Smuzhiyun 			break;
193*4882a593Smuzhiyun 	}
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	/* Store the desired state in cache */
196*4882a593Smuzhiyun 	if (j < LSS_MAX_SHARED_DEVS) {
197*4882a593Smuzhiyun 		lss[j].pdev = pdev;
198*4882a593Smuzhiyun 		lss[j].state = state;
199*4882a593Smuzhiyun 	} else {
200*4882a593Smuzhiyun 		dev_WARN(&pdev->dev, "No room for device in PWRMU LSS cache\n");
201*4882a593Smuzhiyun 		weakest = state;
202*4882a593Smuzhiyun 	}
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	/* Find the power state we may use */
205*4882a593Smuzhiyun 	for (j = 0; j < LSS_MAX_SHARED_DEVS; j++) {
206*4882a593Smuzhiyun 		if (lss[j].state < weakest)
207*4882a593Smuzhiyun 			weakest = lss[j].state;
208*4882a593Smuzhiyun 	}
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	return weakest;
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun 
__set_power_state(struct mid_pwr * pwr,struct pci_dev * pdev,pci_power_t state,int id,int reg,int bit)213*4882a593Smuzhiyun static int __set_power_state(struct mid_pwr *pwr, struct pci_dev *pdev,
214*4882a593Smuzhiyun 			     pci_power_t state, int id, int reg, int bit)
215*4882a593Smuzhiyun {
216*4882a593Smuzhiyun 	const char *name;
217*4882a593Smuzhiyun 	int ret;
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	state = __find_weakest_power_state(pwr->lss[id], pdev, state);
220*4882a593Smuzhiyun 	name = pci_power_name(state);
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	ret = __update_power_state(pwr, reg, bit, (__force int)state);
223*4882a593Smuzhiyun 	if (ret) {
224*4882a593Smuzhiyun 		dev_warn(&pdev->dev, "Can't set power state %s: %d\n", name, ret);
225*4882a593Smuzhiyun 		return ret;
226*4882a593Smuzhiyun 	}
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	dev_vdbg(&pdev->dev, "Set power state %s\n", name);
229*4882a593Smuzhiyun 	return 0;
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun 
mid_pwr_set_power_state(struct mid_pwr * pwr,struct pci_dev * pdev,pci_power_t state)232*4882a593Smuzhiyun static int mid_pwr_set_power_state(struct mid_pwr *pwr, struct pci_dev *pdev,
233*4882a593Smuzhiyun 				   pci_power_t state)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun 	int id, reg, bit;
236*4882a593Smuzhiyun 	int ret;
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	id = intel_mid_pwr_get_lss_id(pdev);
239*4882a593Smuzhiyun 	if (id < 0)
240*4882a593Smuzhiyun 		return id;
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	reg = (id * LSS_PWS_BITS) / 32;
243*4882a593Smuzhiyun 	bit = (id * LSS_PWS_BITS) % 32;
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	/* We support states between PCI_D0 and PCI_D3hot */
246*4882a593Smuzhiyun 	if (state < PCI_D0)
247*4882a593Smuzhiyun 		state = PCI_D0;
248*4882a593Smuzhiyun 	if (state > PCI_D3hot)
249*4882a593Smuzhiyun 		state = PCI_D3hot;
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	mutex_lock(&pwr->lock);
252*4882a593Smuzhiyun 	ret = __set_power_state(pwr, pdev, state, id, reg, bit);
253*4882a593Smuzhiyun 	mutex_unlock(&pwr->lock);
254*4882a593Smuzhiyun 	return ret;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun 
intel_mid_pci_set_power_state(struct pci_dev * pdev,pci_power_t state)257*4882a593Smuzhiyun int intel_mid_pci_set_power_state(struct pci_dev *pdev, pci_power_t state)
258*4882a593Smuzhiyun {
259*4882a593Smuzhiyun 	struct mid_pwr *pwr = midpwr;
260*4882a593Smuzhiyun 	int ret = 0;
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	might_sleep();
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	if (pwr && pwr->available)
265*4882a593Smuzhiyun 		ret = mid_pwr_set_power_state(pwr, pdev, state);
266*4882a593Smuzhiyun 	dev_vdbg(&pdev->dev, "set_power_state() returns %d\n", ret);
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	return 0;
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun 
intel_mid_pci_get_power_state(struct pci_dev * pdev)271*4882a593Smuzhiyun pci_power_t intel_mid_pci_get_power_state(struct pci_dev *pdev)
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun 	struct mid_pwr *pwr = midpwr;
274*4882a593Smuzhiyun 	int id, reg, bit;
275*4882a593Smuzhiyun 	u32 power;
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	if (!pwr || !pwr->available)
278*4882a593Smuzhiyun 		return PCI_UNKNOWN;
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	id = intel_mid_pwr_get_lss_id(pdev);
281*4882a593Smuzhiyun 	if (id < 0)
282*4882a593Smuzhiyun 		return PCI_UNKNOWN;
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	reg = (id * LSS_PWS_BITS) / 32;
285*4882a593Smuzhiyun 	bit = (id * LSS_PWS_BITS) % 32;
286*4882a593Smuzhiyun 	power = mid_pwr_get_state(pwr, reg);
287*4882a593Smuzhiyun 	return (__force pci_power_t)((power >> bit) & 3);
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun 
intel_mid_pwr_power_off(void)290*4882a593Smuzhiyun void intel_mid_pwr_power_off(void)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun 	struct mid_pwr *pwr = midpwr;
293*4882a593Smuzhiyun 	u32 cmd = PM_CMD_SYS_STATE_S5 |
294*4882a593Smuzhiyun 		  PM_CMD_CMD(CMD_SET_CFG) |
295*4882a593Smuzhiyun 		  PM_CMD_CM_TRIGGER |
296*4882a593Smuzhiyun 		  PM_CMD_CFG_TRIGGER_NC |
297*4882a593Smuzhiyun 		  TRIGGER_NC_MSG_2;
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	/* Send command to SCU */
300*4882a593Smuzhiyun 	writel(cmd, pwr->regs + PM_CMD);
301*4882a593Smuzhiyun 	mid_pwr_wait(pwr);
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun 
intel_mid_pwr_get_lss_id(struct pci_dev * pdev)304*4882a593Smuzhiyun int intel_mid_pwr_get_lss_id(struct pci_dev *pdev)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun 	int vndr;
307*4882a593Smuzhiyun 	u8 id;
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	/*
310*4882a593Smuzhiyun 	 * Mapping to PWRMU index is kept in the Logical SubSystem ID byte of
311*4882a593Smuzhiyun 	 * Vendor capability.
312*4882a593Smuzhiyun 	 */
313*4882a593Smuzhiyun 	vndr = pci_find_capability(pdev, PCI_CAP_ID_VNDR);
314*4882a593Smuzhiyun 	if (!vndr)
315*4882a593Smuzhiyun 		return -EINVAL;
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	/* Read the Logical SubSystem ID byte */
318*4882a593Smuzhiyun 	pci_read_config_byte(pdev, vndr + INTEL_MID_PWR_LSS_OFFSET, &id);
319*4882a593Smuzhiyun 	if (!(id & INTEL_MID_PWR_LSS_TYPE))
320*4882a593Smuzhiyun 		return -ENODEV;
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	id &= ~INTEL_MID_PWR_LSS_TYPE;
323*4882a593Smuzhiyun 	if (id >= LSS_MAX_DEVS)
324*4882a593Smuzhiyun 		return -ERANGE;
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	return id;
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun 
mid_pwr_irq_handler(int irq,void * dev_id)329*4882a593Smuzhiyun static irqreturn_t mid_pwr_irq_handler(int irq, void *dev_id)
330*4882a593Smuzhiyun {
331*4882a593Smuzhiyun 	struct mid_pwr *pwr = dev_id;
332*4882a593Smuzhiyun 	u32 ics;
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	ics = readl(pwr->regs + PM_ICS);
335*4882a593Smuzhiyun 	if (!(ics & PM_ICS_IP))
336*4882a593Smuzhiyun 		return IRQ_NONE;
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	writel(ics | PM_ICS_IP, pwr->regs + PM_ICS);
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	dev_warn(pwr->dev, "Unexpected IRQ: %#x\n", PM_ICS_INT_STATUS(ics));
341*4882a593Smuzhiyun 	return IRQ_HANDLED;
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun struct mid_pwr_device_info {
345*4882a593Smuzhiyun 	int (*set_initial_state)(struct mid_pwr *pwr);
346*4882a593Smuzhiyun };
347*4882a593Smuzhiyun 
mid_pwr_probe(struct pci_dev * pdev,const struct pci_device_id * id)348*4882a593Smuzhiyun static int mid_pwr_probe(struct pci_dev *pdev, const struct pci_device_id *id)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun 	struct mid_pwr_device_info *info = (void *)id->driver_data;
351*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
352*4882a593Smuzhiyun 	struct mid_pwr *pwr;
353*4882a593Smuzhiyun 	int ret;
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	ret = pcim_enable_device(pdev);
356*4882a593Smuzhiyun 	if (ret < 0) {
357*4882a593Smuzhiyun 		dev_err(&pdev->dev, "error: could not enable device\n");
358*4882a593Smuzhiyun 		return ret;
359*4882a593Smuzhiyun 	}
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	ret = pcim_iomap_regions(pdev, 1 << 0, pci_name(pdev));
362*4882a593Smuzhiyun 	if (ret) {
363*4882a593Smuzhiyun 		dev_err(&pdev->dev, "I/O memory remapping failed\n");
364*4882a593Smuzhiyun 		return ret;
365*4882a593Smuzhiyun 	}
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	pwr = devm_kzalloc(dev, sizeof(*pwr), GFP_KERNEL);
368*4882a593Smuzhiyun 	if (!pwr)
369*4882a593Smuzhiyun 		return -ENOMEM;
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	pwr->dev = dev;
372*4882a593Smuzhiyun 	pwr->regs = pcim_iomap_table(pdev)[0];
373*4882a593Smuzhiyun 	pwr->irq = pdev->irq;
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	mutex_init(&pwr->lock);
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	/* Disable interrupts */
378*4882a593Smuzhiyun 	mid_pwr_interrupt_disable(pwr);
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	if (info && info->set_initial_state) {
381*4882a593Smuzhiyun 		ret = info->set_initial_state(pwr);
382*4882a593Smuzhiyun 		if (ret)
383*4882a593Smuzhiyun 			dev_warn(dev, "Can't set initial state: %d\n", ret);
384*4882a593Smuzhiyun 	}
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	ret = devm_request_irq(dev, pdev->irq, mid_pwr_irq_handler,
387*4882a593Smuzhiyun 			       IRQF_NO_SUSPEND, pci_name(pdev), pwr);
388*4882a593Smuzhiyun 	if (ret)
389*4882a593Smuzhiyun 		return ret;
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	pwr->available = true;
392*4882a593Smuzhiyun 	midpwr = pwr;
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	pci_set_drvdata(pdev, pwr);
395*4882a593Smuzhiyun 	return 0;
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun 
mid_set_initial_state(struct mid_pwr * pwr,const u32 * states)398*4882a593Smuzhiyun static int mid_set_initial_state(struct mid_pwr *pwr, const u32 *states)
399*4882a593Smuzhiyun {
400*4882a593Smuzhiyun 	unsigned int i, j;
401*4882a593Smuzhiyun 	int ret;
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	/*
404*4882a593Smuzhiyun 	 * Enable wake events.
405*4882a593Smuzhiyun 	 *
406*4882a593Smuzhiyun 	 * PWRMU supports up to 32 sources for wake up the system. Ungate them
407*4882a593Smuzhiyun 	 * all here.
408*4882a593Smuzhiyun 	 */
409*4882a593Smuzhiyun 	mid_pwr_set_wake(pwr, 0, 0xffffffff);
410*4882a593Smuzhiyun 	mid_pwr_set_wake(pwr, 1, 0xffffffff);
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 	/*
413*4882a593Smuzhiyun 	 * Power off South Complex devices.
414*4882a593Smuzhiyun 	 *
415*4882a593Smuzhiyun 	 * There is a map (see a note below) of 64 devices with 2 bits per each
416*4882a593Smuzhiyun 	 * on 32-bit HW registers. The following calls set all devices to one
417*4882a593Smuzhiyun 	 * known initial state, i.e. PCI_D3hot. This is done in conjunction
418*4882a593Smuzhiyun 	 * with PMCSR setting in arch/x86/pci/intel_mid_pci.c.
419*4882a593Smuzhiyun 	 *
420*4882a593Smuzhiyun 	 * NOTE: The actual device mapping is provided by a platform at run
421*4882a593Smuzhiyun 	 * time using vendor capability of PCI configuration space.
422*4882a593Smuzhiyun 	 */
423*4882a593Smuzhiyun 	mid_pwr_set_state(pwr, 0, states[0]);
424*4882a593Smuzhiyun 	mid_pwr_set_state(pwr, 1, states[1]);
425*4882a593Smuzhiyun 	mid_pwr_set_state(pwr, 2, states[2]);
426*4882a593Smuzhiyun 	mid_pwr_set_state(pwr, 3, states[3]);
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 	/* Send command to SCU */
429*4882a593Smuzhiyun 	ret = mid_pwr_wait_for_cmd(pwr, CMD_SET_CFG);
430*4882a593Smuzhiyun 	if (ret)
431*4882a593Smuzhiyun 		return ret;
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 	for (i = 0; i < LSS_MAX_DEVS; i++) {
434*4882a593Smuzhiyun 		for (j = 0; j < LSS_MAX_SHARED_DEVS; j++)
435*4882a593Smuzhiyun 			pwr->lss[i][j].state = PCI_D3hot;
436*4882a593Smuzhiyun 	}
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 	return 0;
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun 
pnw_set_initial_state(struct mid_pwr * pwr)441*4882a593Smuzhiyun static int pnw_set_initial_state(struct mid_pwr *pwr)
442*4882a593Smuzhiyun {
443*4882a593Smuzhiyun 	/* On Penwell SRAM must stay powered on */
444*4882a593Smuzhiyun 	static const u32 states[] = {
445*4882a593Smuzhiyun 		0xf00fffff,		/* PM_SSC(0) */
446*4882a593Smuzhiyun 		0xffffffff,		/* PM_SSC(1) */
447*4882a593Smuzhiyun 		0xffffffff,		/* PM_SSC(2) */
448*4882a593Smuzhiyun 		0xffffffff,		/* PM_SSC(3) */
449*4882a593Smuzhiyun 	};
450*4882a593Smuzhiyun 	return mid_set_initial_state(pwr, states);
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun 
tng_set_initial_state(struct mid_pwr * pwr)453*4882a593Smuzhiyun static int tng_set_initial_state(struct mid_pwr *pwr)
454*4882a593Smuzhiyun {
455*4882a593Smuzhiyun 	static const u32 states[] = {
456*4882a593Smuzhiyun 		0xffffffff,		/* PM_SSC(0) */
457*4882a593Smuzhiyun 		0xffffffff,		/* PM_SSC(1) */
458*4882a593Smuzhiyun 		0xffffffff,		/* PM_SSC(2) */
459*4882a593Smuzhiyun 		0xffffffff,		/* PM_SSC(3) */
460*4882a593Smuzhiyun 	};
461*4882a593Smuzhiyun 	return mid_set_initial_state(pwr, states);
462*4882a593Smuzhiyun }
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun static const struct mid_pwr_device_info pnw_info = {
465*4882a593Smuzhiyun 	.set_initial_state = pnw_set_initial_state,
466*4882a593Smuzhiyun };
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun static const struct mid_pwr_device_info tng_info = {
469*4882a593Smuzhiyun 	.set_initial_state = tng_set_initial_state,
470*4882a593Smuzhiyun };
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun /* This table should be in sync with the one in drivers/pci/pci-mid.c */
473*4882a593Smuzhiyun static const struct pci_device_id mid_pwr_pci_ids[] = {
474*4882a593Smuzhiyun 	{ PCI_VDEVICE(INTEL, PCI_DEVICE_ID_PENWELL), (kernel_ulong_t)&pnw_info },
475*4882a593Smuzhiyun 	{ PCI_VDEVICE(INTEL, PCI_DEVICE_ID_TANGIER), (kernel_ulong_t)&tng_info },
476*4882a593Smuzhiyun 	{}
477*4882a593Smuzhiyun };
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun static struct pci_driver mid_pwr_pci_driver = {
480*4882a593Smuzhiyun 	.name		= "intel_mid_pwr",
481*4882a593Smuzhiyun 	.probe		= mid_pwr_probe,
482*4882a593Smuzhiyun 	.id_table	= mid_pwr_pci_ids,
483*4882a593Smuzhiyun };
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun builtin_pci_driver(mid_pwr_pci_driver);
486