1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * BIOS32 and PCI BIOS handling.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/pci.h>
7*4882a593Smuzhiyun #include <linux/init.h>
8*4882a593Smuzhiyun #include <linux/slab.h>
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/uaccess.h>
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <asm/pci_x86.h>
13*4882a593Smuzhiyun #include <asm/e820/types.h>
14*4882a593Smuzhiyun #include <asm/pci-functions.h>
15*4882a593Smuzhiyun #include <asm/set_memory.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun /* BIOS32 signature: "_32_" */
18*4882a593Smuzhiyun #define BIOS32_SIGNATURE (('_' << 0) + ('3' << 8) + ('2' << 16) + ('_' << 24))
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun /* PCI signature: "PCI " */
21*4882a593Smuzhiyun #define PCI_SIGNATURE (('P' << 0) + ('C' << 8) + ('I' << 16) + (' ' << 24))
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun /* PCI service signature: "$PCI" */
24*4882a593Smuzhiyun #define PCI_SERVICE (('$' << 0) + ('P' << 8) + ('C' << 16) + ('I' << 24))
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun /* PCI BIOS hardware mechanism flags */
27*4882a593Smuzhiyun #define PCIBIOS_HW_TYPE1 0x01
28*4882a593Smuzhiyun #define PCIBIOS_HW_TYPE2 0x02
29*4882a593Smuzhiyun #define PCIBIOS_HW_TYPE1_SPEC 0x10
30*4882a593Smuzhiyun #define PCIBIOS_HW_TYPE2_SPEC 0x20
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun int pcibios_enabled;
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun /* According to the BIOS specification at:
35*4882a593Smuzhiyun * http://members.datafast.net.au/dft0802/specs/bios21.pdf, we could
36*4882a593Smuzhiyun * restrict the x zone to some pages and make it ro. But this may be
37*4882a593Smuzhiyun * broken on some bios, complex to handle with static_protections.
38*4882a593Smuzhiyun * We could make the 0xe0000-0x100000 range rox, but this can break
39*4882a593Smuzhiyun * some ISA mapping.
40*4882a593Smuzhiyun *
41*4882a593Smuzhiyun * So we let's an rw and x hole when pcibios is used. This shouldn't
42*4882a593Smuzhiyun * happen for modern system with mmconfig, and if you don't want it
43*4882a593Smuzhiyun * you could disable pcibios...
44*4882a593Smuzhiyun */
set_bios_x(void)45*4882a593Smuzhiyun static inline void set_bios_x(void)
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun pcibios_enabled = 1;
48*4882a593Smuzhiyun set_memory_x(PAGE_OFFSET + BIOS_BEGIN, (BIOS_END - BIOS_BEGIN) >> PAGE_SHIFT);
49*4882a593Smuzhiyun if (__supported_pte_mask & _PAGE_NX)
50*4882a593Smuzhiyun printk(KERN_INFO "PCI: PCI BIOS area is rw and x. Use pci=nobios if you want it NX.\n");
51*4882a593Smuzhiyun }
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun /*
54*4882a593Smuzhiyun * This is the standard structure used to identify the entry point
55*4882a593Smuzhiyun * to the BIOS32 Service Directory, as documented in
56*4882a593Smuzhiyun * Standard BIOS 32-bit Service Directory Proposal
57*4882a593Smuzhiyun * Revision 0.4 May 24, 1993
58*4882a593Smuzhiyun * Phoenix Technologies Ltd.
59*4882a593Smuzhiyun * Norwood, MA
60*4882a593Smuzhiyun * and the PCI BIOS specification.
61*4882a593Smuzhiyun */
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun union bios32 {
64*4882a593Smuzhiyun struct {
65*4882a593Smuzhiyun unsigned long signature; /* _32_ */
66*4882a593Smuzhiyun unsigned long entry; /* 32 bit physical address */
67*4882a593Smuzhiyun unsigned char revision; /* Revision level, 0 */
68*4882a593Smuzhiyun unsigned char length; /* Length in paragraphs should be 01 */
69*4882a593Smuzhiyun unsigned char checksum; /* All bytes must add up to zero */
70*4882a593Smuzhiyun unsigned char reserved[5]; /* Must be zero */
71*4882a593Smuzhiyun } fields;
72*4882a593Smuzhiyun char chars[16];
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun /*
76*4882a593Smuzhiyun * Physical address of the service directory. I don't know if we're
77*4882a593Smuzhiyun * allowed to have more than one of these or not, so just in case
78*4882a593Smuzhiyun * we'll make pcibios_present() take a memory start parameter and store
79*4882a593Smuzhiyun * the array there.
80*4882a593Smuzhiyun */
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun static struct {
83*4882a593Smuzhiyun unsigned long address;
84*4882a593Smuzhiyun unsigned short segment;
85*4882a593Smuzhiyun } bios32_indirect __initdata = { 0, __KERNEL_CS };
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun /*
88*4882a593Smuzhiyun * Returns the entry point for the given service, NULL on error
89*4882a593Smuzhiyun */
90*4882a593Smuzhiyun
bios32_service(unsigned long service)91*4882a593Smuzhiyun static unsigned long __init bios32_service(unsigned long service)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun unsigned char return_code; /* %al */
94*4882a593Smuzhiyun unsigned long address; /* %ebx */
95*4882a593Smuzhiyun unsigned long length; /* %ecx */
96*4882a593Smuzhiyun unsigned long entry; /* %edx */
97*4882a593Smuzhiyun unsigned long flags;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun local_irq_save(flags);
100*4882a593Smuzhiyun __asm__("lcall *(%%edi); cld"
101*4882a593Smuzhiyun : "=a" (return_code),
102*4882a593Smuzhiyun "=b" (address),
103*4882a593Smuzhiyun "=c" (length),
104*4882a593Smuzhiyun "=d" (entry)
105*4882a593Smuzhiyun : "0" (service),
106*4882a593Smuzhiyun "1" (0),
107*4882a593Smuzhiyun "D" (&bios32_indirect));
108*4882a593Smuzhiyun local_irq_restore(flags);
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun switch (return_code) {
111*4882a593Smuzhiyun case 0:
112*4882a593Smuzhiyun return address + entry;
113*4882a593Smuzhiyun case 0x80: /* Not present */
114*4882a593Smuzhiyun printk(KERN_WARNING "bios32_service(0x%lx): not present\n", service);
115*4882a593Smuzhiyun return 0;
116*4882a593Smuzhiyun default: /* Shouldn't happen */
117*4882a593Smuzhiyun printk(KERN_WARNING "bios32_service(0x%lx): returned 0x%x -- BIOS bug!\n",
118*4882a593Smuzhiyun service, return_code);
119*4882a593Smuzhiyun return 0;
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun static struct {
124*4882a593Smuzhiyun unsigned long address;
125*4882a593Smuzhiyun unsigned short segment;
126*4882a593Smuzhiyun } pci_indirect __ro_after_init = {
127*4882a593Smuzhiyun .address = 0,
128*4882a593Smuzhiyun .segment = __KERNEL_CS,
129*4882a593Smuzhiyun };
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun static int pci_bios_present __ro_after_init;
132*4882a593Smuzhiyun
check_pcibios(void)133*4882a593Smuzhiyun static int __init check_pcibios(void)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun u32 signature, eax, ebx, ecx;
136*4882a593Smuzhiyun u8 status, major_ver, minor_ver, hw_mech;
137*4882a593Smuzhiyun unsigned long flags, pcibios_entry;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun if ((pcibios_entry = bios32_service(PCI_SERVICE))) {
140*4882a593Smuzhiyun pci_indirect.address = pcibios_entry + PAGE_OFFSET;
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun local_irq_save(flags);
143*4882a593Smuzhiyun __asm__(
144*4882a593Smuzhiyun "lcall *(%%edi); cld\n\t"
145*4882a593Smuzhiyun "jc 1f\n\t"
146*4882a593Smuzhiyun "xor %%ah, %%ah\n"
147*4882a593Smuzhiyun "1:"
148*4882a593Smuzhiyun : "=d" (signature),
149*4882a593Smuzhiyun "=a" (eax),
150*4882a593Smuzhiyun "=b" (ebx),
151*4882a593Smuzhiyun "=c" (ecx)
152*4882a593Smuzhiyun : "1" (PCIBIOS_PCI_BIOS_PRESENT),
153*4882a593Smuzhiyun "D" (&pci_indirect)
154*4882a593Smuzhiyun : "memory");
155*4882a593Smuzhiyun local_irq_restore(flags);
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun status = (eax >> 8) & 0xff;
158*4882a593Smuzhiyun hw_mech = eax & 0xff;
159*4882a593Smuzhiyun major_ver = (ebx >> 8) & 0xff;
160*4882a593Smuzhiyun minor_ver = ebx & 0xff;
161*4882a593Smuzhiyun if (pcibios_last_bus < 0)
162*4882a593Smuzhiyun pcibios_last_bus = ecx & 0xff;
163*4882a593Smuzhiyun DBG("PCI: BIOS probe returned s=%02x hw=%02x ver=%02x.%02x l=%02x\n",
164*4882a593Smuzhiyun status, hw_mech, major_ver, minor_ver, pcibios_last_bus);
165*4882a593Smuzhiyun if (status || signature != PCI_SIGNATURE) {
166*4882a593Smuzhiyun printk (KERN_ERR "PCI: BIOS BUG #%x[%08x] found\n",
167*4882a593Smuzhiyun status, signature);
168*4882a593Smuzhiyun return 0;
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun printk(KERN_INFO "PCI: PCI BIOS revision %x.%02x entry at 0x%lx, last bus=%d\n",
171*4882a593Smuzhiyun major_ver, minor_ver, pcibios_entry, pcibios_last_bus);
172*4882a593Smuzhiyun #ifdef CONFIG_PCI_DIRECT
173*4882a593Smuzhiyun if (!(hw_mech & PCIBIOS_HW_TYPE1))
174*4882a593Smuzhiyun pci_probe &= ~PCI_PROBE_CONF1;
175*4882a593Smuzhiyun if (!(hw_mech & PCIBIOS_HW_TYPE2))
176*4882a593Smuzhiyun pci_probe &= ~PCI_PROBE_CONF2;
177*4882a593Smuzhiyun #endif
178*4882a593Smuzhiyun return 1;
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun return 0;
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
pci_bios_read(unsigned int seg,unsigned int bus,unsigned int devfn,int reg,int len,u32 * value)183*4882a593Smuzhiyun static int pci_bios_read(unsigned int seg, unsigned int bus,
184*4882a593Smuzhiyun unsigned int devfn, int reg, int len, u32 *value)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun unsigned long result = 0;
187*4882a593Smuzhiyun unsigned long flags;
188*4882a593Smuzhiyun unsigned long bx = (bus << 8) | devfn;
189*4882a593Smuzhiyun u16 number = 0, mask = 0;
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun WARN_ON(seg);
192*4882a593Smuzhiyun if (!value || (bus > 255) || (devfn > 255) || (reg > 255))
193*4882a593Smuzhiyun return -EINVAL;
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun raw_spin_lock_irqsave(&pci_config_lock, flags);
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun switch (len) {
198*4882a593Smuzhiyun case 1:
199*4882a593Smuzhiyun number = PCIBIOS_READ_CONFIG_BYTE;
200*4882a593Smuzhiyun mask = 0xff;
201*4882a593Smuzhiyun break;
202*4882a593Smuzhiyun case 2:
203*4882a593Smuzhiyun number = PCIBIOS_READ_CONFIG_WORD;
204*4882a593Smuzhiyun mask = 0xffff;
205*4882a593Smuzhiyun break;
206*4882a593Smuzhiyun case 4:
207*4882a593Smuzhiyun number = PCIBIOS_READ_CONFIG_DWORD;
208*4882a593Smuzhiyun break;
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun __asm__("lcall *(%%esi); cld\n\t"
212*4882a593Smuzhiyun "jc 1f\n\t"
213*4882a593Smuzhiyun "xor %%ah, %%ah\n"
214*4882a593Smuzhiyun "1:"
215*4882a593Smuzhiyun : "=c" (*value),
216*4882a593Smuzhiyun "=a" (result)
217*4882a593Smuzhiyun : "1" (number),
218*4882a593Smuzhiyun "b" (bx),
219*4882a593Smuzhiyun "D" ((long)reg),
220*4882a593Smuzhiyun "S" (&pci_indirect));
221*4882a593Smuzhiyun /*
222*4882a593Smuzhiyun * Zero-extend the result beyond 8 or 16 bits, do not trust the
223*4882a593Smuzhiyun * BIOS having done it:
224*4882a593Smuzhiyun */
225*4882a593Smuzhiyun if (mask)
226*4882a593Smuzhiyun *value &= mask;
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&pci_config_lock, flags);
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun return (int)((result & 0xff00) >> 8);
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun
pci_bios_write(unsigned int seg,unsigned int bus,unsigned int devfn,int reg,int len,u32 value)233*4882a593Smuzhiyun static int pci_bios_write(unsigned int seg, unsigned int bus,
234*4882a593Smuzhiyun unsigned int devfn, int reg, int len, u32 value)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun unsigned long result = 0;
237*4882a593Smuzhiyun unsigned long flags;
238*4882a593Smuzhiyun unsigned long bx = (bus << 8) | devfn;
239*4882a593Smuzhiyun u16 number = 0;
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun WARN_ON(seg);
242*4882a593Smuzhiyun if ((bus > 255) || (devfn > 255) || (reg > 255))
243*4882a593Smuzhiyun return -EINVAL;
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun raw_spin_lock_irqsave(&pci_config_lock, flags);
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun switch (len) {
248*4882a593Smuzhiyun case 1:
249*4882a593Smuzhiyun number = PCIBIOS_WRITE_CONFIG_BYTE;
250*4882a593Smuzhiyun break;
251*4882a593Smuzhiyun case 2:
252*4882a593Smuzhiyun number = PCIBIOS_WRITE_CONFIG_WORD;
253*4882a593Smuzhiyun break;
254*4882a593Smuzhiyun case 4:
255*4882a593Smuzhiyun number = PCIBIOS_WRITE_CONFIG_DWORD;
256*4882a593Smuzhiyun break;
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun __asm__("lcall *(%%esi); cld\n\t"
260*4882a593Smuzhiyun "jc 1f\n\t"
261*4882a593Smuzhiyun "xor %%ah, %%ah\n"
262*4882a593Smuzhiyun "1:"
263*4882a593Smuzhiyun : "=a" (result)
264*4882a593Smuzhiyun : "0" (number),
265*4882a593Smuzhiyun "c" (value),
266*4882a593Smuzhiyun "b" (bx),
267*4882a593Smuzhiyun "D" ((long)reg),
268*4882a593Smuzhiyun "S" (&pci_indirect));
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&pci_config_lock, flags);
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun return (int)((result & 0xff00) >> 8);
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun /*
277*4882a593Smuzhiyun * Function table for BIOS32 access
278*4882a593Smuzhiyun */
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun static const struct pci_raw_ops pci_bios_access = {
281*4882a593Smuzhiyun .read = pci_bios_read,
282*4882a593Smuzhiyun .write = pci_bios_write
283*4882a593Smuzhiyun };
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun /*
286*4882a593Smuzhiyun * Try to find PCI BIOS.
287*4882a593Smuzhiyun */
288*4882a593Smuzhiyun
pci_find_bios(void)289*4882a593Smuzhiyun static const struct pci_raw_ops *__init pci_find_bios(void)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun union bios32 *check;
292*4882a593Smuzhiyun unsigned char sum;
293*4882a593Smuzhiyun int i, length;
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun /*
296*4882a593Smuzhiyun * Follow the standard procedure for locating the BIOS32 Service
297*4882a593Smuzhiyun * directory by scanning the permissible address range from
298*4882a593Smuzhiyun * 0xe0000 through 0xfffff for a valid BIOS32 structure.
299*4882a593Smuzhiyun */
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun for (check = (union bios32 *) __va(0xe0000);
302*4882a593Smuzhiyun check <= (union bios32 *) __va(0xffff0);
303*4882a593Smuzhiyun ++check) {
304*4882a593Smuzhiyun long sig;
305*4882a593Smuzhiyun if (get_kernel_nofault(sig, &check->fields.signature))
306*4882a593Smuzhiyun continue;
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun if (check->fields.signature != BIOS32_SIGNATURE)
309*4882a593Smuzhiyun continue;
310*4882a593Smuzhiyun length = check->fields.length * 16;
311*4882a593Smuzhiyun if (!length)
312*4882a593Smuzhiyun continue;
313*4882a593Smuzhiyun sum = 0;
314*4882a593Smuzhiyun for (i = 0; i < length ; ++i)
315*4882a593Smuzhiyun sum += check->chars[i];
316*4882a593Smuzhiyun if (sum != 0)
317*4882a593Smuzhiyun continue;
318*4882a593Smuzhiyun if (check->fields.revision != 0) {
319*4882a593Smuzhiyun printk("PCI: unsupported BIOS32 revision %d at 0x%p\n",
320*4882a593Smuzhiyun check->fields.revision, check);
321*4882a593Smuzhiyun continue;
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun DBG("PCI: BIOS32 Service Directory structure at 0x%p\n", check);
324*4882a593Smuzhiyun if (check->fields.entry >= 0x100000) {
325*4882a593Smuzhiyun printk("PCI: BIOS32 entry (0x%p) in high memory, "
326*4882a593Smuzhiyun "cannot use.\n", check);
327*4882a593Smuzhiyun return NULL;
328*4882a593Smuzhiyun } else {
329*4882a593Smuzhiyun unsigned long bios32_entry = check->fields.entry;
330*4882a593Smuzhiyun DBG("PCI: BIOS32 Service Directory entry at 0x%lx\n",
331*4882a593Smuzhiyun bios32_entry);
332*4882a593Smuzhiyun bios32_indirect.address = bios32_entry + PAGE_OFFSET;
333*4882a593Smuzhiyun set_bios_x();
334*4882a593Smuzhiyun if (check_pcibios())
335*4882a593Smuzhiyun return &pci_bios_access;
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun break; /* Hopefully more than one BIOS32 cannot happen... */
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun return NULL;
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun /*
344*4882a593Smuzhiyun * BIOS Functions for IRQ Routing
345*4882a593Smuzhiyun */
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun struct irq_routing_options {
348*4882a593Smuzhiyun u16 size;
349*4882a593Smuzhiyun struct irq_info *table;
350*4882a593Smuzhiyun u16 segment;
351*4882a593Smuzhiyun } __attribute__((packed));
352*4882a593Smuzhiyun
pcibios_get_irq_routing_table(void)353*4882a593Smuzhiyun struct irq_routing_table * pcibios_get_irq_routing_table(void)
354*4882a593Smuzhiyun {
355*4882a593Smuzhiyun struct irq_routing_options opt;
356*4882a593Smuzhiyun struct irq_routing_table *rt = NULL;
357*4882a593Smuzhiyun int ret, map;
358*4882a593Smuzhiyun unsigned long page;
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun if (!pci_bios_present)
361*4882a593Smuzhiyun return NULL;
362*4882a593Smuzhiyun page = __get_free_page(GFP_KERNEL);
363*4882a593Smuzhiyun if (!page)
364*4882a593Smuzhiyun return NULL;
365*4882a593Smuzhiyun opt.table = (struct irq_info *) page;
366*4882a593Smuzhiyun opt.size = PAGE_SIZE;
367*4882a593Smuzhiyun opt.segment = __KERNEL_DS;
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun DBG("PCI: Fetching IRQ routing table... ");
370*4882a593Smuzhiyun __asm__("push %%es\n\t"
371*4882a593Smuzhiyun "push %%ds\n\t"
372*4882a593Smuzhiyun "pop %%es\n\t"
373*4882a593Smuzhiyun "lcall *(%%esi); cld\n\t"
374*4882a593Smuzhiyun "pop %%es\n\t"
375*4882a593Smuzhiyun "jc 1f\n\t"
376*4882a593Smuzhiyun "xor %%ah, %%ah\n"
377*4882a593Smuzhiyun "1:"
378*4882a593Smuzhiyun : "=a" (ret),
379*4882a593Smuzhiyun "=b" (map),
380*4882a593Smuzhiyun "=m" (opt)
381*4882a593Smuzhiyun : "0" (PCIBIOS_GET_ROUTING_OPTIONS),
382*4882a593Smuzhiyun "1" (0),
383*4882a593Smuzhiyun "D" ((long) &opt),
384*4882a593Smuzhiyun "S" (&pci_indirect),
385*4882a593Smuzhiyun "m" (opt)
386*4882a593Smuzhiyun : "memory");
387*4882a593Smuzhiyun DBG("OK ret=%d, size=%d, map=%x\n", ret, opt.size, map);
388*4882a593Smuzhiyun if (ret & 0xff00)
389*4882a593Smuzhiyun printk(KERN_ERR "PCI: Error %02x when fetching IRQ routing table.\n", (ret >> 8) & 0xff);
390*4882a593Smuzhiyun else if (opt.size) {
391*4882a593Smuzhiyun rt = kmalloc(sizeof(struct irq_routing_table) + opt.size, GFP_KERNEL);
392*4882a593Smuzhiyun if (rt) {
393*4882a593Smuzhiyun memset(rt, 0, sizeof(struct irq_routing_table));
394*4882a593Smuzhiyun rt->size = opt.size + sizeof(struct irq_routing_table);
395*4882a593Smuzhiyun rt->exclusive_irqs = map;
396*4882a593Smuzhiyun memcpy(rt->slots, (void *) page, opt.size);
397*4882a593Smuzhiyun printk(KERN_INFO "PCI: Using BIOS Interrupt Routing Table\n");
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun free_page(page);
401*4882a593Smuzhiyun return rt;
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun EXPORT_SYMBOL(pcibios_get_irq_routing_table);
404*4882a593Smuzhiyun
pcibios_set_irq_routing(struct pci_dev * dev,int pin,int irq)405*4882a593Smuzhiyun int pcibios_set_irq_routing(struct pci_dev *dev, int pin, int irq)
406*4882a593Smuzhiyun {
407*4882a593Smuzhiyun int ret;
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun __asm__("lcall *(%%esi); cld\n\t"
410*4882a593Smuzhiyun "jc 1f\n\t"
411*4882a593Smuzhiyun "xor %%ah, %%ah\n"
412*4882a593Smuzhiyun "1:"
413*4882a593Smuzhiyun : "=a" (ret)
414*4882a593Smuzhiyun : "0" (PCIBIOS_SET_PCI_HW_INT),
415*4882a593Smuzhiyun "b" ((dev->bus->number << 8) | dev->devfn),
416*4882a593Smuzhiyun "c" ((irq << 8) | (pin + 10)),
417*4882a593Smuzhiyun "S" (&pci_indirect));
418*4882a593Smuzhiyun return !(ret & 0xff00);
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun EXPORT_SYMBOL(pcibios_set_irq_routing);
421*4882a593Smuzhiyun
pci_pcbios_init(void)422*4882a593Smuzhiyun void __init pci_pcbios_init(void)
423*4882a593Smuzhiyun {
424*4882a593Smuzhiyun if ((pci_probe & PCI_PROBE_BIOS)
425*4882a593Smuzhiyun && ((raw_pci_ops = pci_find_bios()))) {
426*4882a593Smuzhiyun pci_bios_present = 1;
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun
430