xref: /OK3568_Linux_fs/kernel/arch/x86/pci/irq.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *	Low-Level PCI Support for PC -- Routing of Interrupts
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  *	(c) 1999--2000 Martin Mares <mj@ucw.cz>
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/types.h>
9*4882a593Smuzhiyun #include <linux/kernel.h>
10*4882a593Smuzhiyun #include <linux/pci.h>
11*4882a593Smuzhiyun #include <linux/init.h>
12*4882a593Smuzhiyun #include <linux/interrupt.h>
13*4882a593Smuzhiyun #include <linux/dmi.h>
14*4882a593Smuzhiyun #include <linux/io.h>
15*4882a593Smuzhiyun #include <linux/smp.h>
16*4882a593Smuzhiyun #include <asm/io_apic.h>
17*4882a593Smuzhiyun #include <linux/irq.h>
18*4882a593Smuzhiyun #include <linux/acpi.h>
19*4882a593Smuzhiyun #include <asm/pci_x86.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define PIRQ_SIGNATURE	(('$' << 0) + ('P' << 8) + ('I' << 16) + ('R' << 24))
22*4882a593Smuzhiyun #define PIRQ_VERSION 0x0100
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun static int broken_hp_bios_irq9;
25*4882a593Smuzhiyun static int acer_tm360_irqrouting;
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun static struct irq_routing_table *pirq_table;
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun static int pirq_enable_irq(struct pci_dev *dev);
30*4882a593Smuzhiyun static void pirq_disable_irq(struct pci_dev *dev);
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun /*
33*4882a593Smuzhiyun  * Never use: 0, 1, 2 (timer, keyboard, and cascade)
34*4882a593Smuzhiyun  * Avoid using: 13, 14 and 15 (FP error and IDE).
35*4882a593Smuzhiyun  * Penalize: 3, 4, 6, 7, 12 (known ISA uses: serial, floppy, parallel and mouse)
36*4882a593Smuzhiyun  */
37*4882a593Smuzhiyun unsigned int pcibios_irq_mask = 0xfff8;
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun static int pirq_penalty[16] = {
40*4882a593Smuzhiyun 	1000000, 1000000, 1000000, 1000, 1000, 0, 1000, 1000,
41*4882a593Smuzhiyun 	0, 0, 0, 0, 1000, 100000, 100000, 100000
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun struct irq_router {
45*4882a593Smuzhiyun 	char *name;
46*4882a593Smuzhiyun 	u16 vendor, device;
47*4882a593Smuzhiyun 	int (*get)(struct pci_dev *router, struct pci_dev *dev, int pirq);
48*4882a593Smuzhiyun 	int (*set)(struct pci_dev *router, struct pci_dev *dev, int pirq,
49*4882a593Smuzhiyun 		int new);
50*4882a593Smuzhiyun };
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun struct irq_router_handler {
53*4882a593Smuzhiyun 	u16 vendor;
54*4882a593Smuzhiyun 	int (*probe)(struct irq_router *r, struct pci_dev *router, u16 device);
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun int (*pcibios_enable_irq)(struct pci_dev *dev) = pirq_enable_irq;
58*4882a593Smuzhiyun void (*pcibios_disable_irq)(struct pci_dev *dev) = pirq_disable_irq;
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun /*
61*4882a593Smuzhiyun  *  Check passed address for the PCI IRQ Routing Table signature
62*4882a593Smuzhiyun  *  and perform checksum verification.
63*4882a593Smuzhiyun  */
64*4882a593Smuzhiyun 
pirq_check_routing_table(u8 * addr)65*4882a593Smuzhiyun static inline struct irq_routing_table *pirq_check_routing_table(u8 *addr)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun 	struct irq_routing_table *rt;
68*4882a593Smuzhiyun 	int i;
69*4882a593Smuzhiyun 	u8 sum;
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	rt = (struct irq_routing_table *) addr;
72*4882a593Smuzhiyun 	if (rt->signature != PIRQ_SIGNATURE ||
73*4882a593Smuzhiyun 	    rt->version != PIRQ_VERSION ||
74*4882a593Smuzhiyun 	    rt->size % 16 ||
75*4882a593Smuzhiyun 	    rt->size < sizeof(struct irq_routing_table))
76*4882a593Smuzhiyun 		return NULL;
77*4882a593Smuzhiyun 	sum = 0;
78*4882a593Smuzhiyun 	for (i = 0; i < rt->size; i++)
79*4882a593Smuzhiyun 		sum += addr[i];
80*4882a593Smuzhiyun 	if (!sum) {
81*4882a593Smuzhiyun 		DBG(KERN_DEBUG "PCI: Interrupt Routing Table found at 0x%p\n",
82*4882a593Smuzhiyun 			rt);
83*4882a593Smuzhiyun 		return rt;
84*4882a593Smuzhiyun 	}
85*4882a593Smuzhiyun 	return NULL;
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun /*
91*4882a593Smuzhiyun  *  Search 0xf0000 -- 0xfffff for the PCI IRQ Routing Table.
92*4882a593Smuzhiyun  */
93*4882a593Smuzhiyun 
pirq_find_routing_table(void)94*4882a593Smuzhiyun static struct irq_routing_table * __init pirq_find_routing_table(void)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun 	u8 *addr;
97*4882a593Smuzhiyun 	struct irq_routing_table *rt;
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	if (pirq_table_addr) {
100*4882a593Smuzhiyun 		rt = pirq_check_routing_table((u8 *) __va(pirq_table_addr));
101*4882a593Smuzhiyun 		if (rt)
102*4882a593Smuzhiyun 			return rt;
103*4882a593Smuzhiyun 		printk(KERN_WARNING "PCI: PIRQ table NOT found at pirqaddr\n");
104*4882a593Smuzhiyun 	}
105*4882a593Smuzhiyun 	for (addr = (u8 *) __va(0xf0000); addr < (u8 *) __va(0x100000); addr += 16) {
106*4882a593Smuzhiyun 		rt = pirq_check_routing_table(addr);
107*4882a593Smuzhiyun 		if (rt)
108*4882a593Smuzhiyun 			return rt;
109*4882a593Smuzhiyun 	}
110*4882a593Smuzhiyun 	return NULL;
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun /*
114*4882a593Smuzhiyun  *  If we have a IRQ routing table, use it to search for peer host
115*4882a593Smuzhiyun  *  bridges.  It's a gross hack, but since there are no other known
116*4882a593Smuzhiyun  *  ways how to get a list of buses, we have to go this way.
117*4882a593Smuzhiyun  */
118*4882a593Smuzhiyun 
pirq_peer_trick(void)119*4882a593Smuzhiyun static void __init pirq_peer_trick(void)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun 	struct irq_routing_table *rt = pirq_table;
122*4882a593Smuzhiyun 	u8 busmap[256];
123*4882a593Smuzhiyun 	int i;
124*4882a593Smuzhiyun 	struct irq_info *e;
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	memset(busmap, 0, sizeof(busmap));
127*4882a593Smuzhiyun 	for (i = 0; i < (rt->size - sizeof(struct irq_routing_table)) / sizeof(struct irq_info); i++) {
128*4882a593Smuzhiyun 		e = &rt->slots[i];
129*4882a593Smuzhiyun #ifdef DEBUG
130*4882a593Smuzhiyun 		{
131*4882a593Smuzhiyun 			int j;
132*4882a593Smuzhiyun 			DBG(KERN_DEBUG "%02x:%02x slot=%02x", e->bus, e->devfn/8, e->slot);
133*4882a593Smuzhiyun 			for (j = 0; j < 4; j++)
134*4882a593Smuzhiyun 				DBG(" %d:%02x/%04x", j, e->irq[j].link, e->irq[j].bitmap);
135*4882a593Smuzhiyun 			DBG("\n");
136*4882a593Smuzhiyun 		}
137*4882a593Smuzhiyun #endif
138*4882a593Smuzhiyun 		busmap[e->bus] = 1;
139*4882a593Smuzhiyun 	}
140*4882a593Smuzhiyun 	for (i = 1; i < 256; i++) {
141*4882a593Smuzhiyun 		if (!busmap[i] || pci_find_bus(0, i))
142*4882a593Smuzhiyun 			continue;
143*4882a593Smuzhiyun 		pcibios_scan_root(i);
144*4882a593Smuzhiyun 	}
145*4882a593Smuzhiyun 	pcibios_last_bus = -1;
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun /*
149*4882a593Smuzhiyun  *  Code for querying and setting of IRQ routes on various interrupt routers.
150*4882a593Smuzhiyun  *  PIC Edge/Level Control Registers (ELCR) 0x4d0 & 0x4d1.
151*4882a593Smuzhiyun  */
152*4882a593Smuzhiyun 
elcr_set_level_irq(unsigned int irq)153*4882a593Smuzhiyun void elcr_set_level_irq(unsigned int irq)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun 	unsigned char mask = 1 << (irq & 7);
156*4882a593Smuzhiyun 	unsigned int port = 0x4d0 + (irq >> 3);
157*4882a593Smuzhiyun 	unsigned char val;
158*4882a593Smuzhiyun 	static u16 elcr_irq_mask;
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	if (irq >= 16 || (1 << irq) & elcr_irq_mask)
161*4882a593Smuzhiyun 		return;
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	elcr_irq_mask |= (1 << irq);
164*4882a593Smuzhiyun 	printk(KERN_DEBUG "PCI: setting IRQ %u as level-triggered\n", irq);
165*4882a593Smuzhiyun 	val = inb(port);
166*4882a593Smuzhiyun 	if (!(val & mask)) {
167*4882a593Smuzhiyun 		DBG(KERN_DEBUG " -> edge");
168*4882a593Smuzhiyun 		outb(val | mask, port);
169*4882a593Smuzhiyun 	}
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun /*
173*4882a593Smuzhiyun  * Common IRQ routing practice: nibbles in config space,
174*4882a593Smuzhiyun  * offset by some magic constant.
175*4882a593Smuzhiyun  */
read_config_nybble(struct pci_dev * router,unsigned offset,unsigned nr)176*4882a593Smuzhiyun static unsigned int read_config_nybble(struct pci_dev *router, unsigned offset, unsigned nr)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun 	u8 x;
179*4882a593Smuzhiyun 	unsigned reg = offset + (nr >> 1);
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	pci_read_config_byte(router, reg, &x);
182*4882a593Smuzhiyun 	return (nr & 1) ? (x >> 4) : (x & 0xf);
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun 
write_config_nybble(struct pci_dev * router,unsigned offset,unsigned nr,unsigned int val)185*4882a593Smuzhiyun static void write_config_nybble(struct pci_dev *router, unsigned offset,
186*4882a593Smuzhiyun 	unsigned nr, unsigned int val)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun 	u8 x;
189*4882a593Smuzhiyun 	unsigned reg = offset + (nr >> 1);
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	pci_read_config_byte(router, reg, &x);
192*4882a593Smuzhiyun 	x = (nr & 1) ? ((x & 0x0f) | (val << 4)) : ((x & 0xf0) | val);
193*4882a593Smuzhiyun 	pci_write_config_byte(router, reg, x);
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun /*
197*4882a593Smuzhiyun  * ALI pirq entries are damn ugly, and completely undocumented.
198*4882a593Smuzhiyun  * This has been figured out from pirq tables, and it's not a pretty
199*4882a593Smuzhiyun  * picture.
200*4882a593Smuzhiyun  */
pirq_ali_get(struct pci_dev * router,struct pci_dev * dev,int pirq)201*4882a593Smuzhiyun static int pirq_ali_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun 	static const unsigned char irqmap[16] = { 0, 9, 3, 10, 4, 5, 7, 6, 1, 11, 0, 12, 0, 14, 0, 15 };
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	WARN_ON_ONCE(pirq > 16);
206*4882a593Smuzhiyun 	return irqmap[read_config_nybble(router, 0x48, pirq-1)];
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun 
pirq_ali_set(struct pci_dev * router,struct pci_dev * dev,int pirq,int irq)209*4882a593Smuzhiyun static int pirq_ali_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun 	static const unsigned char irqmap[16] = { 0, 8, 0, 2, 4, 5, 7, 6, 0, 1, 3, 9, 11, 0, 13, 15 };
212*4882a593Smuzhiyun 	unsigned int val = irqmap[irq];
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	WARN_ON_ONCE(pirq > 16);
215*4882a593Smuzhiyun 	if (val) {
216*4882a593Smuzhiyun 		write_config_nybble(router, 0x48, pirq-1, val);
217*4882a593Smuzhiyun 		return 1;
218*4882a593Smuzhiyun 	}
219*4882a593Smuzhiyun 	return 0;
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun /*
223*4882a593Smuzhiyun  * The Intel PIIX4 pirq rules are fairly simple: "pirq" is
224*4882a593Smuzhiyun  * just a pointer to the config space.
225*4882a593Smuzhiyun  */
pirq_piix_get(struct pci_dev * router,struct pci_dev * dev,int pirq)226*4882a593Smuzhiyun static int pirq_piix_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun 	u8 x;
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	pci_read_config_byte(router, pirq, &x);
231*4882a593Smuzhiyun 	return (x < 16) ? x : 0;
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun 
pirq_piix_set(struct pci_dev * router,struct pci_dev * dev,int pirq,int irq)234*4882a593Smuzhiyun static int pirq_piix_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun 	pci_write_config_byte(router, pirq, irq);
237*4882a593Smuzhiyun 	return 1;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun /*
241*4882a593Smuzhiyun  * The VIA pirq rules are nibble-based, like ALI,
242*4882a593Smuzhiyun  * but without the ugly irq number munging.
243*4882a593Smuzhiyun  * However, PIRQD is in the upper instead of lower 4 bits.
244*4882a593Smuzhiyun  */
pirq_via_get(struct pci_dev * router,struct pci_dev * dev,int pirq)245*4882a593Smuzhiyun static int pirq_via_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun 	return read_config_nybble(router, 0x55, pirq == 4 ? 5 : pirq);
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun 
pirq_via_set(struct pci_dev * router,struct pci_dev * dev,int pirq,int irq)250*4882a593Smuzhiyun static int pirq_via_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun 	write_config_nybble(router, 0x55, pirq == 4 ? 5 : pirq, irq);
253*4882a593Smuzhiyun 	return 1;
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun /*
257*4882a593Smuzhiyun  * The VIA pirq rules are nibble-based, like ALI,
258*4882a593Smuzhiyun  * but without the ugly irq number munging.
259*4882a593Smuzhiyun  * However, for 82C586, nibble map is different .
260*4882a593Smuzhiyun  */
pirq_via586_get(struct pci_dev * router,struct pci_dev * dev,int pirq)261*4882a593Smuzhiyun static int pirq_via586_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun 	static const unsigned int pirqmap[5] = { 3, 2, 5, 1, 1 };
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	WARN_ON_ONCE(pirq > 5);
266*4882a593Smuzhiyun 	return read_config_nybble(router, 0x55, pirqmap[pirq-1]);
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun 
pirq_via586_set(struct pci_dev * router,struct pci_dev * dev,int pirq,int irq)269*4882a593Smuzhiyun static int pirq_via586_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun 	static const unsigned int pirqmap[5] = { 3, 2, 5, 1, 1 };
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	WARN_ON_ONCE(pirq > 5);
274*4882a593Smuzhiyun 	write_config_nybble(router, 0x55, pirqmap[pirq-1], irq);
275*4882a593Smuzhiyun 	return 1;
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun /*
279*4882a593Smuzhiyun  * ITE 8330G pirq rules are nibble-based
280*4882a593Smuzhiyun  * FIXME: pirqmap may be { 1, 0, 3, 2 },
281*4882a593Smuzhiyun  * 	  2+3 are both mapped to irq 9 on my system
282*4882a593Smuzhiyun  */
pirq_ite_get(struct pci_dev * router,struct pci_dev * dev,int pirq)283*4882a593Smuzhiyun static int pirq_ite_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun 	static const unsigned char pirqmap[4] = { 1, 0, 2, 3 };
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	WARN_ON_ONCE(pirq > 4);
288*4882a593Smuzhiyun 	return read_config_nybble(router, 0x43, pirqmap[pirq-1]);
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun 
pirq_ite_set(struct pci_dev * router,struct pci_dev * dev,int pirq,int irq)291*4882a593Smuzhiyun static int pirq_ite_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun 	static const unsigned char pirqmap[4] = { 1, 0, 2, 3 };
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	WARN_ON_ONCE(pirq > 4);
296*4882a593Smuzhiyun 	write_config_nybble(router, 0x43, pirqmap[pirq-1], irq);
297*4882a593Smuzhiyun 	return 1;
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun /*
301*4882a593Smuzhiyun  * OPTI: high four bits are nibble pointer..
302*4882a593Smuzhiyun  * I wonder what the low bits do?
303*4882a593Smuzhiyun  */
pirq_opti_get(struct pci_dev * router,struct pci_dev * dev,int pirq)304*4882a593Smuzhiyun static int pirq_opti_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun 	return read_config_nybble(router, 0xb8, pirq >> 4);
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun 
pirq_opti_set(struct pci_dev * router,struct pci_dev * dev,int pirq,int irq)309*4882a593Smuzhiyun static int pirq_opti_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
310*4882a593Smuzhiyun {
311*4882a593Smuzhiyun 	write_config_nybble(router, 0xb8, pirq >> 4, irq);
312*4882a593Smuzhiyun 	return 1;
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun /*
316*4882a593Smuzhiyun  * Cyrix: nibble offset 0x5C
317*4882a593Smuzhiyun  * 0x5C bits 7:4 is INTB bits 3:0 is INTA
318*4882a593Smuzhiyun  * 0x5D bits 7:4 is INTD bits 3:0 is INTC
319*4882a593Smuzhiyun  */
pirq_cyrix_get(struct pci_dev * router,struct pci_dev * dev,int pirq)320*4882a593Smuzhiyun static int pirq_cyrix_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
321*4882a593Smuzhiyun {
322*4882a593Smuzhiyun 	return read_config_nybble(router, 0x5C, (pirq-1)^1);
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun 
pirq_cyrix_set(struct pci_dev * router,struct pci_dev * dev,int pirq,int irq)325*4882a593Smuzhiyun static int pirq_cyrix_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
326*4882a593Smuzhiyun {
327*4882a593Smuzhiyun 	write_config_nybble(router, 0x5C, (pirq-1)^1, irq);
328*4882a593Smuzhiyun 	return 1;
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun /*
332*4882a593Smuzhiyun  *	PIRQ routing for SiS 85C503 router used in several SiS chipsets.
333*4882a593Smuzhiyun  *	We have to deal with the following issues here:
334*4882a593Smuzhiyun  *	- vendors have different ideas about the meaning of link values
335*4882a593Smuzhiyun  *	- some onboard devices (integrated in the chipset) have special
336*4882a593Smuzhiyun  *	  links and are thus routed differently (i.e. not via PCI INTA-INTD)
337*4882a593Smuzhiyun  *	- different revision of the router have a different layout for
338*4882a593Smuzhiyun  *	  the routing registers, particularly for the onchip devices
339*4882a593Smuzhiyun  *
340*4882a593Smuzhiyun  *	For all routing registers the common thing is we have one byte
341*4882a593Smuzhiyun  *	per routeable link which is defined as:
342*4882a593Smuzhiyun  *		 bit 7      IRQ mapping enabled (0) or disabled (1)
343*4882a593Smuzhiyun  *		 bits [6:4] reserved (sometimes used for onchip devices)
344*4882a593Smuzhiyun  *		 bits [3:0] IRQ to map to
345*4882a593Smuzhiyun  *		     allowed: 3-7, 9-12, 14-15
346*4882a593Smuzhiyun  *		     reserved: 0, 1, 2, 8, 13
347*4882a593Smuzhiyun  *
348*4882a593Smuzhiyun  *	The config-space registers located at 0x41/0x42/0x43/0x44 are
349*4882a593Smuzhiyun  *	always used to route the normal PCI INT A/B/C/D respectively.
350*4882a593Smuzhiyun  *	Apparently there are systems implementing PCI routing table using
351*4882a593Smuzhiyun  *	link values 0x01-0x04 and others using 0x41-0x44 for PCI INTA..D.
352*4882a593Smuzhiyun  *	We try our best to handle both link mappings.
353*4882a593Smuzhiyun  *
354*4882a593Smuzhiyun  *	Currently (2003-05-21) it appears most SiS chipsets follow the
355*4882a593Smuzhiyun  *	definition of routing registers from the SiS-5595 southbridge.
356*4882a593Smuzhiyun  *	According to the SiS 5595 datasheets the revision id's of the
357*4882a593Smuzhiyun  *	router (ISA-bridge) should be 0x01 or 0xb0.
358*4882a593Smuzhiyun  *
359*4882a593Smuzhiyun  *	Furthermore we've also seen lspci dumps with revision 0x00 and 0xb1.
360*4882a593Smuzhiyun  *	Looks like these are used in a number of SiS 5xx/6xx/7xx chipsets.
361*4882a593Smuzhiyun  *	They seem to work with the current routing code. However there is
362*4882a593Smuzhiyun  *	some concern because of the two USB-OHCI HCs (original SiS 5595
363*4882a593Smuzhiyun  *	had only one). YMMV.
364*4882a593Smuzhiyun  *
365*4882a593Smuzhiyun  *	Onchip routing for router rev-id 0x01/0xb0 and probably 0x00/0xb1:
366*4882a593Smuzhiyun  *
367*4882a593Smuzhiyun  *	0x61:	IDEIRQ:
368*4882a593Smuzhiyun  *		bits [6:5] must be written 01
369*4882a593Smuzhiyun  *		bit 4 channel-select primary (0), secondary (1)
370*4882a593Smuzhiyun  *
371*4882a593Smuzhiyun  *	0x62:	USBIRQ:
372*4882a593Smuzhiyun  *		bit 6 OHCI function disabled (0), enabled (1)
373*4882a593Smuzhiyun  *
374*4882a593Smuzhiyun  *	0x6a:	ACPI/SCI IRQ: bits 4-6 reserved
375*4882a593Smuzhiyun  *
376*4882a593Smuzhiyun  *	0x7e:	Data Acq. Module IRQ - bits 4-6 reserved
377*4882a593Smuzhiyun  *
378*4882a593Smuzhiyun  *	We support USBIRQ (in addition to INTA-INTD) and keep the
379*4882a593Smuzhiyun  *	IDE, ACPI and DAQ routing untouched as set by the BIOS.
380*4882a593Smuzhiyun  *
381*4882a593Smuzhiyun  *	Currently the only reported exception is the new SiS 65x chipset
382*4882a593Smuzhiyun  *	which includes the SiS 69x southbridge. Here we have the 85C503
383*4882a593Smuzhiyun  *	router revision 0x04 and there are changes in the register layout
384*4882a593Smuzhiyun  *	mostly related to the different USB HCs with USB 2.0 support.
385*4882a593Smuzhiyun  *
386*4882a593Smuzhiyun  *	Onchip routing for router rev-id 0x04 (try-and-error observation)
387*4882a593Smuzhiyun  *
388*4882a593Smuzhiyun  *	0x60/0x61/0x62/0x63:	1xEHCI and 3xOHCI (companion) USB-HCs
389*4882a593Smuzhiyun  *				bit 6-4 are probably unused, not like 5595
390*4882a593Smuzhiyun  */
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun #define PIRQ_SIS_IRQ_MASK	0x0f
393*4882a593Smuzhiyun #define PIRQ_SIS_IRQ_DISABLE	0x80
394*4882a593Smuzhiyun #define PIRQ_SIS_USB_ENABLE	0x40
395*4882a593Smuzhiyun 
pirq_sis_get(struct pci_dev * router,struct pci_dev * dev,int pirq)396*4882a593Smuzhiyun static int pirq_sis_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
397*4882a593Smuzhiyun {
398*4882a593Smuzhiyun 	u8 x;
399*4882a593Smuzhiyun 	int reg;
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 	reg = pirq;
402*4882a593Smuzhiyun 	if (reg >= 0x01 && reg <= 0x04)
403*4882a593Smuzhiyun 		reg += 0x40;
404*4882a593Smuzhiyun 	pci_read_config_byte(router, reg, &x);
405*4882a593Smuzhiyun 	return (x & PIRQ_SIS_IRQ_DISABLE) ? 0 : (x & PIRQ_SIS_IRQ_MASK);
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun 
pirq_sis_set(struct pci_dev * router,struct pci_dev * dev,int pirq,int irq)408*4882a593Smuzhiyun static int pirq_sis_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
409*4882a593Smuzhiyun {
410*4882a593Smuzhiyun 	u8 x;
411*4882a593Smuzhiyun 	int reg;
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	reg = pirq;
414*4882a593Smuzhiyun 	if (reg >= 0x01 && reg <= 0x04)
415*4882a593Smuzhiyun 		reg += 0x40;
416*4882a593Smuzhiyun 	pci_read_config_byte(router, reg, &x);
417*4882a593Smuzhiyun 	x &= ~(PIRQ_SIS_IRQ_MASK | PIRQ_SIS_IRQ_DISABLE);
418*4882a593Smuzhiyun 	x |= irq ? irq: PIRQ_SIS_IRQ_DISABLE;
419*4882a593Smuzhiyun 	pci_write_config_byte(router, reg, x);
420*4882a593Smuzhiyun 	return 1;
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun /*
425*4882a593Smuzhiyun  * VLSI: nibble offset 0x74 - educated guess due to routing table and
426*4882a593Smuzhiyun  *       config space of VLSI 82C534 PCI-bridge/router (1004:0102)
427*4882a593Smuzhiyun  *       Tested on HP OmniBook 800 covering PIRQ 1, 2, 4, 8 for onboard
428*4882a593Smuzhiyun  *       devices, PIRQ 3 for non-pci(!) soundchip and (untested) PIRQ 6
429*4882a593Smuzhiyun  *       for the busbridge to the docking station.
430*4882a593Smuzhiyun  */
431*4882a593Smuzhiyun 
pirq_vlsi_get(struct pci_dev * router,struct pci_dev * dev,int pirq)432*4882a593Smuzhiyun static int pirq_vlsi_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
433*4882a593Smuzhiyun {
434*4882a593Smuzhiyun 	WARN_ON_ONCE(pirq >= 9);
435*4882a593Smuzhiyun 	if (pirq > 8) {
436*4882a593Smuzhiyun 		dev_info(&dev->dev, "VLSI router PIRQ escape (%d)\n", pirq);
437*4882a593Smuzhiyun 		return 0;
438*4882a593Smuzhiyun 	}
439*4882a593Smuzhiyun 	return read_config_nybble(router, 0x74, pirq-1);
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun 
pirq_vlsi_set(struct pci_dev * router,struct pci_dev * dev,int pirq,int irq)442*4882a593Smuzhiyun static int pirq_vlsi_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
443*4882a593Smuzhiyun {
444*4882a593Smuzhiyun 	WARN_ON_ONCE(pirq >= 9);
445*4882a593Smuzhiyun 	if (pirq > 8) {
446*4882a593Smuzhiyun 		dev_info(&dev->dev, "VLSI router PIRQ escape (%d)\n", pirq);
447*4882a593Smuzhiyun 		return 0;
448*4882a593Smuzhiyun 	}
449*4882a593Smuzhiyun 	write_config_nybble(router, 0x74, pirq-1, irq);
450*4882a593Smuzhiyun 	return 1;
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun /*
454*4882a593Smuzhiyun  * ServerWorks: PCI interrupts mapped to system IRQ lines through Index
455*4882a593Smuzhiyun  * and Redirect I/O registers (0x0c00 and 0x0c01).  The Index register
456*4882a593Smuzhiyun  * format is (PCIIRQ## | 0x10), e.g.: PCIIRQ10=0x1a.  The Redirect
457*4882a593Smuzhiyun  * register is a straight binary coding of desired PIC IRQ (low nibble).
458*4882a593Smuzhiyun  *
459*4882a593Smuzhiyun  * The 'link' value in the PIRQ table is already in the correct format
460*4882a593Smuzhiyun  * for the Index register.  There are some special index values:
461*4882a593Smuzhiyun  * 0x00 for ACPI (SCI), 0x01 for USB, 0x02 for IDE0, 0x04 for IDE1,
462*4882a593Smuzhiyun  * and 0x03 for SMBus.
463*4882a593Smuzhiyun  */
pirq_serverworks_get(struct pci_dev * router,struct pci_dev * dev,int pirq)464*4882a593Smuzhiyun static int pirq_serverworks_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
465*4882a593Smuzhiyun {
466*4882a593Smuzhiyun 	outb(pirq, 0xc00);
467*4882a593Smuzhiyun 	return inb(0xc01) & 0xf;
468*4882a593Smuzhiyun }
469*4882a593Smuzhiyun 
pirq_serverworks_set(struct pci_dev * router,struct pci_dev * dev,int pirq,int irq)470*4882a593Smuzhiyun static int pirq_serverworks_set(struct pci_dev *router, struct pci_dev *dev,
471*4882a593Smuzhiyun 	int pirq, int irq)
472*4882a593Smuzhiyun {
473*4882a593Smuzhiyun 	outb(pirq, 0xc00);
474*4882a593Smuzhiyun 	outb(irq, 0xc01);
475*4882a593Smuzhiyun 	return 1;
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun /* Support for AMD756 PCI IRQ Routing
479*4882a593Smuzhiyun  * Jhon H. Caicedo <jhcaiced@osso.org.co>
480*4882a593Smuzhiyun  * Jun/21/2001 0.2.0 Release, fixed to use "nybble" functions... (jhcaiced)
481*4882a593Smuzhiyun  * Jun/19/2001 Alpha Release 0.1.0 (jhcaiced)
482*4882a593Smuzhiyun  * The AMD756 pirq rules are nibble-based
483*4882a593Smuzhiyun  * offset 0x56 0-3 PIRQA  4-7  PIRQB
484*4882a593Smuzhiyun  * offset 0x57 0-3 PIRQC  4-7  PIRQD
485*4882a593Smuzhiyun  */
pirq_amd756_get(struct pci_dev * router,struct pci_dev * dev,int pirq)486*4882a593Smuzhiyun static int pirq_amd756_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
487*4882a593Smuzhiyun {
488*4882a593Smuzhiyun 	u8 irq;
489*4882a593Smuzhiyun 	irq = 0;
490*4882a593Smuzhiyun 	if (pirq <= 4)
491*4882a593Smuzhiyun 		irq = read_config_nybble(router, 0x56, pirq - 1);
492*4882a593Smuzhiyun 	dev_info(&dev->dev,
493*4882a593Smuzhiyun 		 "AMD756: dev [%04x:%04x], router PIRQ %d get IRQ %d\n",
494*4882a593Smuzhiyun 		 dev->vendor, dev->device, pirq, irq);
495*4882a593Smuzhiyun 	return irq;
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun 
pirq_amd756_set(struct pci_dev * router,struct pci_dev * dev,int pirq,int irq)498*4882a593Smuzhiyun static int pirq_amd756_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
499*4882a593Smuzhiyun {
500*4882a593Smuzhiyun 	dev_info(&dev->dev,
501*4882a593Smuzhiyun 		 "AMD756: dev [%04x:%04x], router PIRQ %d set IRQ %d\n",
502*4882a593Smuzhiyun 		 dev->vendor, dev->device, pirq, irq);
503*4882a593Smuzhiyun 	if (pirq <= 4)
504*4882a593Smuzhiyun 		write_config_nybble(router, 0x56, pirq - 1, irq);
505*4882a593Smuzhiyun 	return 1;
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun /*
509*4882a593Smuzhiyun  * PicoPower PT86C523
510*4882a593Smuzhiyun  */
pirq_pico_get(struct pci_dev * router,struct pci_dev * dev,int pirq)511*4882a593Smuzhiyun static int pirq_pico_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
512*4882a593Smuzhiyun {
513*4882a593Smuzhiyun 	outb(0x10 + ((pirq - 1) >> 1), 0x24);
514*4882a593Smuzhiyun 	return ((pirq - 1) & 1) ? (inb(0x26) >> 4) : (inb(0x26) & 0xf);
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun 
pirq_pico_set(struct pci_dev * router,struct pci_dev * dev,int pirq,int irq)517*4882a593Smuzhiyun static int pirq_pico_set(struct pci_dev *router, struct pci_dev *dev, int pirq,
518*4882a593Smuzhiyun 			int irq)
519*4882a593Smuzhiyun {
520*4882a593Smuzhiyun 	unsigned int x;
521*4882a593Smuzhiyun 	outb(0x10 + ((pirq - 1) >> 1), 0x24);
522*4882a593Smuzhiyun 	x = inb(0x26);
523*4882a593Smuzhiyun 	x = ((pirq - 1) & 1) ? ((x & 0x0f) | (irq << 4)) : ((x & 0xf0) | (irq));
524*4882a593Smuzhiyun 	outb(x, 0x26);
525*4882a593Smuzhiyun 	return 1;
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun #ifdef CONFIG_PCI_BIOS
529*4882a593Smuzhiyun 
pirq_bios_set(struct pci_dev * router,struct pci_dev * dev,int pirq,int irq)530*4882a593Smuzhiyun static int pirq_bios_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
531*4882a593Smuzhiyun {
532*4882a593Smuzhiyun 	struct pci_dev *bridge;
533*4882a593Smuzhiyun 	int pin = pci_get_interrupt_pin(dev, &bridge);
534*4882a593Smuzhiyun 	return pcibios_set_irq_routing(bridge, pin - 1, irq);
535*4882a593Smuzhiyun }
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun #endif
538*4882a593Smuzhiyun 
intel_router_probe(struct irq_router * r,struct pci_dev * router,u16 device)539*4882a593Smuzhiyun static __init int intel_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
540*4882a593Smuzhiyun {
541*4882a593Smuzhiyun 	static struct pci_device_id __initdata pirq_440gx[] = {
542*4882a593Smuzhiyun 		{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443GX_0) },
543*4882a593Smuzhiyun 		{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443GX_2) },
544*4882a593Smuzhiyun 		{ },
545*4882a593Smuzhiyun 	};
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 	/* 440GX has a proprietary PIRQ router -- don't use it */
548*4882a593Smuzhiyun 	if (pci_dev_present(pirq_440gx))
549*4882a593Smuzhiyun 		return 0;
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 	switch (device) {
552*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_82371FB_0:
553*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_82371SB_0:
554*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_82371AB_0:
555*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_82371MX:
556*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_82443MX_0:
557*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_82801AA_0:
558*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_82801AB_0:
559*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_82801BA_0:
560*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_82801BA_10:
561*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_82801CA_0:
562*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_82801CA_12:
563*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_82801DB_0:
564*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_82801E_0:
565*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_82801EB_0:
566*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_ESB_1:
567*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_ICH6_0:
568*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_ICH6_1:
569*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_ICH7_0:
570*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_ICH7_1:
571*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_ICH7_30:
572*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_ICH7_31:
573*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_TGP_LPC:
574*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_ESB2_0:
575*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_ICH8_0:
576*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_ICH8_1:
577*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_ICH8_2:
578*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_ICH8_3:
579*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_ICH8_4:
580*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_ICH9_0:
581*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_ICH9_1:
582*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_ICH9_2:
583*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_ICH9_3:
584*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_ICH9_4:
585*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_ICH9_5:
586*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_EP80579_0:
587*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_ICH10_0:
588*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_ICH10_1:
589*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_ICH10_2:
590*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_ICH10_3:
591*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_PATSBURG_LPC_0:
592*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_PATSBURG_LPC_1:
593*4882a593Smuzhiyun 		r->name = "PIIX/ICH";
594*4882a593Smuzhiyun 		r->get = pirq_piix_get;
595*4882a593Smuzhiyun 		r->set = pirq_piix_set;
596*4882a593Smuzhiyun 		return 1;
597*4882a593Smuzhiyun 	}
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 	if ((device >= PCI_DEVICE_ID_INTEL_5_3400_SERIES_LPC_MIN &&
600*4882a593Smuzhiyun 	     device <= PCI_DEVICE_ID_INTEL_5_3400_SERIES_LPC_MAX)
601*4882a593Smuzhiyun 	||  (device >= PCI_DEVICE_ID_INTEL_COUGARPOINT_LPC_MIN &&
602*4882a593Smuzhiyun 	     device <= PCI_DEVICE_ID_INTEL_COUGARPOINT_LPC_MAX)
603*4882a593Smuzhiyun 	||  (device >= PCI_DEVICE_ID_INTEL_DH89XXCC_LPC_MIN &&
604*4882a593Smuzhiyun 	     device <= PCI_DEVICE_ID_INTEL_DH89XXCC_LPC_MAX)
605*4882a593Smuzhiyun 	||  (device >= PCI_DEVICE_ID_INTEL_PANTHERPOINT_LPC_MIN &&
606*4882a593Smuzhiyun 	     device <= PCI_DEVICE_ID_INTEL_PANTHERPOINT_LPC_MAX)) {
607*4882a593Smuzhiyun 		r->name = "PIIX/ICH";
608*4882a593Smuzhiyun 		r->get = pirq_piix_get;
609*4882a593Smuzhiyun 		r->set = pirq_piix_set;
610*4882a593Smuzhiyun 		return 1;
611*4882a593Smuzhiyun 	}
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 	return 0;
614*4882a593Smuzhiyun }
615*4882a593Smuzhiyun 
via_router_probe(struct irq_router * r,struct pci_dev * router,u16 device)616*4882a593Smuzhiyun static __init int via_router_probe(struct irq_router *r,
617*4882a593Smuzhiyun 				struct pci_dev *router, u16 device)
618*4882a593Smuzhiyun {
619*4882a593Smuzhiyun 	/* FIXME: We should move some of the quirk fixup stuff here */
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	/*
622*4882a593Smuzhiyun 	 * workarounds for some buggy BIOSes
623*4882a593Smuzhiyun 	 */
624*4882a593Smuzhiyun 	if (device == PCI_DEVICE_ID_VIA_82C586_0) {
625*4882a593Smuzhiyun 		switch (router->device) {
626*4882a593Smuzhiyun 		case PCI_DEVICE_ID_VIA_82C686:
627*4882a593Smuzhiyun 			/*
628*4882a593Smuzhiyun 			 * Asus k7m bios wrongly reports 82C686A
629*4882a593Smuzhiyun 			 * as 586-compatible
630*4882a593Smuzhiyun 			 */
631*4882a593Smuzhiyun 			device = PCI_DEVICE_ID_VIA_82C686;
632*4882a593Smuzhiyun 			break;
633*4882a593Smuzhiyun 		case PCI_DEVICE_ID_VIA_8235:
634*4882a593Smuzhiyun 			/**
635*4882a593Smuzhiyun 			 * Asus a7v-x bios wrongly reports 8235
636*4882a593Smuzhiyun 			 * as 586-compatible
637*4882a593Smuzhiyun 			 */
638*4882a593Smuzhiyun 			device = PCI_DEVICE_ID_VIA_8235;
639*4882a593Smuzhiyun 			break;
640*4882a593Smuzhiyun 		case PCI_DEVICE_ID_VIA_8237:
641*4882a593Smuzhiyun 			/**
642*4882a593Smuzhiyun 			 * Asus a7v600 bios wrongly reports 8237
643*4882a593Smuzhiyun 			 * as 586-compatible
644*4882a593Smuzhiyun 			 */
645*4882a593Smuzhiyun 			device = PCI_DEVICE_ID_VIA_8237;
646*4882a593Smuzhiyun 			break;
647*4882a593Smuzhiyun 		}
648*4882a593Smuzhiyun 	}
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun 	switch (device) {
651*4882a593Smuzhiyun 	case PCI_DEVICE_ID_VIA_82C586_0:
652*4882a593Smuzhiyun 		r->name = "VIA";
653*4882a593Smuzhiyun 		r->get = pirq_via586_get;
654*4882a593Smuzhiyun 		r->set = pirq_via586_set;
655*4882a593Smuzhiyun 		return 1;
656*4882a593Smuzhiyun 	case PCI_DEVICE_ID_VIA_82C596:
657*4882a593Smuzhiyun 	case PCI_DEVICE_ID_VIA_82C686:
658*4882a593Smuzhiyun 	case PCI_DEVICE_ID_VIA_8231:
659*4882a593Smuzhiyun 	case PCI_DEVICE_ID_VIA_8233A:
660*4882a593Smuzhiyun 	case PCI_DEVICE_ID_VIA_8235:
661*4882a593Smuzhiyun 	case PCI_DEVICE_ID_VIA_8237:
662*4882a593Smuzhiyun 		/* FIXME: add new ones for 8233/5 */
663*4882a593Smuzhiyun 		r->name = "VIA";
664*4882a593Smuzhiyun 		r->get = pirq_via_get;
665*4882a593Smuzhiyun 		r->set = pirq_via_set;
666*4882a593Smuzhiyun 		return 1;
667*4882a593Smuzhiyun 	}
668*4882a593Smuzhiyun 	return 0;
669*4882a593Smuzhiyun }
670*4882a593Smuzhiyun 
vlsi_router_probe(struct irq_router * r,struct pci_dev * router,u16 device)671*4882a593Smuzhiyun static __init int vlsi_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
672*4882a593Smuzhiyun {
673*4882a593Smuzhiyun 	switch (device) {
674*4882a593Smuzhiyun 	case PCI_DEVICE_ID_VLSI_82C534:
675*4882a593Smuzhiyun 		r->name = "VLSI 82C534";
676*4882a593Smuzhiyun 		r->get = pirq_vlsi_get;
677*4882a593Smuzhiyun 		r->set = pirq_vlsi_set;
678*4882a593Smuzhiyun 		return 1;
679*4882a593Smuzhiyun 	}
680*4882a593Smuzhiyun 	return 0;
681*4882a593Smuzhiyun }
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 
serverworks_router_probe(struct irq_router * r,struct pci_dev * router,u16 device)684*4882a593Smuzhiyun static __init int serverworks_router_probe(struct irq_router *r,
685*4882a593Smuzhiyun 		struct pci_dev *router, u16 device)
686*4882a593Smuzhiyun {
687*4882a593Smuzhiyun 	switch (device) {
688*4882a593Smuzhiyun 	case PCI_DEVICE_ID_SERVERWORKS_OSB4:
689*4882a593Smuzhiyun 	case PCI_DEVICE_ID_SERVERWORKS_CSB5:
690*4882a593Smuzhiyun 		r->name = "ServerWorks";
691*4882a593Smuzhiyun 		r->get = pirq_serverworks_get;
692*4882a593Smuzhiyun 		r->set = pirq_serverworks_set;
693*4882a593Smuzhiyun 		return 1;
694*4882a593Smuzhiyun 	}
695*4882a593Smuzhiyun 	return 0;
696*4882a593Smuzhiyun }
697*4882a593Smuzhiyun 
sis_router_probe(struct irq_router * r,struct pci_dev * router,u16 device)698*4882a593Smuzhiyun static __init int sis_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
699*4882a593Smuzhiyun {
700*4882a593Smuzhiyun 	if (device != PCI_DEVICE_ID_SI_503)
701*4882a593Smuzhiyun 		return 0;
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 	r->name = "SIS";
704*4882a593Smuzhiyun 	r->get = pirq_sis_get;
705*4882a593Smuzhiyun 	r->set = pirq_sis_set;
706*4882a593Smuzhiyun 	return 1;
707*4882a593Smuzhiyun }
708*4882a593Smuzhiyun 
cyrix_router_probe(struct irq_router * r,struct pci_dev * router,u16 device)709*4882a593Smuzhiyun static __init int cyrix_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
710*4882a593Smuzhiyun {
711*4882a593Smuzhiyun 	switch (device) {
712*4882a593Smuzhiyun 	case PCI_DEVICE_ID_CYRIX_5520:
713*4882a593Smuzhiyun 		r->name = "NatSemi";
714*4882a593Smuzhiyun 		r->get = pirq_cyrix_get;
715*4882a593Smuzhiyun 		r->set = pirq_cyrix_set;
716*4882a593Smuzhiyun 		return 1;
717*4882a593Smuzhiyun 	}
718*4882a593Smuzhiyun 	return 0;
719*4882a593Smuzhiyun }
720*4882a593Smuzhiyun 
opti_router_probe(struct irq_router * r,struct pci_dev * router,u16 device)721*4882a593Smuzhiyun static __init int opti_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
722*4882a593Smuzhiyun {
723*4882a593Smuzhiyun 	switch (device) {
724*4882a593Smuzhiyun 	case PCI_DEVICE_ID_OPTI_82C700:
725*4882a593Smuzhiyun 		r->name = "OPTI";
726*4882a593Smuzhiyun 		r->get = pirq_opti_get;
727*4882a593Smuzhiyun 		r->set = pirq_opti_set;
728*4882a593Smuzhiyun 		return 1;
729*4882a593Smuzhiyun 	}
730*4882a593Smuzhiyun 	return 0;
731*4882a593Smuzhiyun }
732*4882a593Smuzhiyun 
ite_router_probe(struct irq_router * r,struct pci_dev * router,u16 device)733*4882a593Smuzhiyun static __init int ite_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
734*4882a593Smuzhiyun {
735*4882a593Smuzhiyun 	switch (device) {
736*4882a593Smuzhiyun 	case PCI_DEVICE_ID_ITE_IT8330G_0:
737*4882a593Smuzhiyun 		r->name = "ITE";
738*4882a593Smuzhiyun 		r->get = pirq_ite_get;
739*4882a593Smuzhiyun 		r->set = pirq_ite_set;
740*4882a593Smuzhiyun 		return 1;
741*4882a593Smuzhiyun 	}
742*4882a593Smuzhiyun 	return 0;
743*4882a593Smuzhiyun }
744*4882a593Smuzhiyun 
ali_router_probe(struct irq_router * r,struct pci_dev * router,u16 device)745*4882a593Smuzhiyun static __init int ali_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
746*4882a593Smuzhiyun {
747*4882a593Smuzhiyun 	switch (device) {
748*4882a593Smuzhiyun 	case PCI_DEVICE_ID_AL_M1533:
749*4882a593Smuzhiyun 	case PCI_DEVICE_ID_AL_M1563:
750*4882a593Smuzhiyun 		r->name = "ALI";
751*4882a593Smuzhiyun 		r->get = pirq_ali_get;
752*4882a593Smuzhiyun 		r->set = pirq_ali_set;
753*4882a593Smuzhiyun 		return 1;
754*4882a593Smuzhiyun 	}
755*4882a593Smuzhiyun 	return 0;
756*4882a593Smuzhiyun }
757*4882a593Smuzhiyun 
amd_router_probe(struct irq_router * r,struct pci_dev * router,u16 device)758*4882a593Smuzhiyun static __init int amd_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
759*4882a593Smuzhiyun {
760*4882a593Smuzhiyun 	switch (device) {
761*4882a593Smuzhiyun 	case PCI_DEVICE_ID_AMD_VIPER_740B:
762*4882a593Smuzhiyun 		r->name = "AMD756";
763*4882a593Smuzhiyun 		break;
764*4882a593Smuzhiyun 	case PCI_DEVICE_ID_AMD_VIPER_7413:
765*4882a593Smuzhiyun 		r->name = "AMD766";
766*4882a593Smuzhiyun 		break;
767*4882a593Smuzhiyun 	case PCI_DEVICE_ID_AMD_VIPER_7443:
768*4882a593Smuzhiyun 		r->name = "AMD768";
769*4882a593Smuzhiyun 		break;
770*4882a593Smuzhiyun 	default:
771*4882a593Smuzhiyun 		return 0;
772*4882a593Smuzhiyun 	}
773*4882a593Smuzhiyun 	r->get = pirq_amd756_get;
774*4882a593Smuzhiyun 	r->set = pirq_amd756_set;
775*4882a593Smuzhiyun 	return 1;
776*4882a593Smuzhiyun }
777*4882a593Smuzhiyun 
pico_router_probe(struct irq_router * r,struct pci_dev * router,u16 device)778*4882a593Smuzhiyun static __init int pico_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
779*4882a593Smuzhiyun {
780*4882a593Smuzhiyun 	switch (device) {
781*4882a593Smuzhiyun 	case PCI_DEVICE_ID_PICOPOWER_PT86C523:
782*4882a593Smuzhiyun 		r->name = "PicoPower PT86C523";
783*4882a593Smuzhiyun 		r->get = pirq_pico_get;
784*4882a593Smuzhiyun 		r->set = pirq_pico_set;
785*4882a593Smuzhiyun 		return 1;
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun 	case PCI_DEVICE_ID_PICOPOWER_PT86C523BBP:
788*4882a593Smuzhiyun 		r->name = "PicoPower PT86C523 rev. BB+";
789*4882a593Smuzhiyun 		r->get = pirq_pico_get;
790*4882a593Smuzhiyun 		r->set = pirq_pico_set;
791*4882a593Smuzhiyun 		return 1;
792*4882a593Smuzhiyun 	}
793*4882a593Smuzhiyun 	return 0;
794*4882a593Smuzhiyun }
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun static __initdata struct irq_router_handler pirq_routers[] = {
797*4882a593Smuzhiyun 	{ PCI_VENDOR_ID_INTEL, intel_router_probe },
798*4882a593Smuzhiyun 	{ PCI_VENDOR_ID_AL, ali_router_probe },
799*4882a593Smuzhiyun 	{ PCI_VENDOR_ID_ITE, ite_router_probe },
800*4882a593Smuzhiyun 	{ PCI_VENDOR_ID_VIA, via_router_probe },
801*4882a593Smuzhiyun 	{ PCI_VENDOR_ID_OPTI, opti_router_probe },
802*4882a593Smuzhiyun 	{ PCI_VENDOR_ID_SI, sis_router_probe },
803*4882a593Smuzhiyun 	{ PCI_VENDOR_ID_CYRIX, cyrix_router_probe },
804*4882a593Smuzhiyun 	{ PCI_VENDOR_ID_VLSI, vlsi_router_probe },
805*4882a593Smuzhiyun 	{ PCI_VENDOR_ID_SERVERWORKS, serverworks_router_probe },
806*4882a593Smuzhiyun 	{ PCI_VENDOR_ID_AMD, amd_router_probe },
807*4882a593Smuzhiyun 	{ PCI_VENDOR_ID_PICOPOWER, pico_router_probe },
808*4882a593Smuzhiyun 	/* Someone with docs needs to add the ATI Radeon IGP */
809*4882a593Smuzhiyun 	{ 0, NULL }
810*4882a593Smuzhiyun };
811*4882a593Smuzhiyun static struct irq_router pirq_router;
812*4882a593Smuzhiyun static struct pci_dev *pirq_router_dev;
813*4882a593Smuzhiyun 
814*4882a593Smuzhiyun 
815*4882a593Smuzhiyun /*
816*4882a593Smuzhiyun  *	FIXME: should we have an option to say "generic for
817*4882a593Smuzhiyun  *	chipset" ?
818*4882a593Smuzhiyun  */
819*4882a593Smuzhiyun 
pirq_find_router(struct irq_router * r)820*4882a593Smuzhiyun static void __init pirq_find_router(struct irq_router *r)
821*4882a593Smuzhiyun {
822*4882a593Smuzhiyun 	struct irq_routing_table *rt = pirq_table;
823*4882a593Smuzhiyun 	struct irq_router_handler *h;
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun #ifdef CONFIG_PCI_BIOS
826*4882a593Smuzhiyun 	if (!rt->signature) {
827*4882a593Smuzhiyun 		printk(KERN_INFO "PCI: Using BIOS for IRQ routing\n");
828*4882a593Smuzhiyun 		r->set = pirq_bios_set;
829*4882a593Smuzhiyun 		r->name = "BIOS";
830*4882a593Smuzhiyun 		return;
831*4882a593Smuzhiyun 	}
832*4882a593Smuzhiyun #endif
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun 	/* Default unless a driver reloads it */
835*4882a593Smuzhiyun 	r->name = "default";
836*4882a593Smuzhiyun 	r->get = NULL;
837*4882a593Smuzhiyun 	r->set = NULL;
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun 	DBG(KERN_DEBUG "PCI: Attempting to find IRQ router for [%04x:%04x]\n",
840*4882a593Smuzhiyun 	    rt->rtr_vendor, rt->rtr_device);
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun 	pirq_router_dev = pci_get_domain_bus_and_slot(0, rt->rtr_bus,
843*4882a593Smuzhiyun 						      rt->rtr_devfn);
844*4882a593Smuzhiyun 	if (!pirq_router_dev) {
845*4882a593Smuzhiyun 		DBG(KERN_DEBUG "PCI: Interrupt router not found at "
846*4882a593Smuzhiyun 			"%02x:%02x\n", rt->rtr_bus, rt->rtr_devfn);
847*4882a593Smuzhiyun 		return;
848*4882a593Smuzhiyun 	}
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun 	for (h = pirq_routers; h->vendor; h++) {
851*4882a593Smuzhiyun 		/* First look for a router match */
852*4882a593Smuzhiyun 		if (rt->rtr_vendor == h->vendor &&
853*4882a593Smuzhiyun 			h->probe(r, pirq_router_dev, rt->rtr_device))
854*4882a593Smuzhiyun 			break;
855*4882a593Smuzhiyun 		/* Fall back to a device match */
856*4882a593Smuzhiyun 		if (pirq_router_dev->vendor == h->vendor &&
857*4882a593Smuzhiyun 			h->probe(r, pirq_router_dev, pirq_router_dev->device))
858*4882a593Smuzhiyun 			break;
859*4882a593Smuzhiyun 	}
860*4882a593Smuzhiyun 	dev_info(&pirq_router_dev->dev, "%s IRQ router [%04x:%04x]\n",
861*4882a593Smuzhiyun 		 pirq_router.name,
862*4882a593Smuzhiyun 		 pirq_router_dev->vendor, pirq_router_dev->device);
863*4882a593Smuzhiyun 
864*4882a593Smuzhiyun 	/* The device remains referenced for the kernel lifetime */
865*4882a593Smuzhiyun }
866*4882a593Smuzhiyun 
pirq_get_info(struct pci_dev * dev)867*4882a593Smuzhiyun static struct irq_info *pirq_get_info(struct pci_dev *dev)
868*4882a593Smuzhiyun {
869*4882a593Smuzhiyun 	struct irq_routing_table *rt = pirq_table;
870*4882a593Smuzhiyun 	int entries = (rt->size - sizeof(struct irq_routing_table)) /
871*4882a593Smuzhiyun 		sizeof(struct irq_info);
872*4882a593Smuzhiyun 	struct irq_info *info;
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun 	for (info = rt->slots; entries--; info++)
875*4882a593Smuzhiyun 		if (info->bus == dev->bus->number &&
876*4882a593Smuzhiyun 			PCI_SLOT(info->devfn) == PCI_SLOT(dev->devfn))
877*4882a593Smuzhiyun 			return info;
878*4882a593Smuzhiyun 	return NULL;
879*4882a593Smuzhiyun }
880*4882a593Smuzhiyun 
pcibios_lookup_irq(struct pci_dev * dev,int assign)881*4882a593Smuzhiyun static int pcibios_lookup_irq(struct pci_dev *dev, int assign)
882*4882a593Smuzhiyun {
883*4882a593Smuzhiyun 	u8 pin;
884*4882a593Smuzhiyun 	struct irq_info *info;
885*4882a593Smuzhiyun 	int i, pirq, newirq;
886*4882a593Smuzhiyun 	int irq = 0;
887*4882a593Smuzhiyun 	u32 mask;
888*4882a593Smuzhiyun 	struct irq_router *r = &pirq_router;
889*4882a593Smuzhiyun 	struct pci_dev *dev2 = NULL;
890*4882a593Smuzhiyun 	char *msg = NULL;
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun 	/* Find IRQ pin */
893*4882a593Smuzhiyun 	pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
894*4882a593Smuzhiyun 	if (!pin) {
895*4882a593Smuzhiyun 		dev_dbg(&dev->dev, "no interrupt pin\n");
896*4882a593Smuzhiyun 		return 0;
897*4882a593Smuzhiyun 	}
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun 	if (io_apic_assign_pci_irqs)
900*4882a593Smuzhiyun 		return 0;
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun 	/* Find IRQ routing entry */
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun 	if (!pirq_table)
905*4882a593Smuzhiyun 		return 0;
906*4882a593Smuzhiyun 
907*4882a593Smuzhiyun 	info = pirq_get_info(dev);
908*4882a593Smuzhiyun 	if (!info) {
909*4882a593Smuzhiyun 		dev_dbg(&dev->dev, "PCI INT %c not found in routing table\n",
910*4882a593Smuzhiyun 			'A' + pin - 1);
911*4882a593Smuzhiyun 		return 0;
912*4882a593Smuzhiyun 	}
913*4882a593Smuzhiyun 	pirq = info->irq[pin - 1].link;
914*4882a593Smuzhiyun 	mask = info->irq[pin - 1].bitmap;
915*4882a593Smuzhiyun 	if (!pirq) {
916*4882a593Smuzhiyun 		dev_dbg(&dev->dev, "PCI INT %c not routed\n", 'A' + pin - 1);
917*4882a593Smuzhiyun 		return 0;
918*4882a593Smuzhiyun 	}
919*4882a593Smuzhiyun 	dev_dbg(&dev->dev, "PCI INT %c -> PIRQ %02x, mask %04x, excl %04x",
920*4882a593Smuzhiyun 		'A' + pin - 1, pirq, mask, pirq_table->exclusive_irqs);
921*4882a593Smuzhiyun 	mask &= pcibios_irq_mask;
922*4882a593Smuzhiyun 
923*4882a593Smuzhiyun 	/* Work around broken HP Pavilion Notebooks which assign USB to
924*4882a593Smuzhiyun 	   IRQ 9 even though it is actually wired to IRQ 11 */
925*4882a593Smuzhiyun 
926*4882a593Smuzhiyun 	if (broken_hp_bios_irq9 && pirq == 0x59 && dev->irq == 9) {
927*4882a593Smuzhiyun 		dev->irq = 11;
928*4882a593Smuzhiyun 		pci_write_config_byte(dev, PCI_INTERRUPT_LINE, 11);
929*4882a593Smuzhiyun 		r->set(pirq_router_dev, dev, pirq, 11);
930*4882a593Smuzhiyun 	}
931*4882a593Smuzhiyun 
932*4882a593Smuzhiyun 	/* same for Acer Travelmate 360, but with CB and irq 11 -> 10 */
933*4882a593Smuzhiyun 	if (acer_tm360_irqrouting && dev->irq == 11 &&
934*4882a593Smuzhiyun 		dev->vendor == PCI_VENDOR_ID_O2) {
935*4882a593Smuzhiyun 		pirq = 0x68;
936*4882a593Smuzhiyun 		mask = 0x400;
937*4882a593Smuzhiyun 		dev->irq = r->get(pirq_router_dev, dev, pirq);
938*4882a593Smuzhiyun 		pci_write_config_byte(dev, PCI_INTERRUPT_LINE, dev->irq);
939*4882a593Smuzhiyun 	}
940*4882a593Smuzhiyun 
941*4882a593Smuzhiyun 	/*
942*4882a593Smuzhiyun 	 * Find the best IRQ to assign: use the one
943*4882a593Smuzhiyun 	 * reported by the device if possible.
944*4882a593Smuzhiyun 	 */
945*4882a593Smuzhiyun 	newirq = dev->irq;
946*4882a593Smuzhiyun 	if (newirq && !((1 << newirq) & mask)) {
947*4882a593Smuzhiyun 		if (pci_probe & PCI_USE_PIRQ_MASK)
948*4882a593Smuzhiyun 			newirq = 0;
949*4882a593Smuzhiyun 		else
950*4882a593Smuzhiyun 			dev_warn(&dev->dev, "IRQ %d doesn't match PIRQ mask "
951*4882a593Smuzhiyun 				 "%#x; try pci=usepirqmask\n", newirq, mask);
952*4882a593Smuzhiyun 	}
953*4882a593Smuzhiyun 	if (!newirq && assign) {
954*4882a593Smuzhiyun 		for (i = 0; i < 16; i++) {
955*4882a593Smuzhiyun 			if (!(mask & (1 << i)))
956*4882a593Smuzhiyun 				continue;
957*4882a593Smuzhiyun 			if (pirq_penalty[i] < pirq_penalty[newirq] &&
958*4882a593Smuzhiyun 				can_request_irq(i, IRQF_SHARED))
959*4882a593Smuzhiyun 				newirq = i;
960*4882a593Smuzhiyun 		}
961*4882a593Smuzhiyun 	}
962*4882a593Smuzhiyun 	dev_dbg(&dev->dev, "PCI INT %c -> newirq %d", 'A' + pin - 1, newirq);
963*4882a593Smuzhiyun 
964*4882a593Smuzhiyun 	/* Check if it is hardcoded */
965*4882a593Smuzhiyun 	if ((pirq & 0xf0) == 0xf0) {
966*4882a593Smuzhiyun 		irq = pirq & 0xf;
967*4882a593Smuzhiyun 		msg = "hardcoded";
968*4882a593Smuzhiyun 	} else if (r->get && (irq = r->get(pirq_router_dev, dev, pirq)) && \
969*4882a593Smuzhiyun 	((!(pci_probe & PCI_USE_PIRQ_MASK)) || ((1 << irq) & mask))) {
970*4882a593Smuzhiyun 		msg = "found";
971*4882a593Smuzhiyun 		elcr_set_level_irq(irq);
972*4882a593Smuzhiyun 	} else if (newirq && r->set &&
973*4882a593Smuzhiyun 		(dev->class >> 8) != PCI_CLASS_DISPLAY_VGA) {
974*4882a593Smuzhiyun 		if (r->set(pirq_router_dev, dev, pirq, newirq)) {
975*4882a593Smuzhiyun 			elcr_set_level_irq(newirq);
976*4882a593Smuzhiyun 			msg = "assigned";
977*4882a593Smuzhiyun 			irq = newirq;
978*4882a593Smuzhiyun 		}
979*4882a593Smuzhiyun 	}
980*4882a593Smuzhiyun 
981*4882a593Smuzhiyun 	if (!irq) {
982*4882a593Smuzhiyun 		if (newirq && mask == (1 << newirq)) {
983*4882a593Smuzhiyun 			msg = "guessed";
984*4882a593Smuzhiyun 			irq = newirq;
985*4882a593Smuzhiyun 		} else {
986*4882a593Smuzhiyun 			dev_dbg(&dev->dev, "can't route interrupt\n");
987*4882a593Smuzhiyun 			return 0;
988*4882a593Smuzhiyun 		}
989*4882a593Smuzhiyun 	}
990*4882a593Smuzhiyun 	dev_info(&dev->dev, "%s PCI INT %c -> IRQ %d\n", msg, 'A' + pin - 1, irq);
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun 	/* Update IRQ for all devices with the same pirq value */
993*4882a593Smuzhiyun 	for_each_pci_dev(dev2) {
994*4882a593Smuzhiyun 		pci_read_config_byte(dev2, PCI_INTERRUPT_PIN, &pin);
995*4882a593Smuzhiyun 		if (!pin)
996*4882a593Smuzhiyun 			continue;
997*4882a593Smuzhiyun 
998*4882a593Smuzhiyun 		info = pirq_get_info(dev2);
999*4882a593Smuzhiyun 		if (!info)
1000*4882a593Smuzhiyun 			continue;
1001*4882a593Smuzhiyun 		if (info->irq[pin - 1].link == pirq) {
1002*4882a593Smuzhiyun 			/*
1003*4882a593Smuzhiyun 			 * We refuse to override the dev->irq
1004*4882a593Smuzhiyun 			 * information. Give a warning!
1005*4882a593Smuzhiyun 			 */
1006*4882a593Smuzhiyun 			if (dev2->irq && dev2->irq != irq && \
1007*4882a593Smuzhiyun 			(!(pci_probe & PCI_USE_PIRQ_MASK) || \
1008*4882a593Smuzhiyun 			((1 << dev2->irq) & mask))) {
1009*4882a593Smuzhiyun #ifndef CONFIG_PCI_MSI
1010*4882a593Smuzhiyun 				dev_info(&dev2->dev, "IRQ routing conflict: "
1011*4882a593Smuzhiyun 					 "have IRQ %d, want IRQ %d\n",
1012*4882a593Smuzhiyun 					 dev2->irq, irq);
1013*4882a593Smuzhiyun #endif
1014*4882a593Smuzhiyun 				continue;
1015*4882a593Smuzhiyun 			}
1016*4882a593Smuzhiyun 			dev2->irq = irq;
1017*4882a593Smuzhiyun 			pirq_penalty[irq]++;
1018*4882a593Smuzhiyun 			if (dev != dev2)
1019*4882a593Smuzhiyun 				dev_info(&dev->dev, "sharing IRQ %d with %s\n",
1020*4882a593Smuzhiyun 					 irq, pci_name(dev2));
1021*4882a593Smuzhiyun 		}
1022*4882a593Smuzhiyun 	}
1023*4882a593Smuzhiyun 	return 1;
1024*4882a593Smuzhiyun }
1025*4882a593Smuzhiyun 
pcibios_fixup_irqs(void)1026*4882a593Smuzhiyun void __init pcibios_fixup_irqs(void)
1027*4882a593Smuzhiyun {
1028*4882a593Smuzhiyun 	struct pci_dev *dev = NULL;
1029*4882a593Smuzhiyun 	u8 pin;
1030*4882a593Smuzhiyun 
1031*4882a593Smuzhiyun 	DBG(KERN_DEBUG "PCI: IRQ fixup\n");
1032*4882a593Smuzhiyun 	for_each_pci_dev(dev) {
1033*4882a593Smuzhiyun 		/*
1034*4882a593Smuzhiyun 		 * If the BIOS has set an out of range IRQ number, just
1035*4882a593Smuzhiyun 		 * ignore it.  Also keep track of which IRQ's are
1036*4882a593Smuzhiyun 		 * already in use.
1037*4882a593Smuzhiyun 		 */
1038*4882a593Smuzhiyun 		if (dev->irq >= 16) {
1039*4882a593Smuzhiyun 			dev_dbg(&dev->dev, "ignoring bogus IRQ %d\n", dev->irq);
1040*4882a593Smuzhiyun 			dev->irq = 0;
1041*4882a593Smuzhiyun 		}
1042*4882a593Smuzhiyun 		/*
1043*4882a593Smuzhiyun 		 * If the IRQ is already assigned to a PCI device,
1044*4882a593Smuzhiyun 		 * ignore its ISA use penalty
1045*4882a593Smuzhiyun 		 */
1046*4882a593Smuzhiyun 		if (pirq_penalty[dev->irq] >= 100 &&
1047*4882a593Smuzhiyun 				pirq_penalty[dev->irq] < 100000)
1048*4882a593Smuzhiyun 			pirq_penalty[dev->irq] = 0;
1049*4882a593Smuzhiyun 		pirq_penalty[dev->irq]++;
1050*4882a593Smuzhiyun 	}
1051*4882a593Smuzhiyun 
1052*4882a593Smuzhiyun 	if (io_apic_assign_pci_irqs)
1053*4882a593Smuzhiyun 		return;
1054*4882a593Smuzhiyun 
1055*4882a593Smuzhiyun 	dev = NULL;
1056*4882a593Smuzhiyun 	for_each_pci_dev(dev) {
1057*4882a593Smuzhiyun 		pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
1058*4882a593Smuzhiyun 		if (!pin)
1059*4882a593Smuzhiyun 			continue;
1060*4882a593Smuzhiyun 
1061*4882a593Smuzhiyun 		/*
1062*4882a593Smuzhiyun 		 * Still no IRQ? Try to lookup one...
1063*4882a593Smuzhiyun 		 */
1064*4882a593Smuzhiyun 		if (!dev->irq)
1065*4882a593Smuzhiyun 			pcibios_lookup_irq(dev, 0);
1066*4882a593Smuzhiyun 	}
1067*4882a593Smuzhiyun }
1068*4882a593Smuzhiyun 
1069*4882a593Smuzhiyun /*
1070*4882a593Smuzhiyun  * Work around broken HP Pavilion Notebooks which assign USB to
1071*4882a593Smuzhiyun  * IRQ 9 even though it is actually wired to IRQ 11
1072*4882a593Smuzhiyun  */
fix_broken_hp_bios_irq9(const struct dmi_system_id * d)1073*4882a593Smuzhiyun static int __init fix_broken_hp_bios_irq9(const struct dmi_system_id *d)
1074*4882a593Smuzhiyun {
1075*4882a593Smuzhiyun 	if (!broken_hp_bios_irq9) {
1076*4882a593Smuzhiyun 		broken_hp_bios_irq9 = 1;
1077*4882a593Smuzhiyun 		printk(KERN_INFO "%s detected - fixing broken IRQ routing\n",
1078*4882a593Smuzhiyun 			d->ident);
1079*4882a593Smuzhiyun 	}
1080*4882a593Smuzhiyun 	return 0;
1081*4882a593Smuzhiyun }
1082*4882a593Smuzhiyun 
1083*4882a593Smuzhiyun /*
1084*4882a593Smuzhiyun  * Work around broken Acer TravelMate 360 Notebooks which assign
1085*4882a593Smuzhiyun  * Cardbus to IRQ 11 even though it is actually wired to IRQ 10
1086*4882a593Smuzhiyun  */
fix_acer_tm360_irqrouting(const struct dmi_system_id * d)1087*4882a593Smuzhiyun static int __init fix_acer_tm360_irqrouting(const struct dmi_system_id *d)
1088*4882a593Smuzhiyun {
1089*4882a593Smuzhiyun 	if (!acer_tm360_irqrouting) {
1090*4882a593Smuzhiyun 		acer_tm360_irqrouting = 1;
1091*4882a593Smuzhiyun 		printk(KERN_INFO "%s detected - fixing broken IRQ routing\n",
1092*4882a593Smuzhiyun 			d->ident);
1093*4882a593Smuzhiyun 	}
1094*4882a593Smuzhiyun 	return 0;
1095*4882a593Smuzhiyun }
1096*4882a593Smuzhiyun 
1097*4882a593Smuzhiyun static const struct dmi_system_id pciirq_dmi_table[] __initconst = {
1098*4882a593Smuzhiyun 	{
1099*4882a593Smuzhiyun 		.callback = fix_broken_hp_bios_irq9,
1100*4882a593Smuzhiyun 		.ident = "HP Pavilion N5400 Series Laptop",
1101*4882a593Smuzhiyun 		.matches = {
1102*4882a593Smuzhiyun 			DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1103*4882a593Smuzhiyun 			DMI_MATCH(DMI_BIOS_VERSION, "GE.M1.03"),
1104*4882a593Smuzhiyun 			DMI_MATCH(DMI_PRODUCT_VERSION,
1105*4882a593Smuzhiyun 				"HP Pavilion Notebook Model GE"),
1106*4882a593Smuzhiyun 			DMI_MATCH(DMI_BOARD_VERSION, "OmniBook N32N-736"),
1107*4882a593Smuzhiyun 		},
1108*4882a593Smuzhiyun 	},
1109*4882a593Smuzhiyun 	{
1110*4882a593Smuzhiyun 		.callback = fix_acer_tm360_irqrouting,
1111*4882a593Smuzhiyun 		.ident = "Acer TravelMate 36x Laptop",
1112*4882a593Smuzhiyun 		.matches = {
1113*4882a593Smuzhiyun 			DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
1114*4882a593Smuzhiyun 			DMI_MATCH(DMI_PRODUCT_NAME, "TravelMate 360"),
1115*4882a593Smuzhiyun 		},
1116*4882a593Smuzhiyun 	},
1117*4882a593Smuzhiyun 	{ }
1118*4882a593Smuzhiyun };
1119*4882a593Smuzhiyun 
pcibios_irq_init(void)1120*4882a593Smuzhiyun void __init pcibios_irq_init(void)
1121*4882a593Smuzhiyun {
1122*4882a593Smuzhiyun 	struct irq_routing_table *rtable = NULL;
1123*4882a593Smuzhiyun 
1124*4882a593Smuzhiyun 	DBG(KERN_DEBUG "PCI: IRQ init\n");
1125*4882a593Smuzhiyun 
1126*4882a593Smuzhiyun 	if (raw_pci_ops == NULL)
1127*4882a593Smuzhiyun 		return;
1128*4882a593Smuzhiyun 
1129*4882a593Smuzhiyun 	dmi_check_system(pciirq_dmi_table);
1130*4882a593Smuzhiyun 
1131*4882a593Smuzhiyun 	pirq_table = pirq_find_routing_table();
1132*4882a593Smuzhiyun 
1133*4882a593Smuzhiyun #ifdef CONFIG_PCI_BIOS
1134*4882a593Smuzhiyun 	if (!pirq_table && (pci_probe & PCI_BIOS_IRQ_SCAN)) {
1135*4882a593Smuzhiyun 		pirq_table = pcibios_get_irq_routing_table();
1136*4882a593Smuzhiyun 		rtable = pirq_table;
1137*4882a593Smuzhiyun 	}
1138*4882a593Smuzhiyun #endif
1139*4882a593Smuzhiyun 	if (pirq_table) {
1140*4882a593Smuzhiyun 		pirq_peer_trick();
1141*4882a593Smuzhiyun 		pirq_find_router(&pirq_router);
1142*4882a593Smuzhiyun 		if (pirq_table->exclusive_irqs) {
1143*4882a593Smuzhiyun 			int i;
1144*4882a593Smuzhiyun 			for (i = 0; i < 16; i++)
1145*4882a593Smuzhiyun 				if (!(pirq_table->exclusive_irqs & (1 << i)))
1146*4882a593Smuzhiyun 					pirq_penalty[i] += 100;
1147*4882a593Smuzhiyun 		}
1148*4882a593Smuzhiyun 		/*
1149*4882a593Smuzhiyun 		 * If we're using the I/O APIC, avoid using the PCI IRQ
1150*4882a593Smuzhiyun 		 * routing table
1151*4882a593Smuzhiyun 		 */
1152*4882a593Smuzhiyun 		if (io_apic_assign_pci_irqs) {
1153*4882a593Smuzhiyun 			kfree(rtable);
1154*4882a593Smuzhiyun 			pirq_table = NULL;
1155*4882a593Smuzhiyun 		}
1156*4882a593Smuzhiyun 	}
1157*4882a593Smuzhiyun 
1158*4882a593Smuzhiyun 	x86_init.pci.fixup_irqs();
1159*4882a593Smuzhiyun 
1160*4882a593Smuzhiyun 	if (io_apic_assign_pci_irqs && pci_routeirq) {
1161*4882a593Smuzhiyun 		struct pci_dev *dev = NULL;
1162*4882a593Smuzhiyun 		/*
1163*4882a593Smuzhiyun 		 * PCI IRQ routing is set up by pci_enable_device(), but we
1164*4882a593Smuzhiyun 		 * also do it here in case there are still broken drivers that
1165*4882a593Smuzhiyun 		 * don't use pci_enable_device().
1166*4882a593Smuzhiyun 		 */
1167*4882a593Smuzhiyun 		printk(KERN_INFO "PCI: Routing PCI interrupts for all devices because \"pci=routeirq\" specified\n");
1168*4882a593Smuzhiyun 		for_each_pci_dev(dev)
1169*4882a593Smuzhiyun 			pirq_enable_irq(dev);
1170*4882a593Smuzhiyun 	}
1171*4882a593Smuzhiyun }
1172*4882a593Smuzhiyun 
pirq_penalize_isa_irq(int irq,int active)1173*4882a593Smuzhiyun static void pirq_penalize_isa_irq(int irq, int active)
1174*4882a593Smuzhiyun {
1175*4882a593Smuzhiyun 	/*
1176*4882a593Smuzhiyun 	 *  If any ISAPnP device reports an IRQ in its list of possible
1177*4882a593Smuzhiyun 	 *  IRQ's, we try to avoid assigning it to PCI devices.
1178*4882a593Smuzhiyun 	 */
1179*4882a593Smuzhiyun 	if (irq < 16) {
1180*4882a593Smuzhiyun 		if (active)
1181*4882a593Smuzhiyun 			pirq_penalty[irq] += 1000;
1182*4882a593Smuzhiyun 		else
1183*4882a593Smuzhiyun 			pirq_penalty[irq] += 100;
1184*4882a593Smuzhiyun 	}
1185*4882a593Smuzhiyun }
1186*4882a593Smuzhiyun 
pcibios_penalize_isa_irq(int irq,int active)1187*4882a593Smuzhiyun void pcibios_penalize_isa_irq(int irq, int active)
1188*4882a593Smuzhiyun {
1189*4882a593Smuzhiyun #ifdef CONFIG_ACPI
1190*4882a593Smuzhiyun 	if (!acpi_noirq)
1191*4882a593Smuzhiyun 		acpi_penalize_isa_irq(irq, active);
1192*4882a593Smuzhiyun 	else
1193*4882a593Smuzhiyun #endif
1194*4882a593Smuzhiyun 		pirq_penalize_isa_irq(irq, active);
1195*4882a593Smuzhiyun }
1196*4882a593Smuzhiyun 
pirq_enable_irq(struct pci_dev * dev)1197*4882a593Smuzhiyun static int pirq_enable_irq(struct pci_dev *dev)
1198*4882a593Smuzhiyun {
1199*4882a593Smuzhiyun 	u8 pin = 0;
1200*4882a593Smuzhiyun 
1201*4882a593Smuzhiyun 	pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
1202*4882a593Smuzhiyun 	if (pin && !pcibios_lookup_irq(dev, 1)) {
1203*4882a593Smuzhiyun 		char *msg = "";
1204*4882a593Smuzhiyun 
1205*4882a593Smuzhiyun 		if (!io_apic_assign_pci_irqs && dev->irq)
1206*4882a593Smuzhiyun 			return 0;
1207*4882a593Smuzhiyun 
1208*4882a593Smuzhiyun 		if (io_apic_assign_pci_irqs) {
1209*4882a593Smuzhiyun #ifdef CONFIG_X86_IO_APIC
1210*4882a593Smuzhiyun 			struct pci_dev *temp_dev;
1211*4882a593Smuzhiyun 			int irq;
1212*4882a593Smuzhiyun 
1213*4882a593Smuzhiyun 			if (dev->irq_managed && dev->irq > 0)
1214*4882a593Smuzhiyun 				return 0;
1215*4882a593Smuzhiyun 
1216*4882a593Smuzhiyun 			irq = IO_APIC_get_PCI_irq_vector(dev->bus->number,
1217*4882a593Smuzhiyun 						PCI_SLOT(dev->devfn), pin - 1);
1218*4882a593Smuzhiyun 			/*
1219*4882a593Smuzhiyun 			 * Busses behind bridges are typically not listed in the MP-table.
1220*4882a593Smuzhiyun 			 * In this case we have to look up the IRQ based on the parent bus,
1221*4882a593Smuzhiyun 			 * parent slot, and pin number. The SMP code detects such bridged
1222*4882a593Smuzhiyun 			 * busses itself so we should get into this branch reliably.
1223*4882a593Smuzhiyun 			 */
1224*4882a593Smuzhiyun 			temp_dev = dev;
1225*4882a593Smuzhiyun 			while (irq < 0 && dev->bus->parent) { /* go back to the bridge */
1226*4882a593Smuzhiyun 				struct pci_dev *bridge = dev->bus->self;
1227*4882a593Smuzhiyun 
1228*4882a593Smuzhiyun 				pin = pci_swizzle_interrupt_pin(dev, pin);
1229*4882a593Smuzhiyun 				irq = IO_APIC_get_PCI_irq_vector(bridge->bus->number,
1230*4882a593Smuzhiyun 						PCI_SLOT(bridge->devfn),
1231*4882a593Smuzhiyun 						pin - 1);
1232*4882a593Smuzhiyun 				if (irq >= 0)
1233*4882a593Smuzhiyun 					dev_warn(&dev->dev, "using bridge %s "
1234*4882a593Smuzhiyun 						 "INT %c to get IRQ %d\n",
1235*4882a593Smuzhiyun 						 pci_name(bridge), 'A' + pin - 1,
1236*4882a593Smuzhiyun 						 irq);
1237*4882a593Smuzhiyun 				dev = bridge;
1238*4882a593Smuzhiyun 			}
1239*4882a593Smuzhiyun 			dev = temp_dev;
1240*4882a593Smuzhiyun 			if (irq >= 0) {
1241*4882a593Smuzhiyun 				dev->irq_managed = 1;
1242*4882a593Smuzhiyun 				dev->irq = irq;
1243*4882a593Smuzhiyun 				dev_info(&dev->dev, "PCI->APIC IRQ transform: "
1244*4882a593Smuzhiyun 					 "INT %c -> IRQ %d\n", 'A' + pin - 1, irq);
1245*4882a593Smuzhiyun 				return 0;
1246*4882a593Smuzhiyun 			} else
1247*4882a593Smuzhiyun 				msg = "; probably buggy MP table";
1248*4882a593Smuzhiyun #endif
1249*4882a593Smuzhiyun 		} else if (pci_probe & PCI_BIOS_IRQ_SCAN)
1250*4882a593Smuzhiyun 			msg = "";
1251*4882a593Smuzhiyun 		else
1252*4882a593Smuzhiyun 			msg = "; please try using pci=biosirq";
1253*4882a593Smuzhiyun 
1254*4882a593Smuzhiyun 		/*
1255*4882a593Smuzhiyun 		 * With IDE legacy devices the IRQ lookup failure is not
1256*4882a593Smuzhiyun 		 * a problem..
1257*4882a593Smuzhiyun 		 */
1258*4882a593Smuzhiyun 		if (dev->class >> 8 == PCI_CLASS_STORAGE_IDE &&
1259*4882a593Smuzhiyun 				!(dev->class & 0x5))
1260*4882a593Smuzhiyun 			return 0;
1261*4882a593Smuzhiyun 
1262*4882a593Smuzhiyun 		dev_warn(&dev->dev, "can't find IRQ for PCI INT %c%s\n",
1263*4882a593Smuzhiyun 			 'A' + pin - 1, msg);
1264*4882a593Smuzhiyun 	}
1265*4882a593Smuzhiyun 	return 0;
1266*4882a593Smuzhiyun }
1267*4882a593Smuzhiyun 
mp_should_keep_irq(struct device * dev)1268*4882a593Smuzhiyun bool mp_should_keep_irq(struct device *dev)
1269*4882a593Smuzhiyun {
1270*4882a593Smuzhiyun 	if (dev->power.is_prepared)
1271*4882a593Smuzhiyun 		return true;
1272*4882a593Smuzhiyun #ifdef CONFIG_PM
1273*4882a593Smuzhiyun 	if (dev->power.runtime_status == RPM_SUSPENDING)
1274*4882a593Smuzhiyun 		return true;
1275*4882a593Smuzhiyun #endif
1276*4882a593Smuzhiyun 
1277*4882a593Smuzhiyun 	return false;
1278*4882a593Smuzhiyun }
1279*4882a593Smuzhiyun 
pirq_disable_irq(struct pci_dev * dev)1280*4882a593Smuzhiyun static void pirq_disable_irq(struct pci_dev *dev)
1281*4882a593Smuzhiyun {
1282*4882a593Smuzhiyun 	if (io_apic_assign_pci_irqs && !mp_should_keep_irq(&dev->dev) &&
1283*4882a593Smuzhiyun 	    dev->irq_managed && dev->irq) {
1284*4882a593Smuzhiyun 		mp_unmap_irq(dev->irq);
1285*4882a593Smuzhiyun 		dev->irq = 0;
1286*4882a593Smuzhiyun 		dev->irq_managed = 0;
1287*4882a593Smuzhiyun 	}
1288*4882a593Smuzhiyun }
1289