xref: /OK3568_Linux_fs/kernel/arch/x86/pci/common.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *	Low-Level PCI Support for PC
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  *	(c) 1999--2000 Martin Mares <mj@ucw.cz>
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/sched.h>
9*4882a593Smuzhiyun #include <linux/pci.h>
10*4882a593Smuzhiyun #include <linux/pci-acpi.h>
11*4882a593Smuzhiyun #include <linux/ioport.h>
12*4882a593Smuzhiyun #include <linux/init.h>
13*4882a593Smuzhiyun #include <linux/dmi.h>
14*4882a593Smuzhiyun #include <linux/slab.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include <asm/acpi.h>
17*4882a593Smuzhiyun #include <asm/segment.h>
18*4882a593Smuzhiyun #include <asm/io.h>
19*4882a593Smuzhiyun #include <asm/smp.h>
20*4882a593Smuzhiyun #include <asm/pci_x86.h>
21*4882a593Smuzhiyun #include <asm/setup.h>
22*4882a593Smuzhiyun #include <asm/irqdomain.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun unsigned int pci_probe = PCI_PROBE_BIOS | PCI_PROBE_CONF1 | PCI_PROBE_CONF2 |
25*4882a593Smuzhiyun 				PCI_PROBE_MMCONF;
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun static int pci_bf_sort;
28*4882a593Smuzhiyun int pci_routeirq;
29*4882a593Smuzhiyun int noioapicquirk;
30*4882a593Smuzhiyun #ifdef CONFIG_X86_REROUTE_FOR_BROKEN_BOOT_IRQS
31*4882a593Smuzhiyun int noioapicreroute = 0;
32*4882a593Smuzhiyun #else
33*4882a593Smuzhiyun int noioapicreroute = 1;
34*4882a593Smuzhiyun #endif
35*4882a593Smuzhiyun int pcibios_last_bus = -1;
36*4882a593Smuzhiyun unsigned long pirq_table_addr;
37*4882a593Smuzhiyun const struct pci_raw_ops *__read_mostly raw_pci_ops;
38*4882a593Smuzhiyun const struct pci_raw_ops *__read_mostly raw_pci_ext_ops;
39*4882a593Smuzhiyun 
raw_pci_read(unsigned int domain,unsigned int bus,unsigned int devfn,int reg,int len,u32 * val)40*4882a593Smuzhiyun int raw_pci_read(unsigned int domain, unsigned int bus, unsigned int devfn,
41*4882a593Smuzhiyun 						int reg, int len, u32 *val)
42*4882a593Smuzhiyun {
43*4882a593Smuzhiyun 	if (domain == 0 && reg < 256 && raw_pci_ops)
44*4882a593Smuzhiyun 		return raw_pci_ops->read(domain, bus, devfn, reg, len, val);
45*4882a593Smuzhiyun 	if (raw_pci_ext_ops)
46*4882a593Smuzhiyun 		return raw_pci_ext_ops->read(domain, bus, devfn, reg, len, val);
47*4882a593Smuzhiyun 	return -EINVAL;
48*4882a593Smuzhiyun }
49*4882a593Smuzhiyun 
raw_pci_write(unsigned int domain,unsigned int bus,unsigned int devfn,int reg,int len,u32 val)50*4882a593Smuzhiyun int raw_pci_write(unsigned int domain, unsigned int bus, unsigned int devfn,
51*4882a593Smuzhiyun 						int reg, int len, u32 val)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun 	if (domain == 0 && reg < 256 && raw_pci_ops)
54*4882a593Smuzhiyun 		return raw_pci_ops->write(domain, bus, devfn, reg, len, val);
55*4882a593Smuzhiyun 	if (raw_pci_ext_ops)
56*4882a593Smuzhiyun 		return raw_pci_ext_ops->write(domain, bus, devfn, reg, len, val);
57*4882a593Smuzhiyun 	return -EINVAL;
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun 
pci_read(struct pci_bus * bus,unsigned int devfn,int where,int size,u32 * value)60*4882a593Smuzhiyun static int pci_read(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *value)
61*4882a593Smuzhiyun {
62*4882a593Smuzhiyun 	return raw_pci_read(pci_domain_nr(bus), bus->number,
63*4882a593Smuzhiyun 				 devfn, where, size, value);
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun 
pci_write(struct pci_bus * bus,unsigned int devfn,int where,int size,u32 value)66*4882a593Smuzhiyun static int pci_write(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 value)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun 	return raw_pci_write(pci_domain_nr(bus), bus->number,
69*4882a593Smuzhiyun 				  devfn, where, size, value);
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun struct pci_ops pci_root_ops = {
73*4882a593Smuzhiyun 	.read = pci_read,
74*4882a593Smuzhiyun 	.write = pci_write,
75*4882a593Smuzhiyun };
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun /*
78*4882a593Smuzhiyun  * This interrupt-safe spinlock protects all accesses to PCI configuration
79*4882a593Smuzhiyun  * space, except for the mmconfig (ECAM) based operations.
80*4882a593Smuzhiyun  */
81*4882a593Smuzhiyun DEFINE_RAW_SPINLOCK(pci_config_lock);
82*4882a593Smuzhiyun 
can_skip_ioresource_align(const struct dmi_system_id * d)83*4882a593Smuzhiyun static int __init can_skip_ioresource_align(const struct dmi_system_id *d)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun 	pci_probe |= PCI_CAN_SKIP_ISA_ALIGN;
86*4882a593Smuzhiyun 	printk(KERN_INFO "PCI: %s detected, can skip ISA alignment\n", d->ident);
87*4882a593Smuzhiyun 	return 0;
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun static const struct dmi_system_id can_skip_pciprobe_dmi_table[] __initconst = {
91*4882a593Smuzhiyun /*
92*4882a593Smuzhiyun  * Systems where PCI IO resource ISA alignment can be skipped
93*4882a593Smuzhiyun  * when the ISA enable bit in the bridge control is not set
94*4882a593Smuzhiyun  */
95*4882a593Smuzhiyun 	{
96*4882a593Smuzhiyun 		.callback = can_skip_ioresource_align,
97*4882a593Smuzhiyun 		.ident = "IBM System x3800",
98*4882a593Smuzhiyun 		.matches = {
99*4882a593Smuzhiyun 			DMI_MATCH(DMI_SYS_VENDOR, "IBM"),
100*4882a593Smuzhiyun 			DMI_MATCH(DMI_PRODUCT_NAME, "x3800"),
101*4882a593Smuzhiyun 		},
102*4882a593Smuzhiyun 	},
103*4882a593Smuzhiyun 	{
104*4882a593Smuzhiyun 		.callback = can_skip_ioresource_align,
105*4882a593Smuzhiyun 		.ident = "IBM System x3850",
106*4882a593Smuzhiyun 		.matches = {
107*4882a593Smuzhiyun 			DMI_MATCH(DMI_SYS_VENDOR, "IBM"),
108*4882a593Smuzhiyun 			DMI_MATCH(DMI_PRODUCT_NAME, "x3850"),
109*4882a593Smuzhiyun 		},
110*4882a593Smuzhiyun 	},
111*4882a593Smuzhiyun 	{
112*4882a593Smuzhiyun 		.callback = can_skip_ioresource_align,
113*4882a593Smuzhiyun 		.ident = "IBM System x3950",
114*4882a593Smuzhiyun 		.matches = {
115*4882a593Smuzhiyun 			DMI_MATCH(DMI_SYS_VENDOR, "IBM"),
116*4882a593Smuzhiyun 			DMI_MATCH(DMI_PRODUCT_NAME, "x3950"),
117*4882a593Smuzhiyun 		},
118*4882a593Smuzhiyun 	},
119*4882a593Smuzhiyun 	{}
120*4882a593Smuzhiyun };
121*4882a593Smuzhiyun 
dmi_check_skip_isa_align(void)122*4882a593Smuzhiyun void __init dmi_check_skip_isa_align(void)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun 	dmi_check_system(can_skip_pciprobe_dmi_table);
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun 
pcibios_fixup_device_resources(struct pci_dev * dev)127*4882a593Smuzhiyun static void pcibios_fixup_device_resources(struct pci_dev *dev)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun 	struct resource *rom_r = &dev->resource[PCI_ROM_RESOURCE];
130*4882a593Smuzhiyun 	struct resource *bar_r;
131*4882a593Smuzhiyun 	int bar;
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	if (pci_probe & PCI_NOASSIGN_BARS) {
134*4882a593Smuzhiyun 		/*
135*4882a593Smuzhiyun 		* If the BIOS did not assign the BAR, zero out the
136*4882a593Smuzhiyun 		* resource so the kernel doesn't attempt to assign
137*4882a593Smuzhiyun 		* it later on in pci_assign_unassigned_resources
138*4882a593Smuzhiyun 		*/
139*4882a593Smuzhiyun 		for (bar = 0; bar < PCI_STD_NUM_BARS; bar++) {
140*4882a593Smuzhiyun 			bar_r = &dev->resource[bar];
141*4882a593Smuzhiyun 			if (bar_r->start == 0 && bar_r->end != 0) {
142*4882a593Smuzhiyun 				bar_r->flags = 0;
143*4882a593Smuzhiyun 				bar_r->end = 0;
144*4882a593Smuzhiyun 			}
145*4882a593Smuzhiyun 		}
146*4882a593Smuzhiyun 	}
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	if (pci_probe & PCI_NOASSIGN_ROMS) {
149*4882a593Smuzhiyun 		if (rom_r->parent)
150*4882a593Smuzhiyun 			return;
151*4882a593Smuzhiyun 		if (rom_r->start) {
152*4882a593Smuzhiyun 			/* we deal with BIOS assigned ROM later */
153*4882a593Smuzhiyun 			return;
154*4882a593Smuzhiyun 		}
155*4882a593Smuzhiyun 		rom_r->start = rom_r->end = rom_r->flags = 0;
156*4882a593Smuzhiyun 	}
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun /*
160*4882a593Smuzhiyun  *  Called after each bus is probed, but before its children
161*4882a593Smuzhiyun  *  are examined.
162*4882a593Smuzhiyun  */
163*4882a593Smuzhiyun 
pcibios_fixup_bus(struct pci_bus * b)164*4882a593Smuzhiyun void pcibios_fixup_bus(struct pci_bus *b)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun 	struct pci_dev *dev;
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	pci_read_bridge_bases(b);
169*4882a593Smuzhiyun 	list_for_each_entry(dev, &b->devices, bus_list)
170*4882a593Smuzhiyun 		pcibios_fixup_device_resources(dev);
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun 
pcibios_add_bus(struct pci_bus * bus)173*4882a593Smuzhiyun void pcibios_add_bus(struct pci_bus *bus)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun 	acpi_pci_add_bus(bus);
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun 
pcibios_remove_bus(struct pci_bus * bus)178*4882a593Smuzhiyun void pcibios_remove_bus(struct pci_bus *bus)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun 	acpi_pci_remove_bus(bus);
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun /*
184*4882a593Smuzhiyun  * Only use DMI information to set this if nothing was passed
185*4882a593Smuzhiyun  * on the kernel command line (which was parsed earlier).
186*4882a593Smuzhiyun  */
187*4882a593Smuzhiyun 
set_bf_sort(const struct dmi_system_id * d)188*4882a593Smuzhiyun static int __init set_bf_sort(const struct dmi_system_id *d)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun 	if (pci_bf_sort == pci_bf_sort_default) {
191*4882a593Smuzhiyun 		pci_bf_sort = pci_dmi_bf;
192*4882a593Smuzhiyun 		printk(KERN_INFO "PCI: %s detected, enabling pci=bfsort.\n", d->ident);
193*4882a593Smuzhiyun 	}
194*4882a593Smuzhiyun 	return 0;
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun 
read_dmi_type_b1(const struct dmi_header * dm,void * private_data)197*4882a593Smuzhiyun static void __init read_dmi_type_b1(const struct dmi_header *dm,
198*4882a593Smuzhiyun 				    void *private_data)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun 	u8 *data = (u8 *)dm + 4;
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	if (dm->type != 0xB1)
203*4882a593Smuzhiyun 		return;
204*4882a593Smuzhiyun 	if ((((*(u32 *)data) >> 9) & 0x03) == 0x01)
205*4882a593Smuzhiyun 		set_bf_sort((const struct dmi_system_id *)private_data);
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun 
find_sort_method(const struct dmi_system_id * d)208*4882a593Smuzhiyun static int __init find_sort_method(const struct dmi_system_id *d)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun 	dmi_walk(read_dmi_type_b1, (void *)d);
211*4882a593Smuzhiyun 	return 0;
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun /*
215*4882a593Smuzhiyun  * Enable renumbering of PCI bus# ranges to reach all PCI busses (Cardbus)
216*4882a593Smuzhiyun  */
217*4882a593Smuzhiyun #ifdef __i386__
assign_all_busses(const struct dmi_system_id * d)218*4882a593Smuzhiyun static int __init assign_all_busses(const struct dmi_system_id *d)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun 	pci_probe |= PCI_ASSIGN_ALL_BUSSES;
221*4882a593Smuzhiyun 	printk(KERN_INFO "%s detected: enabling PCI bus# renumbering"
222*4882a593Smuzhiyun 			" (pci=assign-busses)\n", d->ident);
223*4882a593Smuzhiyun 	return 0;
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun #endif
226*4882a593Smuzhiyun 
set_scan_all(const struct dmi_system_id * d)227*4882a593Smuzhiyun static int __init set_scan_all(const struct dmi_system_id *d)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun 	printk(KERN_INFO "PCI: %s detected, enabling pci=pcie_scan_all\n",
230*4882a593Smuzhiyun 	       d->ident);
231*4882a593Smuzhiyun 	pci_add_flags(PCI_SCAN_ALL_PCIE_DEVS);
232*4882a593Smuzhiyun 	return 0;
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun static const struct dmi_system_id pciprobe_dmi_table[] __initconst = {
236*4882a593Smuzhiyun #ifdef __i386__
237*4882a593Smuzhiyun /*
238*4882a593Smuzhiyun  * Laptops which need pci=assign-busses to see Cardbus cards
239*4882a593Smuzhiyun  */
240*4882a593Smuzhiyun 	{
241*4882a593Smuzhiyun 		.callback = assign_all_busses,
242*4882a593Smuzhiyun 		.ident = "Samsung X20 Laptop",
243*4882a593Smuzhiyun 		.matches = {
244*4882a593Smuzhiyun 			DMI_MATCH(DMI_SYS_VENDOR, "Samsung Electronics"),
245*4882a593Smuzhiyun 			DMI_MATCH(DMI_PRODUCT_NAME, "SX20S"),
246*4882a593Smuzhiyun 		},
247*4882a593Smuzhiyun 	},
248*4882a593Smuzhiyun #endif		/* __i386__ */
249*4882a593Smuzhiyun 	{
250*4882a593Smuzhiyun 		.callback = set_bf_sort,
251*4882a593Smuzhiyun 		.ident = "Dell PowerEdge 1950",
252*4882a593Smuzhiyun 		.matches = {
253*4882a593Smuzhiyun 			DMI_MATCH(DMI_SYS_VENDOR, "Dell"),
254*4882a593Smuzhiyun 			DMI_MATCH(DMI_PRODUCT_NAME, "PowerEdge 1950"),
255*4882a593Smuzhiyun 		},
256*4882a593Smuzhiyun 	},
257*4882a593Smuzhiyun 	{
258*4882a593Smuzhiyun 		.callback = set_bf_sort,
259*4882a593Smuzhiyun 		.ident = "Dell PowerEdge 1955",
260*4882a593Smuzhiyun 		.matches = {
261*4882a593Smuzhiyun 			DMI_MATCH(DMI_SYS_VENDOR, "Dell"),
262*4882a593Smuzhiyun 			DMI_MATCH(DMI_PRODUCT_NAME, "PowerEdge 1955"),
263*4882a593Smuzhiyun 		},
264*4882a593Smuzhiyun 	},
265*4882a593Smuzhiyun 	{
266*4882a593Smuzhiyun 		.callback = set_bf_sort,
267*4882a593Smuzhiyun 		.ident = "Dell PowerEdge 2900",
268*4882a593Smuzhiyun 		.matches = {
269*4882a593Smuzhiyun 			DMI_MATCH(DMI_SYS_VENDOR, "Dell"),
270*4882a593Smuzhiyun 			DMI_MATCH(DMI_PRODUCT_NAME, "PowerEdge 2900"),
271*4882a593Smuzhiyun 		},
272*4882a593Smuzhiyun 	},
273*4882a593Smuzhiyun 	{
274*4882a593Smuzhiyun 		.callback = set_bf_sort,
275*4882a593Smuzhiyun 		.ident = "Dell PowerEdge 2950",
276*4882a593Smuzhiyun 		.matches = {
277*4882a593Smuzhiyun 			DMI_MATCH(DMI_SYS_VENDOR, "Dell"),
278*4882a593Smuzhiyun 			DMI_MATCH(DMI_PRODUCT_NAME, "PowerEdge 2950"),
279*4882a593Smuzhiyun 		},
280*4882a593Smuzhiyun 	},
281*4882a593Smuzhiyun 	{
282*4882a593Smuzhiyun 		.callback = set_bf_sort,
283*4882a593Smuzhiyun 		.ident = "Dell PowerEdge R900",
284*4882a593Smuzhiyun 		.matches = {
285*4882a593Smuzhiyun 			DMI_MATCH(DMI_SYS_VENDOR, "Dell"),
286*4882a593Smuzhiyun 			DMI_MATCH(DMI_PRODUCT_NAME, "PowerEdge R900"),
287*4882a593Smuzhiyun 		},
288*4882a593Smuzhiyun 	},
289*4882a593Smuzhiyun 	{
290*4882a593Smuzhiyun 		.callback = find_sort_method,
291*4882a593Smuzhiyun 		.ident = "Dell System",
292*4882a593Smuzhiyun 		.matches = {
293*4882a593Smuzhiyun 			DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc"),
294*4882a593Smuzhiyun 		},
295*4882a593Smuzhiyun 	},
296*4882a593Smuzhiyun 	{
297*4882a593Smuzhiyun 		.callback = set_bf_sort,
298*4882a593Smuzhiyun 		.ident = "HP ProLiant BL20p G3",
299*4882a593Smuzhiyun 		.matches = {
300*4882a593Smuzhiyun 			DMI_MATCH(DMI_SYS_VENDOR, "HP"),
301*4882a593Smuzhiyun 			DMI_MATCH(DMI_PRODUCT_NAME, "ProLiant BL20p G3"),
302*4882a593Smuzhiyun 		},
303*4882a593Smuzhiyun 	},
304*4882a593Smuzhiyun 	{
305*4882a593Smuzhiyun 		.callback = set_bf_sort,
306*4882a593Smuzhiyun 		.ident = "HP ProLiant BL20p G4",
307*4882a593Smuzhiyun 		.matches = {
308*4882a593Smuzhiyun 			DMI_MATCH(DMI_SYS_VENDOR, "HP"),
309*4882a593Smuzhiyun 			DMI_MATCH(DMI_PRODUCT_NAME, "ProLiant BL20p G4"),
310*4882a593Smuzhiyun 		},
311*4882a593Smuzhiyun 	},
312*4882a593Smuzhiyun 	{
313*4882a593Smuzhiyun 		.callback = set_bf_sort,
314*4882a593Smuzhiyun 		.ident = "HP ProLiant BL30p G1",
315*4882a593Smuzhiyun 		.matches = {
316*4882a593Smuzhiyun 			DMI_MATCH(DMI_SYS_VENDOR, "HP"),
317*4882a593Smuzhiyun 			DMI_MATCH(DMI_PRODUCT_NAME, "ProLiant BL30p G1"),
318*4882a593Smuzhiyun 		},
319*4882a593Smuzhiyun 	},
320*4882a593Smuzhiyun 	{
321*4882a593Smuzhiyun 		.callback = set_bf_sort,
322*4882a593Smuzhiyun 		.ident = "HP ProLiant BL25p G1",
323*4882a593Smuzhiyun 		.matches = {
324*4882a593Smuzhiyun 			DMI_MATCH(DMI_SYS_VENDOR, "HP"),
325*4882a593Smuzhiyun 			DMI_MATCH(DMI_PRODUCT_NAME, "ProLiant BL25p G1"),
326*4882a593Smuzhiyun 		},
327*4882a593Smuzhiyun 	},
328*4882a593Smuzhiyun 	{
329*4882a593Smuzhiyun 		.callback = set_bf_sort,
330*4882a593Smuzhiyun 		.ident = "HP ProLiant BL35p G1",
331*4882a593Smuzhiyun 		.matches = {
332*4882a593Smuzhiyun 			DMI_MATCH(DMI_SYS_VENDOR, "HP"),
333*4882a593Smuzhiyun 			DMI_MATCH(DMI_PRODUCT_NAME, "ProLiant BL35p G1"),
334*4882a593Smuzhiyun 		},
335*4882a593Smuzhiyun 	},
336*4882a593Smuzhiyun 	{
337*4882a593Smuzhiyun 		.callback = set_bf_sort,
338*4882a593Smuzhiyun 		.ident = "HP ProLiant BL45p G1",
339*4882a593Smuzhiyun 		.matches = {
340*4882a593Smuzhiyun 			DMI_MATCH(DMI_SYS_VENDOR, "HP"),
341*4882a593Smuzhiyun 			DMI_MATCH(DMI_PRODUCT_NAME, "ProLiant BL45p G1"),
342*4882a593Smuzhiyun 		},
343*4882a593Smuzhiyun 	},
344*4882a593Smuzhiyun 	{
345*4882a593Smuzhiyun 		.callback = set_bf_sort,
346*4882a593Smuzhiyun 		.ident = "HP ProLiant BL45p G2",
347*4882a593Smuzhiyun 		.matches = {
348*4882a593Smuzhiyun 			DMI_MATCH(DMI_SYS_VENDOR, "HP"),
349*4882a593Smuzhiyun 			DMI_MATCH(DMI_PRODUCT_NAME, "ProLiant BL45p G2"),
350*4882a593Smuzhiyun 		},
351*4882a593Smuzhiyun 	},
352*4882a593Smuzhiyun 	{
353*4882a593Smuzhiyun 		.callback = set_bf_sort,
354*4882a593Smuzhiyun 		.ident = "HP ProLiant BL460c G1",
355*4882a593Smuzhiyun 		.matches = {
356*4882a593Smuzhiyun 			DMI_MATCH(DMI_SYS_VENDOR, "HP"),
357*4882a593Smuzhiyun 			DMI_MATCH(DMI_PRODUCT_NAME, "ProLiant BL460c G1"),
358*4882a593Smuzhiyun 		},
359*4882a593Smuzhiyun 	},
360*4882a593Smuzhiyun 	{
361*4882a593Smuzhiyun 		.callback = set_bf_sort,
362*4882a593Smuzhiyun 		.ident = "HP ProLiant BL465c G1",
363*4882a593Smuzhiyun 		.matches = {
364*4882a593Smuzhiyun 			DMI_MATCH(DMI_SYS_VENDOR, "HP"),
365*4882a593Smuzhiyun 			DMI_MATCH(DMI_PRODUCT_NAME, "ProLiant BL465c G1"),
366*4882a593Smuzhiyun 		},
367*4882a593Smuzhiyun 	},
368*4882a593Smuzhiyun 	{
369*4882a593Smuzhiyun 		.callback = set_bf_sort,
370*4882a593Smuzhiyun 		.ident = "HP ProLiant BL480c G1",
371*4882a593Smuzhiyun 		.matches = {
372*4882a593Smuzhiyun 			DMI_MATCH(DMI_SYS_VENDOR, "HP"),
373*4882a593Smuzhiyun 			DMI_MATCH(DMI_PRODUCT_NAME, "ProLiant BL480c G1"),
374*4882a593Smuzhiyun 		},
375*4882a593Smuzhiyun 	},
376*4882a593Smuzhiyun 	{
377*4882a593Smuzhiyun 		.callback = set_bf_sort,
378*4882a593Smuzhiyun 		.ident = "HP ProLiant BL685c G1",
379*4882a593Smuzhiyun 		.matches = {
380*4882a593Smuzhiyun 			DMI_MATCH(DMI_SYS_VENDOR, "HP"),
381*4882a593Smuzhiyun 			DMI_MATCH(DMI_PRODUCT_NAME, "ProLiant BL685c G1"),
382*4882a593Smuzhiyun 		},
383*4882a593Smuzhiyun 	},
384*4882a593Smuzhiyun 	{
385*4882a593Smuzhiyun 		.callback = set_bf_sort,
386*4882a593Smuzhiyun 		.ident = "HP ProLiant DL360",
387*4882a593Smuzhiyun 		.matches = {
388*4882a593Smuzhiyun 			DMI_MATCH(DMI_SYS_VENDOR, "HP"),
389*4882a593Smuzhiyun 			DMI_MATCH(DMI_PRODUCT_NAME, "ProLiant DL360"),
390*4882a593Smuzhiyun 		},
391*4882a593Smuzhiyun 	},
392*4882a593Smuzhiyun 	{
393*4882a593Smuzhiyun 		.callback = set_bf_sort,
394*4882a593Smuzhiyun 		.ident = "HP ProLiant DL380",
395*4882a593Smuzhiyun 		.matches = {
396*4882a593Smuzhiyun 			DMI_MATCH(DMI_SYS_VENDOR, "HP"),
397*4882a593Smuzhiyun 			DMI_MATCH(DMI_PRODUCT_NAME, "ProLiant DL380"),
398*4882a593Smuzhiyun 		},
399*4882a593Smuzhiyun 	},
400*4882a593Smuzhiyun #ifdef __i386__
401*4882a593Smuzhiyun 	{
402*4882a593Smuzhiyun 		.callback = assign_all_busses,
403*4882a593Smuzhiyun 		.ident = "Compaq EVO N800c",
404*4882a593Smuzhiyun 		.matches = {
405*4882a593Smuzhiyun 			DMI_MATCH(DMI_SYS_VENDOR, "Compaq"),
406*4882a593Smuzhiyun 			DMI_MATCH(DMI_PRODUCT_NAME, "EVO N800c"),
407*4882a593Smuzhiyun 		},
408*4882a593Smuzhiyun 	},
409*4882a593Smuzhiyun #endif
410*4882a593Smuzhiyun 	{
411*4882a593Smuzhiyun 		.callback = set_bf_sort,
412*4882a593Smuzhiyun 		.ident = "HP ProLiant DL385 G2",
413*4882a593Smuzhiyun 		.matches = {
414*4882a593Smuzhiyun 			DMI_MATCH(DMI_SYS_VENDOR, "HP"),
415*4882a593Smuzhiyun 			DMI_MATCH(DMI_PRODUCT_NAME, "ProLiant DL385 G2"),
416*4882a593Smuzhiyun 		},
417*4882a593Smuzhiyun 	},
418*4882a593Smuzhiyun 	{
419*4882a593Smuzhiyun 		.callback = set_bf_sort,
420*4882a593Smuzhiyun 		.ident = "HP ProLiant DL585 G2",
421*4882a593Smuzhiyun 		.matches = {
422*4882a593Smuzhiyun 			DMI_MATCH(DMI_SYS_VENDOR, "HP"),
423*4882a593Smuzhiyun 			DMI_MATCH(DMI_PRODUCT_NAME, "ProLiant DL585 G2"),
424*4882a593Smuzhiyun 		},
425*4882a593Smuzhiyun 	},
426*4882a593Smuzhiyun 	{
427*4882a593Smuzhiyun 		.callback = set_scan_all,
428*4882a593Smuzhiyun 		.ident = "Stratus/NEC ftServer",
429*4882a593Smuzhiyun 		.matches = {
430*4882a593Smuzhiyun 			DMI_MATCH(DMI_SYS_VENDOR, "Stratus"),
431*4882a593Smuzhiyun 			DMI_MATCH(DMI_PRODUCT_NAME, "ftServer"),
432*4882a593Smuzhiyun 		},
433*4882a593Smuzhiyun 	},
434*4882a593Smuzhiyun         {
435*4882a593Smuzhiyun                 .callback = set_scan_all,
436*4882a593Smuzhiyun                 .ident = "Stratus/NEC ftServer",
437*4882a593Smuzhiyun                 .matches = {
438*4882a593Smuzhiyun                         DMI_MATCH(DMI_SYS_VENDOR, "NEC"),
439*4882a593Smuzhiyun                         DMI_MATCH(DMI_PRODUCT_NAME, "Express5800/R32"),
440*4882a593Smuzhiyun                 },
441*4882a593Smuzhiyun         },
442*4882a593Smuzhiyun         {
443*4882a593Smuzhiyun                 .callback = set_scan_all,
444*4882a593Smuzhiyun                 .ident = "Stratus/NEC ftServer",
445*4882a593Smuzhiyun                 .matches = {
446*4882a593Smuzhiyun                         DMI_MATCH(DMI_SYS_VENDOR, "NEC"),
447*4882a593Smuzhiyun                         DMI_MATCH(DMI_PRODUCT_NAME, "Express5800/R31"),
448*4882a593Smuzhiyun                 },
449*4882a593Smuzhiyun         },
450*4882a593Smuzhiyun 	{}
451*4882a593Smuzhiyun };
452*4882a593Smuzhiyun 
dmi_check_pciprobe(void)453*4882a593Smuzhiyun void __init dmi_check_pciprobe(void)
454*4882a593Smuzhiyun {
455*4882a593Smuzhiyun 	dmi_check_system(pciprobe_dmi_table);
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun 
pcibios_scan_root(int busnum)458*4882a593Smuzhiyun void pcibios_scan_root(int busnum)
459*4882a593Smuzhiyun {
460*4882a593Smuzhiyun 	struct pci_bus *bus;
461*4882a593Smuzhiyun 	struct pci_sysdata *sd;
462*4882a593Smuzhiyun 	LIST_HEAD(resources);
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	sd = kzalloc(sizeof(*sd), GFP_KERNEL);
465*4882a593Smuzhiyun 	if (!sd) {
466*4882a593Smuzhiyun 		printk(KERN_ERR "PCI: OOM, skipping PCI bus %02x\n", busnum);
467*4882a593Smuzhiyun 		return;
468*4882a593Smuzhiyun 	}
469*4882a593Smuzhiyun 	sd->node = x86_pci_root_bus_node(busnum);
470*4882a593Smuzhiyun 	x86_pci_root_bus_resources(busnum, &resources);
471*4882a593Smuzhiyun 	printk(KERN_DEBUG "PCI: Probing PCI hardware (bus %02x)\n", busnum);
472*4882a593Smuzhiyun 	bus = pci_scan_root_bus(NULL, busnum, &pci_root_ops, sd, &resources);
473*4882a593Smuzhiyun 	if (!bus) {
474*4882a593Smuzhiyun 		pci_free_resource_list(&resources);
475*4882a593Smuzhiyun 		kfree(sd);
476*4882a593Smuzhiyun 		return;
477*4882a593Smuzhiyun 	}
478*4882a593Smuzhiyun 	pci_bus_add_devices(bus);
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun 
pcibios_set_cache_line_size(void)481*4882a593Smuzhiyun void __init pcibios_set_cache_line_size(void)
482*4882a593Smuzhiyun {
483*4882a593Smuzhiyun 	struct cpuinfo_x86 *c = &boot_cpu_data;
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	/*
486*4882a593Smuzhiyun 	 * Set PCI cacheline size to that of the CPU if the CPU has reported it.
487*4882a593Smuzhiyun 	 * (For older CPUs that don't support cpuid, we se it to 32 bytes
488*4882a593Smuzhiyun 	 * It's also good for 386/486s (which actually have 16)
489*4882a593Smuzhiyun 	 * as quite a few PCI devices do not support smaller values.
490*4882a593Smuzhiyun 	 */
491*4882a593Smuzhiyun 	if (c->x86_clflush_size > 0) {
492*4882a593Smuzhiyun 		pci_dfl_cache_line_size = c->x86_clflush_size >> 2;
493*4882a593Smuzhiyun 		printk(KERN_DEBUG "PCI: pci_cache_line_size set to %d bytes\n",
494*4882a593Smuzhiyun 			pci_dfl_cache_line_size << 2);
495*4882a593Smuzhiyun 	} else {
496*4882a593Smuzhiyun  		pci_dfl_cache_line_size = 32 >> 2;
497*4882a593Smuzhiyun 		printk(KERN_DEBUG "PCI: Unknown cacheline size. Setting to 32 bytes\n");
498*4882a593Smuzhiyun 	}
499*4882a593Smuzhiyun }
500*4882a593Smuzhiyun 
pcibios_init(void)501*4882a593Smuzhiyun int __init pcibios_init(void)
502*4882a593Smuzhiyun {
503*4882a593Smuzhiyun 	if (!raw_pci_ops && !raw_pci_ext_ops) {
504*4882a593Smuzhiyun 		printk(KERN_WARNING "PCI: System does not support PCI\n");
505*4882a593Smuzhiyun 		return 0;
506*4882a593Smuzhiyun 	}
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 	pcibios_set_cache_line_size();
509*4882a593Smuzhiyun 	pcibios_resource_survey();
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 	if (pci_bf_sort >= pci_force_bf)
512*4882a593Smuzhiyun 		pci_sort_breadthfirst();
513*4882a593Smuzhiyun 	return 0;
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun 
pcibios_setup(char * str)516*4882a593Smuzhiyun char *__init pcibios_setup(char *str)
517*4882a593Smuzhiyun {
518*4882a593Smuzhiyun 	if (!strcmp(str, "off")) {
519*4882a593Smuzhiyun 		pci_probe = 0;
520*4882a593Smuzhiyun 		return NULL;
521*4882a593Smuzhiyun 	} else if (!strcmp(str, "bfsort")) {
522*4882a593Smuzhiyun 		pci_bf_sort = pci_force_bf;
523*4882a593Smuzhiyun 		return NULL;
524*4882a593Smuzhiyun 	} else if (!strcmp(str, "nobfsort")) {
525*4882a593Smuzhiyun 		pci_bf_sort = pci_force_nobf;
526*4882a593Smuzhiyun 		return NULL;
527*4882a593Smuzhiyun 	}
528*4882a593Smuzhiyun #ifdef CONFIG_PCI_BIOS
529*4882a593Smuzhiyun 	else if (!strcmp(str, "bios")) {
530*4882a593Smuzhiyun 		pci_probe = PCI_PROBE_BIOS;
531*4882a593Smuzhiyun 		return NULL;
532*4882a593Smuzhiyun 	} else if (!strcmp(str, "nobios")) {
533*4882a593Smuzhiyun 		pci_probe &= ~PCI_PROBE_BIOS;
534*4882a593Smuzhiyun 		return NULL;
535*4882a593Smuzhiyun 	} else if (!strcmp(str, "biosirq")) {
536*4882a593Smuzhiyun 		pci_probe |= PCI_BIOS_IRQ_SCAN;
537*4882a593Smuzhiyun 		return NULL;
538*4882a593Smuzhiyun 	} else if (!strncmp(str, "pirqaddr=", 9)) {
539*4882a593Smuzhiyun 		pirq_table_addr = simple_strtoul(str+9, NULL, 0);
540*4882a593Smuzhiyun 		return NULL;
541*4882a593Smuzhiyun 	}
542*4882a593Smuzhiyun #endif
543*4882a593Smuzhiyun #ifdef CONFIG_PCI_DIRECT
544*4882a593Smuzhiyun 	else if (!strcmp(str, "conf1")) {
545*4882a593Smuzhiyun 		pci_probe = PCI_PROBE_CONF1 | PCI_NO_CHECKS;
546*4882a593Smuzhiyun 		return NULL;
547*4882a593Smuzhiyun 	}
548*4882a593Smuzhiyun 	else if (!strcmp(str, "conf2")) {
549*4882a593Smuzhiyun 		pci_probe = PCI_PROBE_CONF2 | PCI_NO_CHECKS;
550*4882a593Smuzhiyun 		return NULL;
551*4882a593Smuzhiyun 	}
552*4882a593Smuzhiyun #endif
553*4882a593Smuzhiyun #ifdef CONFIG_PCI_MMCONFIG
554*4882a593Smuzhiyun 	else if (!strcmp(str, "nommconf")) {
555*4882a593Smuzhiyun 		pci_probe &= ~PCI_PROBE_MMCONF;
556*4882a593Smuzhiyun 		return NULL;
557*4882a593Smuzhiyun 	}
558*4882a593Smuzhiyun 	else if (!strcmp(str, "check_enable_amd_mmconf")) {
559*4882a593Smuzhiyun 		pci_probe |= PCI_CHECK_ENABLE_AMD_MMCONF;
560*4882a593Smuzhiyun 		return NULL;
561*4882a593Smuzhiyun 	}
562*4882a593Smuzhiyun #endif
563*4882a593Smuzhiyun 	else if (!strcmp(str, "noacpi")) {
564*4882a593Smuzhiyun 		acpi_noirq_set();
565*4882a593Smuzhiyun 		return NULL;
566*4882a593Smuzhiyun 	}
567*4882a593Smuzhiyun 	else if (!strcmp(str, "noearly")) {
568*4882a593Smuzhiyun 		pci_probe |= PCI_PROBE_NOEARLY;
569*4882a593Smuzhiyun 		return NULL;
570*4882a593Smuzhiyun 	}
571*4882a593Smuzhiyun 	else if (!strcmp(str, "usepirqmask")) {
572*4882a593Smuzhiyun 		pci_probe |= PCI_USE_PIRQ_MASK;
573*4882a593Smuzhiyun 		return NULL;
574*4882a593Smuzhiyun 	} else if (!strncmp(str, "irqmask=", 8)) {
575*4882a593Smuzhiyun 		pcibios_irq_mask = simple_strtol(str+8, NULL, 0);
576*4882a593Smuzhiyun 		return NULL;
577*4882a593Smuzhiyun 	} else if (!strncmp(str, "lastbus=", 8)) {
578*4882a593Smuzhiyun 		pcibios_last_bus = simple_strtol(str+8, NULL, 0);
579*4882a593Smuzhiyun 		return NULL;
580*4882a593Smuzhiyun 	} else if (!strcmp(str, "rom")) {
581*4882a593Smuzhiyun 		pci_probe |= PCI_ASSIGN_ROMS;
582*4882a593Smuzhiyun 		return NULL;
583*4882a593Smuzhiyun 	} else if (!strcmp(str, "norom")) {
584*4882a593Smuzhiyun 		pci_probe |= PCI_NOASSIGN_ROMS;
585*4882a593Smuzhiyun 		return NULL;
586*4882a593Smuzhiyun 	} else if (!strcmp(str, "nobar")) {
587*4882a593Smuzhiyun 		pci_probe |= PCI_NOASSIGN_BARS;
588*4882a593Smuzhiyun 		return NULL;
589*4882a593Smuzhiyun 	} else if (!strcmp(str, "assign-busses")) {
590*4882a593Smuzhiyun 		pci_probe |= PCI_ASSIGN_ALL_BUSSES;
591*4882a593Smuzhiyun 		return NULL;
592*4882a593Smuzhiyun 	} else if (!strcmp(str, "use_crs")) {
593*4882a593Smuzhiyun 		pci_probe |= PCI_USE__CRS;
594*4882a593Smuzhiyun 		return NULL;
595*4882a593Smuzhiyun 	} else if (!strcmp(str, "nocrs")) {
596*4882a593Smuzhiyun 		pci_probe |= PCI_ROOT_NO_CRS;
597*4882a593Smuzhiyun 		return NULL;
598*4882a593Smuzhiyun #ifdef CONFIG_PHYS_ADDR_T_64BIT
599*4882a593Smuzhiyun 	} else if (!strcmp(str, "big_root_window")) {
600*4882a593Smuzhiyun 		pci_probe |= PCI_BIG_ROOT_WINDOW;
601*4882a593Smuzhiyun 		return NULL;
602*4882a593Smuzhiyun #endif
603*4882a593Smuzhiyun 	} else if (!strcmp(str, "routeirq")) {
604*4882a593Smuzhiyun 		pci_routeirq = 1;
605*4882a593Smuzhiyun 		return NULL;
606*4882a593Smuzhiyun 	} else if (!strcmp(str, "skip_isa_align")) {
607*4882a593Smuzhiyun 		pci_probe |= PCI_CAN_SKIP_ISA_ALIGN;
608*4882a593Smuzhiyun 		return NULL;
609*4882a593Smuzhiyun 	} else if (!strcmp(str, "noioapicquirk")) {
610*4882a593Smuzhiyun 		noioapicquirk = 1;
611*4882a593Smuzhiyun 		return NULL;
612*4882a593Smuzhiyun 	} else if (!strcmp(str, "ioapicreroute")) {
613*4882a593Smuzhiyun 		if (noioapicreroute != -1)
614*4882a593Smuzhiyun 			noioapicreroute = 0;
615*4882a593Smuzhiyun 		return NULL;
616*4882a593Smuzhiyun 	} else if (!strcmp(str, "noioapicreroute")) {
617*4882a593Smuzhiyun 		if (noioapicreroute != -1)
618*4882a593Smuzhiyun 			noioapicreroute = 1;
619*4882a593Smuzhiyun 		return NULL;
620*4882a593Smuzhiyun 	}
621*4882a593Smuzhiyun 	return str;
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun 
pcibios_assign_all_busses(void)624*4882a593Smuzhiyun unsigned int pcibios_assign_all_busses(void)
625*4882a593Smuzhiyun {
626*4882a593Smuzhiyun 	return (pci_probe & PCI_ASSIGN_ALL_BUSSES) ? 1 : 0;
627*4882a593Smuzhiyun }
628*4882a593Smuzhiyun 
set_dev_domain_options(struct pci_dev * pdev)629*4882a593Smuzhiyun static void set_dev_domain_options(struct pci_dev *pdev)
630*4882a593Smuzhiyun {
631*4882a593Smuzhiyun 	if (is_vmd(pdev->bus))
632*4882a593Smuzhiyun 		pdev->hotplug_user_indicators = 1;
633*4882a593Smuzhiyun }
634*4882a593Smuzhiyun 
pcibios_add_device(struct pci_dev * dev)635*4882a593Smuzhiyun int pcibios_add_device(struct pci_dev *dev)
636*4882a593Smuzhiyun {
637*4882a593Smuzhiyun 	struct pci_setup_rom *rom;
638*4882a593Smuzhiyun 	struct irq_domain *msidom;
639*4882a593Smuzhiyun 	struct setup_data *data;
640*4882a593Smuzhiyun 	u64 pa_data;
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun 	pa_data = boot_params.hdr.setup_data;
643*4882a593Smuzhiyun 	while (pa_data) {
644*4882a593Smuzhiyun 		data = memremap(pa_data, sizeof(*rom), MEMREMAP_WB);
645*4882a593Smuzhiyun 		if (!data)
646*4882a593Smuzhiyun 			return -ENOMEM;
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun 		if (data->type == SETUP_PCI) {
649*4882a593Smuzhiyun 			rom = (struct pci_setup_rom *)data;
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun 			if ((pci_domain_nr(dev->bus) == rom->segment) &&
652*4882a593Smuzhiyun 			    (dev->bus->number == rom->bus) &&
653*4882a593Smuzhiyun 			    (PCI_SLOT(dev->devfn) == rom->device) &&
654*4882a593Smuzhiyun 			    (PCI_FUNC(dev->devfn) == rom->function) &&
655*4882a593Smuzhiyun 			    (dev->vendor == rom->vendor) &&
656*4882a593Smuzhiyun 			    (dev->device == rom->devid)) {
657*4882a593Smuzhiyun 				dev->rom = pa_data +
658*4882a593Smuzhiyun 				      offsetof(struct pci_setup_rom, romdata);
659*4882a593Smuzhiyun 				dev->romlen = rom->pcilen;
660*4882a593Smuzhiyun 			}
661*4882a593Smuzhiyun 		}
662*4882a593Smuzhiyun 		pa_data = data->next;
663*4882a593Smuzhiyun 		memunmap(data);
664*4882a593Smuzhiyun 	}
665*4882a593Smuzhiyun 	set_dev_domain_options(dev);
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun 	/*
668*4882a593Smuzhiyun 	 * Setup the initial MSI domain of the device. If the underlying
669*4882a593Smuzhiyun 	 * bus has a PCI/MSI irqdomain associated use the bus domain,
670*4882a593Smuzhiyun 	 * otherwise set the default domain. This ensures that special irq
671*4882a593Smuzhiyun 	 * domains e.g. VMD are preserved. The default ensures initial
672*4882a593Smuzhiyun 	 * operation if irq remapping is not active. If irq remapping is
673*4882a593Smuzhiyun 	 * active it will overwrite the domain pointer when the device is
674*4882a593Smuzhiyun 	 * associated to a remapping domain.
675*4882a593Smuzhiyun 	 */
676*4882a593Smuzhiyun 	msidom = dev_get_msi_domain(&dev->bus->dev);
677*4882a593Smuzhiyun 	if (!msidom)
678*4882a593Smuzhiyun 		msidom = x86_pci_msi_default_domain;
679*4882a593Smuzhiyun 	dev_set_msi_domain(&dev->dev, msidom);
680*4882a593Smuzhiyun 	return 0;
681*4882a593Smuzhiyun }
682*4882a593Smuzhiyun 
pcibios_enable_device(struct pci_dev * dev,int mask)683*4882a593Smuzhiyun int pcibios_enable_device(struct pci_dev *dev, int mask)
684*4882a593Smuzhiyun {
685*4882a593Smuzhiyun 	int err;
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun 	if ((err = pci_enable_resources(dev, mask)) < 0)
688*4882a593Smuzhiyun 		return err;
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun 	if (!pci_dev_msi_enabled(dev))
691*4882a593Smuzhiyun 		return pcibios_enable_irq(dev);
692*4882a593Smuzhiyun 	return 0;
693*4882a593Smuzhiyun }
694*4882a593Smuzhiyun 
pcibios_disable_device(struct pci_dev * dev)695*4882a593Smuzhiyun void pcibios_disable_device (struct pci_dev *dev)
696*4882a593Smuzhiyun {
697*4882a593Smuzhiyun 	if (!pci_dev_msi_enabled(dev) && pcibios_disable_irq)
698*4882a593Smuzhiyun 		pcibios_disable_irq(dev);
699*4882a593Smuzhiyun }
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun #ifdef CONFIG_ACPI_HOTPLUG_IOAPIC
pcibios_release_device(struct pci_dev * dev)702*4882a593Smuzhiyun void pcibios_release_device(struct pci_dev *dev)
703*4882a593Smuzhiyun {
704*4882a593Smuzhiyun 	if (atomic_dec_return(&dev->enable_cnt) >= 0)
705*4882a593Smuzhiyun 		pcibios_disable_device(dev);
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun }
708*4882a593Smuzhiyun #endif
709*4882a593Smuzhiyun 
pci_ext_cfg_avail(void)710*4882a593Smuzhiyun int pci_ext_cfg_avail(void)
711*4882a593Smuzhiyun {
712*4882a593Smuzhiyun 	if (raw_pci_ext_ops)
713*4882a593Smuzhiyun 		return 1;
714*4882a593Smuzhiyun 	else
715*4882a593Smuzhiyun 		return 0;
716*4882a593Smuzhiyun }
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_VMD)
pci_real_dma_dev(struct pci_dev * dev)719*4882a593Smuzhiyun struct pci_dev *pci_real_dma_dev(struct pci_dev *dev)
720*4882a593Smuzhiyun {
721*4882a593Smuzhiyun 	if (is_vmd(dev->bus))
722*4882a593Smuzhiyun 		return to_pci_sysdata(dev->bus)->vmd_dev;
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun 	return dev;
725*4882a593Smuzhiyun }
726*4882a593Smuzhiyun #endif
727