xref: /OK3568_Linux_fs/kernel/arch/x86/pci/ce4100.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *  Copyright(c) 2010 Intel Corporation. All rights reserved.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  *  Contact Information:
6*4882a593Smuzhiyun  *    Intel Corporation
7*4882a593Smuzhiyun  *    2200 Mission College Blvd.
8*4882a593Smuzhiyun  *    Santa Clara, CA  97052
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * This provides access methods for PCI registers that mis-behave on
11*4882a593Smuzhiyun  * the CE4100. Each register can be assigned a private init, read and
12*4882a593Smuzhiyun  * write routine. The exception to this is the bridge device.  The
13*4882a593Smuzhiyun  * bridge device is the only device on bus zero (0) that requires any
14*4882a593Smuzhiyun  * fixup so it is a special case ATM
15*4882a593Smuzhiyun  */
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include <linux/kernel.h>
18*4882a593Smuzhiyun #include <linux/pci.h>
19*4882a593Smuzhiyun #include <linux/init.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #include <asm/ce4100.h>
22*4882a593Smuzhiyun #include <asm/pci_x86.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun struct sim_reg {
25*4882a593Smuzhiyun 	u32 value;
26*4882a593Smuzhiyun 	u32 mask;
27*4882a593Smuzhiyun };
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun struct sim_dev_reg {
30*4882a593Smuzhiyun 	int dev_func;
31*4882a593Smuzhiyun 	int reg;
32*4882a593Smuzhiyun 	void (*init)(struct sim_dev_reg *reg);
33*4882a593Smuzhiyun 	void (*read)(struct sim_dev_reg *reg, u32 *value);
34*4882a593Smuzhiyun 	void (*write)(struct sim_dev_reg *reg, u32 value);
35*4882a593Smuzhiyun 	struct sim_reg sim_reg;
36*4882a593Smuzhiyun };
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun struct sim_reg_op {
39*4882a593Smuzhiyun 	void (*init)(struct sim_dev_reg *reg);
40*4882a593Smuzhiyun 	void (*read)(struct sim_dev_reg *reg, u32 value);
41*4882a593Smuzhiyun 	void (*write)(struct sim_dev_reg *reg, u32 value);
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #define MB (1024 * 1024)
45*4882a593Smuzhiyun #define KB (1024)
46*4882a593Smuzhiyun #define SIZE_TO_MASK(size) (~(size - 1))
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define DEFINE_REG(device, func, offset, size, init_op, read_op, write_op)\
49*4882a593Smuzhiyun { PCI_DEVFN(device, func), offset, init_op, read_op, write_op,\
50*4882a593Smuzhiyun 	{0, SIZE_TO_MASK(size)} },
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun /*
53*4882a593Smuzhiyun  * All read/write functions are called with pci_config_lock held.
54*4882a593Smuzhiyun  */
reg_init(struct sim_dev_reg * reg)55*4882a593Smuzhiyun static void reg_init(struct sim_dev_reg *reg)
56*4882a593Smuzhiyun {
57*4882a593Smuzhiyun 	pci_direct_conf1.read(0, 1, reg->dev_func, reg->reg, 4,
58*4882a593Smuzhiyun 			      &reg->sim_reg.value);
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun 
reg_read(struct sim_dev_reg * reg,u32 * value)61*4882a593Smuzhiyun static void reg_read(struct sim_dev_reg *reg, u32 *value)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun 	*value = reg->sim_reg.value;
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun 
reg_write(struct sim_dev_reg * reg,u32 value)66*4882a593Smuzhiyun static void reg_write(struct sim_dev_reg *reg, u32 value)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun 	reg->sim_reg.value = (value & reg->sim_reg.mask) |
69*4882a593Smuzhiyun 		(reg->sim_reg.value & ~reg->sim_reg.mask);
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun 
sata_reg_init(struct sim_dev_reg * reg)72*4882a593Smuzhiyun static void sata_reg_init(struct sim_dev_reg *reg)
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun 	pci_direct_conf1.read(0, 1, PCI_DEVFN(14, 0), 0x10, 4,
75*4882a593Smuzhiyun 			      &reg->sim_reg.value);
76*4882a593Smuzhiyun 	reg->sim_reg.value += 0x400;
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun 
ehci_reg_read(struct sim_dev_reg * reg,u32 * value)79*4882a593Smuzhiyun static void ehci_reg_read(struct sim_dev_reg *reg, u32 *value)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun 	reg_read(reg, value);
82*4882a593Smuzhiyun 	if (*value != reg->sim_reg.mask)
83*4882a593Smuzhiyun 		*value |= 0x100;
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun 
sata_revid_init(struct sim_dev_reg * reg)86*4882a593Smuzhiyun void sata_revid_init(struct sim_dev_reg *reg)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun 	reg->sim_reg.value = 0x01060100;
89*4882a593Smuzhiyun 	reg->sim_reg.mask = 0;
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun 
sata_revid_read(struct sim_dev_reg * reg,u32 * value)92*4882a593Smuzhiyun static void sata_revid_read(struct sim_dev_reg *reg, u32 *value)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun 	reg_read(reg, value);
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun 
reg_noirq_read(struct sim_dev_reg * reg,u32 * value)97*4882a593Smuzhiyun static void reg_noirq_read(struct sim_dev_reg *reg, u32 *value)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun 	/* force interrupt pin value to 0 */
100*4882a593Smuzhiyun 	*value = reg->sim_reg.value & 0xfff00ff;
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun static struct sim_dev_reg bus1_fixups[] = {
104*4882a593Smuzhiyun 	DEFINE_REG(2, 0, 0x10, (16*MB), reg_init, reg_read, reg_write)
105*4882a593Smuzhiyun 	DEFINE_REG(2, 0, 0x14, (256), reg_init, reg_read, reg_write)
106*4882a593Smuzhiyun 	DEFINE_REG(2, 1, 0x10, (64*KB), reg_init, reg_read, reg_write)
107*4882a593Smuzhiyun 	DEFINE_REG(3, 0, 0x10, (64*KB), reg_init, reg_read, reg_write)
108*4882a593Smuzhiyun 	DEFINE_REG(4, 0, 0x10, (128*KB), reg_init, reg_read, reg_write)
109*4882a593Smuzhiyun 	DEFINE_REG(4, 1, 0x10, (128*KB), reg_init, reg_read, reg_write)
110*4882a593Smuzhiyun 	DEFINE_REG(6, 0, 0x10, (512*KB), reg_init, reg_read, reg_write)
111*4882a593Smuzhiyun 	DEFINE_REG(6, 1, 0x10, (512*KB), reg_init, reg_read, reg_write)
112*4882a593Smuzhiyun 	DEFINE_REG(6, 2, 0x10, (64*KB), reg_init, reg_read, reg_write)
113*4882a593Smuzhiyun 	DEFINE_REG(8, 0, 0x10, (1*MB), reg_init, reg_read, reg_write)
114*4882a593Smuzhiyun 	DEFINE_REG(8, 1, 0x10, (64*KB), reg_init, reg_read, reg_write)
115*4882a593Smuzhiyun 	DEFINE_REG(8, 2, 0x10, (64*KB), reg_init, reg_read, reg_write)
116*4882a593Smuzhiyun 	DEFINE_REG(9, 0, 0x10 , (1*MB), reg_init, reg_read, reg_write)
117*4882a593Smuzhiyun 	DEFINE_REG(9, 0, 0x14, (64*KB), reg_init, reg_read, reg_write)
118*4882a593Smuzhiyun 	DEFINE_REG(10, 0, 0x10, (256), reg_init, reg_read, reg_write)
119*4882a593Smuzhiyun 	DEFINE_REG(10, 0, 0x14, (256*MB), reg_init, reg_read, reg_write)
120*4882a593Smuzhiyun 	DEFINE_REG(11, 0, 0x10, (256), reg_init, reg_read, reg_write)
121*4882a593Smuzhiyun 	DEFINE_REG(11, 0, 0x14, (256), reg_init, reg_read, reg_write)
122*4882a593Smuzhiyun 	DEFINE_REG(11, 1, 0x10, (256), reg_init, reg_read, reg_write)
123*4882a593Smuzhiyun 	DEFINE_REG(11, 2, 0x10, (256), reg_init, reg_read, reg_write)
124*4882a593Smuzhiyun 	DEFINE_REG(11, 2, 0x14, (256), reg_init, reg_read, reg_write)
125*4882a593Smuzhiyun 	DEFINE_REG(11, 2, 0x18, (256), reg_init, reg_read, reg_write)
126*4882a593Smuzhiyun 	DEFINE_REG(11, 3, 0x10, (256), reg_init, reg_read, reg_write)
127*4882a593Smuzhiyun 	DEFINE_REG(11, 3, 0x14, (256), reg_init, reg_read, reg_write)
128*4882a593Smuzhiyun 	DEFINE_REG(11, 4, 0x10, (256), reg_init, reg_read, reg_write)
129*4882a593Smuzhiyun 	DEFINE_REG(11, 5, 0x10, (64*KB), reg_init, reg_read, reg_write)
130*4882a593Smuzhiyun 	DEFINE_REG(11, 6, 0x10, (256), reg_init, reg_read, reg_write)
131*4882a593Smuzhiyun 	DEFINE_REG(11, 7, 0x10, (64*KB), reg_init, reg_read, reg_write)
132*4882a593Smuzhiyun 	DEFINE_REG(11, 7, 0x3c, 256, reg_init, reg_noirq_read, reg_write)
133*4882a593Smuzhiyun 	DEFINE_REG(12, 0, 0x10, (128*KB), reg_init, reg_read, reg_write)
134*4882a593Smuzhiyun 	DEFINE_REG(12, 0, 0x14, (256), reg_init, reg_read, reg_write)
135*4882a593Smuzhiyun 	DEFINE_REG(12, 1, 0x10, (1024), reg_init, reg_read, reg_write)
136*4882a593Smuzhiyun 	DEFINE_REG(13, 0, 0x10, (32*KB), reg_init, ehci_reg_read, reg_write)
137*4882a593Smuzhiyun 	DEFINE_REG(13, 1, 0x10, (32*KB), reg_init, ehci_reg_read, reg_write)
138*4882a593Smuzhiyun 	DEFINE_REG(14, 0, 0x8,  0, sata_revid_init, sata_revid_read, 0)
139*4882a593Smuzhiyun 	DEFINE_REG(14, 0, 0x10, 0, reg_init, reg_read, reg_write)
140*4882a593Smuzhiyun 	DEFINE_REG(14, 0, 0x14, 0, reg_init, reg_read, reg_write)
141*4882a593Smuzhiyun 	DEFINE_REG(14, 0, 0x18, 0, reg_init, reg_read, reg_write)
142*4882a593Smuzhiyun 	DEFINE_REG(14, 0, 0x1C, 0, reg_init, reg_read, reg_write)
143*4882a593Smuzhiyun 	DEFINE_REG(14, 0, 0x20, 0, reg_init, reg_read, reg_write)
144*4882a593Smuzhiyun 	DEFINE_REG(14, 0, 0x24, (0x200), sata_reg_init, reg_read, reg_write)
145*4882a593Smuzhiyun 	DEFINE_REG(15, 0, 0x10, (64*KB), reg_init, reg_read, reg_write)
146*4882a593Smuzhiyun 	DEFINE_REG(15, 0, 0x14, (64*KB), reg_init, reg_read, reg_write)
147*4882a593Smuzhiyun 	DEFINE_REG(16, 0, 0x10, (64*KB), reg_init, reg_read, reg_write)
148*4882a593Smuzhiyun 	DEFINE_REG(16, 0, 0x14, (64*MB), reg_init, reg_read, reg_write)
149*4882a593Smuzhiyun 	DEFINE_REG(16, 0, 0x18, (64*MB), reg_init, reg_read, reg_write)
150*4882a593Smuzhiyun 	DEFINE_REG(16, 0, 0x3c, 256, reg_init, reg_noirq_read, reg_write)
151*4882a593Smuzhiyun 	DEFINE_REG(17, 0, 0x10, (128*KB), reg_init, reg_read, reg_write)
152*4882a593Smuzhiyun 	DEFINE_REG(18, 0, 0x10, (1*KB), reg_init, reg_read, reg_write)
153*4882a593Smuzhiyun 	DEFINE_REG(18, 0, 0x3c, 256, reg_init, reg_noirq_read, reg_write)
154*4882a593Smuzhiyun };
155*4882a593Smuzhiyun 
init_sim_regs(void)156*4882a593Smuzhiyun static void __init init_sim_regs(void)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun 	int i;
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(bus1_fixups); i++) {
161*4882a593Smuzhiyun 		if (bus1_fixups[i].init)
162*4882a593Smuzhiyun 			bus1_fixups[i].init(&bus1_fixups[i]);
163*4882a593Smuzhiyun 	}
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun 
extract_bytes(u32 * value,int reg,int len)166*4882a593Smuzhiyun static inline void extract_bytes(u32 *value, int reg, int len)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun 	uint32_t mask;
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	*value >>= ((reg & 3) * 8);
171*4882a593Smuzhiyun 	mask = 0xFFFFFFFF >> ((4 - len) * 8);
172*4882a593Smuzhiyun 	*value &= mask;
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun 
bridge_read(unsigned int devfn,int reg,int len,u32 * value)175*4882a593Smuzhiyun int bridge_read(unsigned int devfn, int reg, int len, u32 *value)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun 	u32 av_bridge_base, av_bridge_limit;
178*4882a593Smuzhiyun 	int retval = 0;
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	switch (reg) {
181*4882a593Smuzhiyun 	/* Make BARs appear to not request any memory. */
182*4882a593Smuzhiyun 	case PCI_BASE_ADDRESS_0:
183*4882a593Smuzhiyun 	case PCI_BASE_ADDRESS_0 + 1:
184*4882a593Smuzhiyun 	case PCI_BASE_ADDRESS_0 + 2:
185*4882a593Smuzhiyun 	case PCI_BASE_ADDRESS_0 + 3:
186*4882a593Smuzhiyun 		*value = 0;
187*4882a593Smuzhiyun 		break;
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 		/* Since subordinate bus number register is hardwired
190*4882a593Smuzhiyun 		 * to zero and read only, so do the simulation.
191*4882a593Smuzhiyun 		 */
192*4882a593Smuzhiyun 	case PCI_PRIMARY_BUS:
193*4882a593Smuzhiyun 		if (len == 4)
194*4882a593Smuzhiyun 			*value = 0x00010100;
195*4882a593Smuzhiyun 		break;
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	case PCI_SUBORDINATE_BUS:
198*4882a593Smuzhiyun 		*value = 1;
199*4882a593Smuzhiyun 		break;
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	case PCI_MEMORY_BASE:
202*4882a593Smuzhiyun 	case PCI_MEMORY_LIMIT:
203*4882a593Smuzhiyun 		/* Get the A/V bridge base address. */
204*4882a593Smuzhiyun 		pci_direct_conf1.read(0, 0, devfn,
205*4882a593Smuzhiyun 				PCI_BASE_ADDRESS_0, 4, &av_bridge_base);
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 		av_bridge_limit = av_bridge_base + (512*MB - 1);
208*4882a593Smuzhiyun 		av_bridge_limit >>= 16;
209*4882a593Smuzhiyun 		av_bridge_limit &= 0xFFF0;
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 		av_bridge_base >>= 16;
212*4882a593Smuzhiyun 		av_bridge_base &= 0xFFF0;
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 		if (reg == PCI_MEMORY_LIMIT)
215*4882a593Smuzhiyun 			*value = av_bridge_limit;
216*4882a593Smuzhiyun 		else if (len == 2)
217*4882a593Smuzhiyun 			*value = av_bridge_base;
218*4882a593Smuzhiyun 		else
219*4882a593Smuzhiyun 			*value = (av_bridge_limit << 16) | av_bridge_base;
220*4882a593Smuzhiyun 		break;
221*4882a593Smuzhiyun 		/* Make prefetchable memory limit smaller than prefetchable
222*4882a593Smuzhiyun 		 * memory base, so not claim prefetchable memory space.
223*4882a593Smuzhiyun 		 */
224*4882a593Smuzhiyun 	case PCI_PREF_MEMORY_BASE:
225*4882a593Smuzhiyun 		*value = 0xFFF0;
226*4882a593Smuzhiyun 		break;
227*4882a593Smuzhiyun 	case PCI_PREF_MEMORY_LIMIT:
228*4882a593Smuzhiyun 		*value = 0x0;
229*4882a593Smuzhiyun 		break;
230*4882a593Smuzhiyun 		/* Make IO limit smaller than IO base, so not claim IO space. */
231*4882a593Smuzhiyun 	case PCI_IO_BASE:
232*4882a593Smuzhiyun 		*value = 0xF0;
233*4882a593Smuzhiyun 		break;
234*4882a593Smuzhiyun 	case PCI_IO_LIMIT:
235*4882a593Smuzhiyun 		*value = 0;
236*4882a593Smuzhiyun 		break;
237*4882a593Smuzhiyun 	default:
238*4882a593Smuzhiyun 		retval = 1;
239*4882a593Smuzhiyun 	}
240*4882a593Smuzhiyun 	return retval;
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun 
ce4100_bus1_read(unsigned int devfn,int reg,int len,u32 * value)243*4882a593Smuzhiyun static int ce4100_bus1_read(unsigned int devfn, int reg, int len, u32 *value)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun 	unsigned long flags;
246*4882a593Smuzhiyun 	int i;
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(bus1_fixups); i++) {
249*4882a593Smuzhiyun 		if (bus1_fixups[i].dev_func == devfn &&
250*4882a593Smuzhiyun 		    bus1_fixups[i].reg == (reg & ~3) &&
251*4882a593Smuzhiyun 		    bus1_fixups[i].read) {
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 			raw_spin_lock_irqsave(&pci_config_lock, flags);
254*4882a593Smuzhiyun 			bus1_fixups[i].read(&(bus1_fixups[i]), value);
255*4882a593Smuzhiyun 			raw_spin_unlock_irqrestore(&pci_config_lock, flags);
256*4882a593Smuzhiyun 			extract_bytes(value, reg, len);
257*4882a593Smuzhiyun 			return 0;
258*4882a593Smuzhiyun 		}
259*4882a593Smuzhiyun 	}
260*4882a593Smuzhiyun 	return -1;
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun 
ce4100_conf_read(unsigned int seg,unsigned int bus,unsigned int devfn,int reg,int len,u32 * value)263*4882a593Smuzhiyun static int ce4100_conf_read(unsigned int seg, unsigned int bus,
264*4882a593Smuzhiyun 			    unsigned int devfn, int reg, int len, u32 *value)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun 	WARN_ON(seg);
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	if (bus == 1 && !ce4100_bus1_read(devfn, reg, len, value))
269*4882a593Smuzhiyun 		return 0;
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	if (bus == 0 && (PCI_DEVFN(1, 0) == devfn) &&
272*4882a593Smuzhiyun 	    !bridge_read(devfn, reg, len, value))
273*4882a593Smuzhiyun 		return 0;
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	return pci_direct_conf1.read(seg, bus, devfn, reg, len, value);
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun 
ce4100_bus1_write(unsigned int devfn,int reg,int len,u32 value)278*4882a593Smuzhiyun static int ce4100_bus1_write(unsigned int devfn, int reg, int len, u32 value)
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun 	unsigned long flags;
281*4882a593Smuzhiyun 	int i;
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(bus1_fixups); i++) {
284*4882a593Smuzhiyun 		if (bus1_fixups[i].dev_func == devfn &&
285*4882a593Smuzhiyun 		    bus1_fixups[i].reg == (reg & ~3) &&
286*4882a593Smuzhiyun 		    bus1_fixups[i].write) {
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 			raw_spin_lock_irqsave(&pci_config_lock, flags);
289*4882a593Smuzhiyun 			bus1_fixups[i].write(&(bus1_fixups[i]), value);
290*4882a593Smuzhiyun 			raw_spin_unlock_irqrestore(&pci_config_lock, flags);
291*4882a593Smuzhiyun 			return 0;
292*4882a593Smuzhiyun 		}
293*4882a593Smuzhiyun 	}
294*4882a593Smuzhiyun 	return -1;
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun 
ce4100_conf_write(unsigned int seg,unsigned int bus,unsigned int devfn,int reg,int len,u32 value)297*4882a593Smuzhiyun static int ce4100_conf_write(unsigned int seg, unsigned int bus,
298*4882a593Smuzhiyun 			     unsigned int devfn, int reg, int len, u32 value)
299*4882a593Smuzhiyun {
300*4882a593Smuzhiyun 	WARN_ON(seg);
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	if (bus == 1 && !ce4100_bus1_write(devfn, reg, len, value))
303*4882a593Smuzhiyun 		return 0;
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	/* Discard writes to A/V bridge BAR. */
306*4882a593Smuzhiyun 	if (bus == 0 && PCI_DEVFN(1, 0) == devfn &&
307*4882a593Smuzhiyun 	    ((reg & ~3) == PCI_BASE_ADDRESS_0))
308*4882a593Smuzhiyun 		return 0;
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	return pci_direct_conf1.write(seg, bus, devfn, reg, len, value);
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun static const struct pci_raw_ops ce4100_pci_conf = {
314*4882a593Smuzhiyun 	.read	= ce4100_conf_read,
315*4882a593Smuzhiyun 	.write	= ce4100_conf_write,
316*4882a593Smuzhiyun };
317*4882a593Smuzhiyun 
ce4100_pci_init(void)318*4882a593Smuzhiyun int __init ce4100_pci_init(void)
319*4882a593Smuzhiyun {
320*4882a593Smuzhiyun 	init_sim_regs();
321*4882a593Smuzhiyun 	raw_pci_ops = &ce4100_pci_conf;
322*4882a593Smuzhiyun 	/* Indicate caller that it should invoke pci_legacy_init() */
323*4882a593Smuzhiyun 	return 1;
324*4882a593Smuzhiyun }
325