1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * @file op_model_ppro.h
3*4882a593Smuzhiyun * Family 6 perfmon and architectural perfmon MSR operations
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * @remark Copyright 2002 OProfile authors
6*4882a593Smuzhiyun * @remark Copyright 2008 Intel Corporation
7*4882a593Smuzhiyun * @remark Read the file COPYING
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * @author John Levon
10*4882a593Smuzhiyun * @author Philippe Elie
11*4882a593Smuzhiyun * @author Graydon Hoare
12*4882a593Smuzhiyun * @author Andi Kleen
13*4882a593Smuzhiyun * @author Robert Richter <robert.richter@amd.com>
14*4882a593Smuzhiyun */
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include <linux/oprofile.h>
17*4882a593Smuzhiyun #include <linux/slab.h>
18*4882a593Smuzhiyun #include <asm/ptrace.h>
19*4882a593Smuzhiyun #include <asm/msr.h>
20*4882a593Smuzhiyun #include <asm/apic.h>
21*4882a593Smuzhiyun #include <asm/nmi.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #include "op_x86_model.h"
24*4882a593Smuzhiyun #include "op_counter.h"
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun static int num_counters = 2;
27*4882a593Smuzhiyun static int counter_width = 32;
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define MSR_PPRO_EVENTSEL_RESERVED ((0xFFFFFFFFULL<<32)|(1ULL<<21))
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun static u64 reset_value[OP_MAX_COUNTER];
32*4882a593Smuzhiyun
ppro_shutdown(struct op_msrs const * const msrs)33*4882a593Smuzhiyun static void ppro_shutdown(struct op_msrs const * const msrs)
34*4882a593Smuzhiyun {
35*4882a593Smuzhiyun int i;
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun for (i = 0; i < num_counters; ++i) {
38*4882a593Smuzhiyun if (!msrs->counters[i].addr)
39*4882a593Smuzhiyun continue;
40*4882a593Smuzhiyun release_perfctr_nmi(MSR_P6_PERFCTR0 + i);
41*4882a593Smuzhiyun release_evntsel_nmi(MSR_P6_EVNTSEL0 + i);
42*4882a593Smuzhiyun }
43*4882a593Smuzhiyun }
44*4882a593Smuzhiyun
ppro_fill_in_addresses(struct op_msrs * const msrs)45*4882a593Smuzhiyun static int ppro_fill_in_addresses(struct op_msrs * const msrs)
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun int i;
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun for (i = 0; i < num_counters; i++) {
50*4882a593Smuzhiyun if (!reserve_perfctr_nmi(MSR_P6_PERFCTR0 + i))
51*4882a593Smuzhiyun goto fail;
52*4882a593Smuzhiyun if (!reserve_evntsel_nmi(MSR_P6_EVNTSEL0 + i)) {
53*4882a593Smuzhiyun release_perfctr_nmi(MSR_P6_PERFCTR0 + i);
54*4882a593Smuzhiyun goto fail;
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun /* both registers must be reserved */
57*4882a593Smuzhiyun msrs->counters[i].addr = MSR_P6_PERFCTR0 + i;
58*4882a593Smuzhiyun msrs->controls[i].addr = MSR_P6_EVNTSEL0 + i;
59*4882a593Smuzhiyun continue;
60*4882a593Smuzhiyun fail:
61*4882a593Smuzhiyun if (!counter_config[i].enabled)
62*4882a593Smuzhiyun continue;
63*4882a593Smuzhiyun op_x86_warn_reserved(i);
64*4882a593Smuzhiyun ppro_shutdown(msrs);
65*4882a593Smuzhiyun return -EBUSY;
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun return 0;
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun
ppro_setup_ctrs(struct op_x86_model_spec const * model,struct op_msrs const * const msrs)72*4882a593Smuzhiyun static void ppro_setup_ctrs(struct op_x86_model_spec const *model,
73*4882a593Smuzhiyun struct op_msrs const * const msrs)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun u64 val;
76*4882a593Smuzhiyun int i;
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun if (boot_cpu_has(X86_FEATURE_ARCH_PERFMON)) {
79*4882a593Smuzhiyun union cpuid10_eax eax;
80*4882a593Smuzhiyun eax.full = cpuid_eax(0xa);
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun /*
83*4882a593Smuzhiyun * For Core2 (family 6, model 15), don't reset the
84*4882a593Smuzhiyun * counter width:
85*4882a593Smuzhiyun */
86*4882a593Smuzhiyun if (!(eax.split.version_id == 0 &&
87*4882a593Smuzhiyun __this_cpu_read(cpu_info.x86) == 6 &&
88*4882a593Smuzhiyun __this_cpu_read(cpu_info.x86_model) == 15)) {
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun if (counter_width < eax.split.bit_width)
91*4882a593Smuzhiyun counter_width = eax.split.bit_width;
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /* clear all counters */
96*4882a593Smuzhiyun for (i = 0; i < num_counters; ++i) {
97*4882a593Smuzhiyun if (!msrs->controls[i].addr)
98*4882a593Smuzhiyun continue;
99*4882a593Smuzhiyun rdmsrl(msrs->controls[i].addr, val);
100*4882a593Smuzhiyun if (val & ARCH_PERFMON_EVENTSEL_ENABLE)
101*4882a593Smuzhiyun op_x86_warn_in_use(i);
102*4882a593Smuzhiyun val &= model->reserved;
103*4882a593Smuzhiyun wrmsrl(msrs->controls[i].addr, val);
104*4882a593Smuzhiyun /*
105*4882a593Smuzhiyun * avoid a false detection of ctr overflows in NMI *
106*4882a593Smuzhiyun * handler
107*4882a593Smuzhiyun */
108*4882a593Smuzhiyun wrmsrl(msrs->counters[i].addr, -1LL);
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun /* enable active counters */
112*4882a593Smuzhiyun for (i = 0; i < num_counters; ++i) {
113*4882a593Smuzhiyun if (counter_config[i].enabled && msrs->counters[i].addr) {
114*4882a593Smuzhiyun reset_value[i] = counter_config[i].count;
115*4882a593Smuzhiyun wrmsrl(msrs->counters[i].addr, -reset_value[i]);
116*4882a593Smuzhiyun rdmsrl(msrs->controls[i].addr, val);
117*4882a593Smuzhiyun val &= model->reserved;
118*4882a593Smuzhiyun val |= op_x86_get_ctrl(model, &counter_config[i]);
119*4882a593Smuzhiyun wrmsrl(msrs->controls[i].addr, val);
120*4882a593Smuzhiyun } else {
121*4882a593Smuzhiyun reset_value[i] = 0;
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun
ppro_check_ctrs(struct pt_regs * const regs,struct op_msrs const * const msrs)127*4882a593Smuzhiyun static int ppro_check_ctrs(struct pt_regs * const regs,
128*4882a593Smuzhiyun struct op_msrs const * const msrs)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun u64 val;
131*4882a593Smuzhiyun int i;
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun for (i = 0; i < num_counters; ++i) {
134*4882a593Smuzhiyun if (!reset_value[i])
135*4882a593Smuzhiyun continue;
136*4882a593Smuzhiyun rdmsrl(msrs->counters[i].addr, val);
137*4882a593Smuzhiyun if (val & (1ULL << (counter_width - 1)))
138*4882a593Smuzhiyun continue;
139*4882a593Smuzhiyun oprofile_add_sample(regs, i);
140*4882a593Smuzhiyun wrmsrl(msrs->counters[i].addr, -reset_value[i]);
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun /* Only P6 based Pentium M need to re-unmask the apic vector but it
144*4882a593Smuzhiyun * doesn't hurt other P6 variant */
145*4882a593Smuzhiyun apic_write(APIC_LVTPC, apic_read(APIC_LVTPC) & ~APIC_LVT_MASKED);
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun /* We can't work out if we really handled an interrupt. We
148*4882a593Smuzhiyun * might have caught a *second* counter just after overflowing
149*4882a593Smuzhiyun * the interrupt for this counter then arrives
150*4882a593Smuzhiyun * and we don't find a counter that's overflowed, so we
151*4882a593Smuzhiyun * would return 0 and get dazed + confused. Instead we always
152*4882a593Smuzhiyun * assume we found an overflow. This sucks.
153*4882a593Smuzhiyun */
154*4882a593Smuzhiyun return 1;
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun
ppro_start(struct op_msrs const * const msrs)158*4882a593Smuzhiyun static void ppro_start(struct op_msrs const * const msrs)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun u64 val;
161*4882a593Smuzhiyun int i;
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun for (i = 0; i < num_counters; ++i) {
164*4882a593Smuzhiyun if (reset_value[i]) {
165*4882a593Smuzhiyun rdmsrl(msrs->controls[i].addr, val);
166*4882a593Smuzhiyun val |= ARCH_PERFMON_EVENTSEL_ENABLE;
167*4882a593Smuzhiyun wrmsrl(msrs->controls[i].addr, val);
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun
ppro_stop(struct op_msrs const * const msrs)173*4882a593Smuzhiyun static void ppro_stop(struct op_msrs const * const msrs)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun u64 val;
176*4882a593Smuzhiyun int i;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun for (i = 0; i < num_counters; ++i) {
179*4882a593Smuzhiyun if (!reset_value[i])
180*4882a593Smuzhiyun continue;
181*4882a593Smuzhiyun rdmsrl(msrs->controls[i].addr, val);
182*4882a593Smuzhiyun val &= ~ARCH_PERFMON_EVENTSEL_ENABLE;
183*4882a593Smuzhiyun wrmsrl(msrs->controls[i].addr, val);
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun struct op_x86_model_spec op_ppro_spec = {
188*4882a593Smuzhiyun .num_counters = 2,
189*4882a593Smuzhiyun .num_controls = 2,
190*4882a593Smuzhiyun .reserved = MSR_PPRO_EVENTSEL_RESERVED,
191*4882a593Smuzhiyun .fill_in_addresses = &ppro_fill_in_addresses,
192*4882a593Smuzhiyun .setup_ctrs = &ppro_setup_ctrs,
193*4882a593Smuzhiyun .check_ctrs = &ppro_check_ctrs,
194*4882a593Smuzhiyun .start = &ppro_start,
195*4882a593Smuzhiyun .stop = &ppro_stop,
196*4882a593Smuzhiyun .shutdown = &ppro_shutdown
197*4882a593Smuzhiyun };
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun /*
200*4882a593Smuzhiyun * Architectural performance monitoring.
201*4882a593Smuzhiyun *
202*4882a593Smuzhiyun * Newer Intel CPUs (Core1+) have support for architectural
203*4882a593Smuzhiyun * events described in CPUID 0xA. See the IA32 SDM Vol3b.18 for details.
204*4882a593Smuzhiyun * The advantage of this is that it can be done without knowing about
205*4882a593Smuzhiyun * the specific CPU.
206*4882a593Smuzhiyun */
207*4882a593Smuzhiyun
arch_perfmon_setup_counters(void)208*4882a593Smuzhiyun static void arch_perfmon_setup_counters(void)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun union cpuid10_eax eax;
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun eax.full = cpuid_eax(0xa);
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun /* Workaround for BIOS bugs in 6/15. Taken from perfmon2 */
215*4882a593Smuzhiyun if (eax.split.version_id == 0 && boot_cpu_data.x86 == 6 &&
216*4882a593Smuzhiyun boot_cpu_data.x86_model == 15) {
217*4882a593Smuzhiyun eax.split.version_id = 2;
218*4882a593Smuzhiyun eax.split.num_counters = 2;
219*4882a593Smuzhiyun eax.split.bit_width = 40;
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun num_counters = min((int)eax.split.num_counters, OP_MAX_COUNTER);
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun op_arch_perfmon_spec.num_counters = num_counters;
225*4882a593Smuzhiyun op_arch_perfmon_spec.num_controls = num_counters;
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun
arch_perfmon_init(struct oprofile_operations * ignore)228*4882a593Smuzhiyun static int arch_perfmon_init(struct oprofile_operations *ignore)
229*4882a593Smuzhiyun {
230*4882a593Smuzhiyun arch_perfmon_setup_counters();
231*4882a593Smuzhiyun return 0;
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun struct op_x86_model_spec op_arch_perfmon_spec = {
235*4882a593Smuzhiyun .reserved = MSR_PPRO_EVENTSEL_RESERVED,
236*4882a593Smuzhiyun .init = &arch_perfmon_init,
237*4882a593Smuzhiyun /* num_counters/num_controls filled in at runtime */
238*4882a593Smuzhiyun .fill_in_addresses = &ppro_fill_in_addresses,
239*4882a593Smuzhiyun /* user space does the cpuid check for available events */
240*4882a593Smuzhiyun .setup_ctrs = &ppro_setup_ctrs,
241*4882a593Smuzhiyun .check_ctrs = &ppro_check_ctrs,
242*4882a593Smuzhiyun .start = &ppro_start,
243*4882a593Smuzhiyun .stop = &ppro_stop,
244*4882a593Smuzhiyun .shutdown = &ppro_shutdown
245*4882a593Smuzhiyun };
246