xref: /OK3568_Linux_fs/kernel/arch/x86/kvm/vmx/pmu_intel.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * KVM PMU support for Intel CPUs
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright 2011 Red Hat, Inc. and/or its affiliates.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Authors:
8*4882a593Smuzhiyun  *   Avi Kivity   <avi@redhat.com>
9*4882a593Smuzhiyun  *   Gleb Natapov <gleb@redhat.com>
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun #include <linux/types.h>
12*4882a593Smuzhiyun #include <linux/kvm_host.h>
13*4882a593Smuzhiyun #include <linux/perf_event.h>
14*4882a593Smuzhiyun #include <asm/perf_event.h>
15*4882a593Smuzhiyun #include "x86.h"
16*4882a593Smuzhiyun #include "cpuid.h"
17*4882a593Smuzhiyun #include "lapic.h"
18*4882a593Smuzhiyun #include "nested.h"
19*4882a593Smuzhiyun #include "pmu.h"
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define MSR_PMC_FULL_WIDTH_BIT      (MSR_IA32_PMC0 - MSR_IA32_PERFCTR0)
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun static struct kvm_event_hw_type_mapping intel_arch_events[] = {
24*4882a593Smuzhiyun 	/* Index must match CPUID 0x0A.EBX bit vector */
25*4882a593Smuzhiyun 	[0] = { 0x3c, 0x00, PERF_COUNT_HW_CPU_CYCLES },
26*4882a593Smuzhiyun 	[1] = { 0xc0, 0x00, PERF_COUNT_HW_INSTRUCTIONS },
27*4882a593Smuzhiyun 	[2] = { 0x3c, 0x01, PERF_COUNT_HW_BUS_CYCLES  },
28*4882a593Smuzhiyun 	[3] = { 0x2e, 0x4f, PERF_COUNT_HW_CACHE_REFERENCES },
29*4882a593Smuzhiyun 	[4] = { 0x2e, 0x41, PERF_COUNT_HW_CACHE_MISSES },
30*4882a593Smuzhiyun 	[5] = { 0xc4, 0x00, PERF_COUNT_HW_BRANCH_INSTRUCTIONS },
31*4882a593Smuzhiyun 	[6] = { 0xc5, 0x00, PERF_COUNT_HW_BRANCH_MISSES },
32*4882a593Smuzhiyun 	[7] = { 0x00, 0x03, PERF_COUNT_HW_REF_CPU_CYCLES },
33*4882a593Smuzhiyun };
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun /* mapping between fixed pmc index and intel_arch_events array */
36*4882a593Smuzhiyun static int fixed_pmc_events[] = {1, 0, 7};
37*4882a593Smuzhiyun 
reprogram_fixed_counters(struct kvm_pmu * pmu,u64 data)38*4882a593Smuzhiyun static void reprogram_fixed_counters(struct kvm_pmu *pmu, u64 data)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun 	int i;
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun 	for (i = 0; i < pmu->nr_arch_fixed_counters; i++) {
43*4882a593Smuzhiyun 		u8 new_ctrl = fixed_ctrl_field(data, i);
44*4882a593Smuzhiyun 		u8 old_ctrl = fixed_ctrl_field(pmu->fixed_ctr_ctrl, i);
45*4882a593Smuzhiyun 		struct kvm_pmc *pmc;
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun 		pmc = get_fixed_pmc(pmu, MSR_CORE_PERF_FIXED_CTR0 + i);
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 		if (old_ctrl == new_ctrl)
50*4882a593Smuzhiyun 			continue;
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 		__set_bit(INTEL_PMC_IDX_FIXED + i, pmu->pmc_in_use);
53*4882a593Smuzhiyun 		reprogram_fixed_counter(pmc, new_ctrl, i);
54*4882a593Smuzhiyun 	}
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	pmu->fixed_ctr_ctrl = data;
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun /* function is called when global control register has been updated. */
global_ctrl_changed(struct kvm_pmu * pmu,u64 data)60*4882a593Smuzhiyun static void global_ctrl_changed(struct kvm_pmu *pmu, u64 data)
61*4882a593Smuzhiyun {
62*4882a593Smuzhiyun 	int bit;
63*4882a593Smuzhiyun 	u64 diff = pmu->global_ctrl ^ data;
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	pmu->global_ctrl = data;
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	for_each_set_bit(bit, (unsigned long *)&diff, X86_PMC_IDX_MAX)
68*4882a593Smuzhiyun 		reprogram_counter(pmu, bit);
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun 
intel_pmc_perf_hw_id(struct kvm_pmc * pmc)71*4882a593Smuzhiyun static unsigned int intel_pmc_perf_hw_id(struct kvm_pmc *pmc)
72*4882a593Smuzhiyun {
73*4882a593Smuzhiyun 	struct kvm_pmu *pmu = pmc_to_pmu(pmc);
74*4882a593Smuzhiyun 	u8 event_select = pmc->eventsel & ARCH_PERFMON_EVENTSEL_EVENT;
75*4882a593Smuzhiyun 	u8 unit_mask = (pmc->eventsel & ARCH_PERFMON_EVENTSEL_UMASK) >> 8;
76*4882a593Smuzhiyun 	int i;
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(intel_arch_events); i++)
79*4882a593Smuzhiyun 		if (intel_arch_events[i].eventsel == event_select
80*4882a593Smuzhiyun 		    && intel_arch_events[i].unit_mask == unit_mask
81*4882a593Smuzhiyun 		    && (pmu->available_event_types & (1 << i)))
82*4882a593Smuzhiyun 			break;
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	if (i == ARRAY_SIZE(intel_arch_events))
85*4882a593Smuzhiyun 		return PERF_COUNT_HW_MAX;
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	return intel_arch_events[i].event_type;
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun 
intel_find_fixed_event(int idx)90*4882a593Smuzhiyun static unsigned intel_find_fixed_event(int idx)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun 	u32 event;
93*4882a593Smuzhiyun 	size_t size = ARRAY_SIZE(fixed_pmc_events);
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	if (idx >= size)
96*4882a593Smuzhiyun 		return PERF_COUNT_HW_MAX;
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	event = fixed_pmc_events[array_index_nospec(idx, size)];
99*4882a593Smuzhiyun 	return intel_arch_events[event].event_type;
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun /* check if a PMC is enabled by comparing it with globl_ctrl bits. */
intel_pmc_is_enabled(struct kvm_pmc * pmc)103*4882a593Smuzhiyun static bool intel_pmc_is_enabled(struct kvm_pmc *pmc)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun 	struct kvm_pmu *pmu = pmc_to_pmu(pmc);
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	if (pmu->version < 2)
108*4882a593Smuzhiyun 		return true;
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	return test_bit(pmc->idx, (unsigned long *)&pmu->global_ctrl);
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun 
intel_pmc_idx_to_pmc(struct kvm_pmu * pmu,int pmc_idx)113*4882a593Smuzhiyun static struct kvm_pmc *intel_pmc_idx_to_pmc(struct kvm_pmu *pmu, int pmc_idx)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun 	if (pmc_idx < INTEL_PMC_IDX_FIXED)
116*4882a593Smuzhiyun 		return get_gp_pmc(pmu, MSR_P6_EVNTSEL0 + pmc_idx,
117*4882a593Smuzhiyun 				  MSR_P6_EVNTSEL0);
118*4882a593Smuzhiyun 	else {
119*4882a593Smuzhiyun 		u32 idx = pmc_idx - INTEL_PMC_IDX_FIXED;
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 		return get_fixed_pmc(pmu, idx + MSR_CORE_PERF_FIXED_CTR0);
122*4882a593Smuzhiyun 	}
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun /* returns 0 if idx's corresponding MSR exists; otherwise returns 1. */
intel_is_valid_rdpmc_ecx(struct kvm_vcpu * vcpu,unsigned int idx)126*4882a593Smuzhiyun static int intel_is_valid_rdpmc_ecx(struct kvm_vcpu *vcpu, unsigned int idx)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun 	struct kvm_pmu *pmu = vcpu_to_pmu(vcpu);
129*4882a593Smuzhiyun 	bool fixed = idx & (1u << 30);
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	idx &= ~(3u << 30);
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	return (!fixed && idx >= pmu->nr_arch_gp_counters) ||
134*4882a593Smuzhiyun 		(fixed && idx >= pmu->nr_arch_fixed_counters);
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun 
intel_rdpmc_ecx_to_pmc(struct kvm_vcpu * vcpu,unsigned int idx,u64 * mask)137*4882a593Smuzhiyun static struct kvm_pmc *intel_rdpmc_ecx_to_pmc(struct kvm_vcpu *vcpu,
138*4882a593Smuzhiyun 					    unsigned int idx, u64 *mask)
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun 	struct kvm_pmu *pmu = vcpu_to_pmu(vcpu);
141*4882a593Smuzhiyun 	bool fixed = idx & (1u << 30);
142*4882a593Smuzhiyun 	struct kvm_pmc *counters;
143*4882a593Smuzhiyun 	unsigned int num_counters;
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	idx &= ~(3u << 30);
146*4882a593Smuzhiyun 	if (fixed) {
147*4882a593Smuzhiyun 		counters = pmu->fixed_counters;
148*4882a593Smuzhiyun 		num_counters = pmu->nr_arch_fixed_counters;
149*4882a593Smuzhiyun 	} else {
150*4882a593Smuzhiyun 		counters = pmu->gp_counters;
151*4882a593Smuzhiyun 		num_counters = pmu->nr_arch_gp_counters;
152*4882a593Smuzhiyun 	}
153*4882a593Smuzhiyun 	if (idx >= num_counters)
154*4882a593Smuzhiyun 		return NULL;
155*4882a593Smuzhiyun 	*mask &= pmu->counter_bitmask[fixed ? KVM_PMC_FIXED : KVM_PMC_GP];
156*4882a593Smuzhiyun 	return &counters[array_index_nospec(idx, num_counters)];
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun 
vcpu_get_perf_capabilities(struct kvm_vcpu * vcpu)159*4882a593Smuzhiyun static inline u64 vcpu_get_perf_capabilities(struct kvm_vcpu *vcpu)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun 	if (!guest_cpuid_has(vcpu, X86_FEATURE_PDCM))
162*4882a593Smuzhiyun 		return 0;
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	return vcpu->arch.perf_capabilities;
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun 
fw_writes_is_enabled(struct kvm_vcpu * vcpu)167*4882a593Smuzhiyun static inline bool fw_writes_is_enabled(struct kvm_vcpu *vcpu)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun 	return (vcpu_get_perf_capabilities(vcpu) & PMU_CAP_FW_WRITES) != 0;
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun 
get_fw_gp_pmc(struct kvm_pmu * pmu,u32 msr)172*4882a593Smuzhiyun static inline struct kvm_pmc *get_fw_gp_pmc(struct kvm_pmu *pmu, u32 msr)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun 	if (!fw_writes_is_enabled(pmu_to_vcpu(pmu)))
175*4882a593Smuzhiyun 		return NULL;
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	return get_gp_pmc(pmu, msr, MSR_IA32_PMC0);
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun 
intel_is_valid_msr(struct kvm_vcpu * vcpu,u32 msr)180*4882a593Smuzhiyun static bool intel_is_valid_msr(struct kvm_vcpu *vcpu, u32 msr)
181*4882a593Smuzhiyun {
182*4882a593Smuzhiyun 	struct kvm_pmu *pmu = vcpu_to_pmu(vcpu);
183*4882a593Smuzhiyun 	int ret;
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	switch (msr) {
186*4882a593Smuzhiyun 	case MSR_CORE_PERF_FIXED_CTR_CTRL:
187*4882a593Smuzhiyun 	case MSR_CORE_PERF_GLOBAL_STATUS:
188*4882a593Smuzhiyun 	case MSR_CORE_PERF_GLOBAL_CTRL:
189*4882a593Smuzhiyun 	case MSR_CORE_PERF_GLOBAL_OVF_CTRL:
190*4882a593Smuzhiyun 		ret = pmu->version > 1;
191*4882a593Smuzhiyun 		break;
192*4882a593Smuzhiyun 	default:
193*4882a593Smuzhiyun 		ret = get_gp_pmc(pmu, msr, MSR_IA32_PERFCTR0) ||
194*4882a593Smuzhiyun 			get_gp_pmc(pmu, msr, MSR_P6_EVNTSEL0) ||
195*4882a593Smuzhiyun 			get_fixed_pmc(pmu, msr) || get_fw_gp_pmc(pmu, msr);
196*4882a593Smuzhiyun 		break;
197*4882a593Smuzhiyun 	}
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	return ret;
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun 
intel_msr_idx_to_pmc(struct kvm_vcpu * vcpu,u32 msr)202*4882a593Smuzhiyun static struct kvm_pmc *intel_msr_idx_to_pmc(struct kvm_vcpu *vcpu, u32 msr)
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun 	struct kvm_pmu *pmu = vcpu_to_pmu(vcpu);
205*4882a593Smuzhiyun 	struct kvm_pmc *pmc;
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	pmc = get_fixed_pmc(pmu, msr);
208*4882a593Smuzhiyun 	pmc = pmc ? pmc : get_gp_pmc(pmu, msr, MSR_P6_EVNTSEL0);
209*4882a593Smuzhiyun 	pmc = pmc ? pmc : get_gp_pmc(pmu, msr, MSR_IA32_PERFCTR0);
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	return pmc;
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun 
intel_pmu_get_msr(struct kvm_vcpu * vcpu,struct msr_data * msr_info)214*4882a593Smuzhiyun static int intel_pmu_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
215*4882a593Smuzhiyun {
216*4882a593Smuzhiyun 	struct kvm_pmu *pmu = vcpu_to_pmu(vcpu);
217*4882a593Smuzhiyun 	struct kvm_pmc *pmc;
218*4882a593Smuzhiyun 	u32 msr = msr_info->index;
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	switch (msr) {
221*4882a593Smuzhiyun 	case MSR_CORE_PERF_FIXED_CTR_CTRL:
222*4882a593Smuzhiyun 		msr_info->data = pmu->fixed_ctr_ctrl;
223*4882a593Smuzhiyun 		return 0;
224*4882a593Smuzhiyun 	case MSR_CORE_PERF_GLOBAL_STATUS:
225*4882a593Smuzhiyun 		msr_info->data = pmu->global_status;
226*4882a593Smuzhiyun 		return 0;
227*4882a593Smuzhiyun 	case MSR_CORE_PERF_GLOBAL_CTRL:
228*4882a593Smuzhiyun 		msr_info->data = pmu->global_ctrl;
229*4882a593Smuzhiyun 		return 0;
230*4882a593Smuzhiyun 	case MSR_CORE_PERF_GLOBAL_OVF_CTRL:
231*4882a593Smuzhiyun 		msr_info->data = pmu->global_ovf_ctrl;
232*4882a593Smuzhiyun 		return 0;
233*4882a593Smuzhiyun 	default:
234*4882a593Smuzhiyun 		if ((pmc = get_gp_pmc(pmu, msr, MSR_IA32_PERFCTR0)) ||
235*4882a593Smuzhiyun 		    (pmc = get_gp_pmc(pmu, msr, MSR_IA32_PMC0))) {
236*4882a593Smuzhiyun 			u64 val = pmc_read_counter(pmc);
237*4882a593Smuzhiyun 			msr_info->data =
238*4882a593Smuzhiyun 				val & pmu->counter_bitmask[KVM_PMC_GP];
239*4882a593Smuzhiyun 			return 0;
240*4882a593Smuzhiyun 		} else if ((pmc = get_fixed_pmc(pmu, msr))) {
241*4882a593Smuzhiyun 			u64 val = pmc_read_counter(pmc);
242*4882a593Smuzhiyun 			msr_info->data =
243*4882a593Smuzhiyun 				val & pmu->counter_bitmask[KVM_PMC_FIXED];
244*4882a593Smuzhiyun 			return 0;
245*4882a593Smuzhiyun 		} else if ((pmc = get_gp_pmc(pmu, msr, MSR_P6_EVNTSEL0))) {
246*4882a593Smuzhiyun 			msr_info->data = pmc->eventsel;
247*4882a593Smuzhiyun 			return 0;
248*4882a593Smuzhiyun 		}
249*4882a593Smuzhiyun 	}
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	return 1;
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun 
intel_pmu_set_msr(struct kvm_vcpu * vcpu,struct msr_data * msr_info)254*4882a593Smuzhiyun static int intel_pmu_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun 	struct kvm_pmu *pmu = vcpu_to_pmu(vcpu);
257*4882a593Smuzhiyun 	struct kvm_pmc *pmc;
258*4882a593Smuzhiyun 	u32 msr = msr_info->index;
259*4882a593Smuzhiyun 	u64 data = msr_info->data;
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	switch (msr) {
262*4882a593Smuzhiyun 	case MSR_CORE_PERF_FIXED_CTR_CTRL:
263*4882a593Smuzhiyun 		if (pmu->fixed_ctr_ctrl == data)
264*4882a593Smuzhiyun 			return 0;
265*4882a593Smuzhiyun 		if (!(data & pmu->fixed_ctr_ctrl_mask)) {
266*4882a593Smuzhiyun 			reprogram_fixed_counters(pmu, data);
267*4882a593Smuzhiyun 			return 0;
268*4882a593Smuzhiyun 		}
269*4882a593Smuzhiyun 		break;
270*4882a593Smuzhiyun 	case MSR_CORE_PERF_GLOBAL_STATUS:
271*4882a593Smuzhiyun 		if (msr_info->host_initiated) {
272*4882a593Smuzhiyun 			pmu->global_status = data;
273*4882a593Smuzhiyun 			return 0;
274*4882a593Smuzhiyun 		}
275*4882a593Smuzhiyun 		break; /* RO MSR */
276*4882a593Smuzhiyun 	case MSR_CORE_PERF_GLOBAL_CTRL:
277*4882a593Smuzhiyun 		if (pmu->global_ctrl == data)
278*4882a593Smuzhiyun 			return 0;
279*4882a593Smuzhiyun 		if (kvm_valid_perf_global_ctrl(pmu, data)) {
280*4882a593Smuzhiyun 			global_ctrl_changed(pmu, data);
281*4882a593Smuzhiyun 			return 0;
282*4882a593Smuzhiyun 		}
283*4882a593Smuzhiyun 		break;
284*4882a593Smuzhiyun 	case MSR_CORE_PERF_GLOBAL_OVF_CTRL:
285*4882a593Smuzhiyun 		if (!(data & pmu->global_ovf_ctrl_mask)) {
286*4882a593Smuzhiyun 			if (!msr_info->host_initiated)
287*4882a593Smuzhiyun 				pmu->global_status &= ~data;
288*4882a593Smuzhiyun 			pmu->global_ovf_ctrl = data;
289*4882a593Smuzhiyun 			return 0;
290*4882a593Smuzhiyun 		}
291*4882a593Smuzhiyun 		break;
292*4882a593Smuzhiyun 	default:
293*4882a593Smuzhiyun 		if ((pmc = get_gp_pmc(pmu, msr, MSR_IA32_PERFCTR0)) ||
294*4882a593Smuzhiyun 		    (pmc = get_gp_pmc(pmu, msr, MSR_IA32_PMC0))) {
295*4882a593Smuzhiyun 			if ((msr & MSR_PMC_FULL_WIDTH_BIT) &&
296*4882a593Smuzhiyun 			    (data & ~pmu->counter_bitmask[KVM_PMC_GP]))
297*4882a593Smuzhiyun 				return 1;
298*4882a593Smuzhiyun 			if (!msr_info->host_initiated &&
299*4882a593Smuzhiyun 			    !(msr & MSR_PMC_FULL_WIDTH_BIT))
300*4882a593Smuzhiyun 				data = (s64)(s32)data;
301*4882a593Smuzhiyun 			pmc->counter += data - pmc_read_counter(pmc);
302*4882a593Smuzhiyun 			if (pmc->perf_event)
303*4882a593Smuzhiyun 				perf_event_period(pmc->perf_event,
304*4882a593Smuzhiyun 						  get_sample_period(pmc, data));
305*4882a593Smuzhiyun 			return 0;
306*4882a593Smuzhiyun 		} else if ((pmc = get_fixed_pmc(pmu, msr))) {
307*4882a593Smuzhiyun 			pmc->counter += data - pmc_read_counter(pmc);
308*4882a593Smuzhiyun 			if (pmc->perf_event)
309*4882a593Smuzhiyun 				perf_event_period(pmc->perf_event,
310*4882a593Smuzhiyun 						  get_sample_period(pmc, data));
311*4882a593Smuzhiyun 			return 0;
312*4882a593Smuzhiyun 		} else if ((pmc = get_gp_pmc(pmu, msr, MSR_P6_EVNTSEL0))) {
313*4882a593Smuzhiyun 			if (data == pmc->eventsel)
314*4882a593Smuzhiyun 				return 0;
315*4882a593Smuzhiyun 			if (!(data & pmu->reserved_bits)) {
316*4882a593Smuzhiyun 				reprogram_gp_counter(pmc, data);
317*4882a593Smuzhiyun 				return 0;
318*4882a593Smuzhiyun 			}
319*4882a593Smuzhiyun 		}
320*4882a593Smuzhiyun 	}
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	return 1;
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun 
intel_pmu_refresh(struct kvm_vcpu * vcpu)325*4882a593Smuzhiyun static void intel_pmu_refresh(struct kvm_vcpu *vcpu)
326*4882a593Smuzhiyun {
327*4882a593Smuzhiyun 	struct kvm_pmu *pmu = vcpu_to_pmu(vcpu);
328*4882a593Smuzhiyun 	struct x86_pmu_capability x86_pmu;
329*4882a593Smuzhiyun 	struct kvm_cpuid_entry2 *entry;
330*4882a593Smuzhiyun 	union cpuid10_eax eax;
331*4882a593Smuzhiyun 	union cpuid10_edx edx;
332*4882a593Smuzhiyun 	int i;
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	pmu->nr_arch_gp_counters = 0;
335*4882a593Smuzhiyun 	pmu->nr_arch_fixed_counters = 0;
336*4882a593Smuzhiyun 	pmu->counter_bitmask[KVM_PMC_GP] = 0;
337*4882a593Smuzhiyun 	pmu->counter_bitmask[KVM_PMC_FIXED] = 0;
338*4882a593Smuzhiyun 	pmu->version = 0;
339*4882a593Smuzhiyun 	pmu->reserved_bits = 0xffffffff00200000ull;
340*4882a593Smuzhiyun 	pmu->raw_event_mask = X86_RAW_EVENT_MASK;
341*4882a593Smuzhiyun 	pmu->global_ctrl_mask = ~0ull;
342*4882a593Smuzhiyun 	pmu->global_ovf_ctrl_mask = ~0ull;
343*4882a593Smuzhiyun 	pmu->fixed_ctr_ctrl_mask = ~0ull;
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	entry = kvm_find_cpuid_entry(vcpu, 0xa, 0);
346*4882a593Smuzhiyun 	if (!entry)
347*4882a593Smuzhiyun 		return;
348*4882a593Smuzhiyun 	eax.full = entry->eax;
349*4882a593Smuzhiyun 	edx.full = entry->edx;
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	pmu->version = eax.split.version_id;
352*4882a593Smuzhiyun 	if (!pmu->version)
353*4882a593Smuzhiyun 		return;
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	perf_get_x86_pmu_capability(&x86_pmu);
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	pmu->nr_arch_gp_counters = min_t(int, eax.split.num_counters,
358*4882a593Smuzhiyun 					 x86_pmu.num_counters_gp);
359*4882a593Smuzhiyun 	eax.split.bit_width = min_t(int, eax.split.bit_width, x86_pmu.bit_width_gp);
360*4882a593Smuzhiyun 	pmu->counter_bitmask[KVM_PMC_GP] = ((u64)1 << eax.split.bit_width) - 1;
361*4882a593Smuzhiyun 	eax.split.mask_length = min_t(int, eax.split.mask_length, x86_pmu.events_mask_len);
362*4882a593Smuzhiyun 	pmu->available_event_types = ~entry->ebx &
363*4882a593Smuzhiyun 					((1ull << eax.split.mask_length) - 1);
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	if (pmu->version == 1) {
366*4882a593Smuzhiyun 		pmu->nr_arch_fixed_counters = 0;
367*4882a593Smuzhiyun 	} else {
368*4882a593Smuzhiyun 		pmu->nr_arch_fixed_counters =
369*4882a593Smuzhiyun 			min_t(int, edx.split.num_counters_fixed,
370*4882a593Smuzhiyun 			      x86_pmu.num_counters_fixed);
371*4882a593Smuzhiyun 		edx.split.bit_width_fixed = min_t(int,
372*4882a593Smuzhiyun 			edx.split.bit_width_fixed, x86_pmu.bit_width_fixed);
373*4882a593Smuzhiyun 		pmu->counter_bitmask[KVM_PMC_FIXED] =
374*4882a593Smuzhiyun 			((u64)1 << edx.split.bit_width_fixed) - 1;
375*4882a593Smuzhiyun 	}
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	for (i = 0; i < pmu->nr_arch_fixed_counters; i++)
378*4882a593Smuzhiyun 		pmu->fixed_ctr_ctrl_mask &= ~(0xbull << (i * 4));
379*4882a593Smuzhiyun 	pmu->global_ctrl = ((1ull << pmu->nr_arch_gp_counters) - 1) |
380*4882a593Smuzhiyun 		(((1ull << pmu->nr_arch_fixed_counters) - 1) << INTEL_PMC_IDX_FIXED);
381*4882a593Smuzhiyun 	pmu->global_ctrl_mask = ~pmu->global_ctrl;
382*4882a593Smuzhiyun 	pmu->global_ovf_ctrl_mask = pmu->global_ctrl_mask
383*4882a593Smuzhiyun 			& ~(MSR_CORE_PERF_GLOBAL_OVF_CTRL_OVF_BUF |
384*4882a593Smuzhiyun 			    MSR_CORE_PERF_GLOBAL_OVF_CTRL_COND_CHGD);
385*4882a593Smuzhiyun 	if (vmx_pt_mode_is_host_guest())
386*4882a593Smuzhiyun 		pmu->global_ovf_ctrl_mask &=
387*4882a593Smuzhiyun 				~MSR_CORE_PERF_GLOBAL_OVF_CTRL_TRACE_TOPA_PMI;
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	entry = kvm_find_cpuid_entry(vcpu, 7, 0);
390*4882a593Smuzhiyun 	if (entry &&
391*4882a593Smuzhiyun 	    (boot_cpu_has(X86_FEATURE_HLE) || boot_cpu_has(X86_FEATURE_RTM)) &&
392*4882a593Smuzhiyun 	    (entry->ebx & (X86_FEATURE_HLE|X86_FEATURE_RTM)))
393*4882a593Smuzhiyun 		pmu->reserved_bits ^= HSW_IN_TX|HSW_IN_TX_CHECKPOINTED;
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	bitmap_set(pmu->all_valid_pmc_idx,
396*4882a593Smuzhiyun 		0, pmu->nr_arch_gp_counters);
397*4882a593Smuzhiyun 	bitmap_set(pmu->all_valid_pmc_idx,
398*4882a593Smuzhiyun 		INTEL_PMC_MAX_GENERIC, pmu->nr_arch_fixed_counters);
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	nested_vmx_pmu_entry_exit_ctls_update(vcpu);
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun 
intel_pmu_init(struct kvm_vcpu * vcpu)403*4882a593Smuzhiyun static void intel_pmu_init(struct kvm_vcpu *vcpu)
404*4882a593Smuzhiyun {
405*4882a593Smuzhiyun 	int i;
406*4882a593Smuzhiyun 	struct kvm_pmu *pmu = vcpu_to_pmu(vcpu);
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	for (i = 0; i < INTEL_PMC_MAX_GENERIC; i++) {
409*4882a593Smuzhiyun 		pmu->gp_counters[i].type = KVM_PMC_GP;
410*4882a593Smuzhiyun 		pmu->gp_counters[i].vcpu = vcpu;
411*4882a593Smuzhiyun 		pmu->gp_counters[i].idx = i;
412*4882a593Smuzhiyun 		pmu->gp_counters[i].current_config = 0;
413*4882a593Smuzhiyun 	}
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	for (i = 0; i < INTEL_PMC_MAX_FIXED; i++) {
416*4882a593Smuzhiyun 		pmu->fixed_counters[i].type = KVM_PMC_FIXED;
417*4882a593Smuzhiyun 		pmu->fixed_counters[i].vcpu = vcpu;
418*4882a593Smuzhiyun 		pmu->fixed_counters[i].idx = i + INTEL_PMC_IDX_FIXED;
419*4882a593Smuzhiyun 		pmu->fixed_counters[i].current_config = 0;
420*4882a593Smuzhiyun 	}
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 	vcpu->arch.perf_capabilities = vmx_get_perf_capabilities();
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun 
intel_pmu_reset(struct kvm_vcpu * vcpu)425*4882a593Smuzhiyun static void intel_pmu_reset(struct kvm_vcpu *vcpu)
426*4882a593Smuzhiyun {
427*4882a593Smuzhiyun 	struct kvm_pmu *pmu = vcpu_to_pmu(vcpu);
428*4882a593Smuzhiyun 	struct kvm_pmc *pmc = NULL;
429*4882a593Smuzhiyun 	int i;
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	for (i = 0; i < INTEL_PMC_MAX_GENERIC; i++) {
432*4882a593Smuzhiyun 		pmc = &pmu->gp_counters[i];
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 		pmc_stop_counter(pmc);
435*4882a593Smuzhiyun 		pmc->counter = pmc->eventsel = 0;
436*4882a593Smuzhiyun 	}
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 	for (i = 0; i < INTEL_PMC_MAX_FIXED; i++) {
439*4882a593Smuzhiyun 		pmc = &pmu->fixed_counters[i];
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 		pmc_stop_counter(pmc);
442*4882a593Smuzhiyun 		pmc->counter = 0;
443*4882a593Smuzhiyun 	}
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	pmu->fixed_ctr_ctrl = pmu->global_ctrl = pmu->global_status =
446*4882a593Smuzhiyun 		pmu->global_ovf_ctrl = 0;
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun struct kvm_pmu_ops intel_pmu_ops = {
450*4882a593Smuzhiyun 	.pmc_perf_hw_id = intel_pmc_perf_hw_id,
451*4882a593Smuzhiyun 	.find_fixed_event = intel_find_fixed_event,
452*4882a593Smuzhiyun 	.pmc_is_enabled = intel_pmc_is_enabled,
453*4882a593Smuzhiyun 	.pmc_idx_to_pmc = intel_pmc_idx_to_pmc,
454*4882a593Smuzhiyun 	.rdpmc_ecx_to_pmc = intel_rdpmc_ecx_to_pmc,
455*4882a593Smuzhiyun 	.msr_idx_to_pmc = intel_msr_idx_to_pmc,
456*4882a593Smuzhiyun 	.is_valid_rdpmc_ecx = intel_is_valid_rdpmc_ecx,
457*4882a593Smuzhiyun 	.is_valid_msr = intel_is_valid_msr,
458*4882a593Smuzhiyun 	.get_msr = intel_pmu_get_msr,
459*4882a593Smuzhiyun 	.set_msr = intel_pmu_set_msr,
460*4882a593Smuzhiyun 	.refresh = intel_pmu_refresh,
461*4882a593Smuzhiyun 	.init = intel_pmu_init,
462*4882a593Smuzhiyun 	.reset = intel_pmu_reset,
463*4882a593Smuzhiyun };
464