1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Kernel-based Virtual Machine driver for Linux
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * AMD SVM support
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Copyright (C) 2006 Qumranet, Inc.
8*4882a593Smuzhiyun * Copyright 2010 Red Hat, Inc. and/or its affiliates.
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * Authors:
11*4882a593Smuzhiyun * Yaniv Kamay <yaniv@qumranet.com>
12*4882a593Smuzhiyun * Avi Kivity <avi@qumranet.com>
13*4882a593Smuzhiyun */
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #ifndef __SVM_SVM_H
16*4882a593Smuzhiyun #define __SVM_SVM_H
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include <linux/kvm_types.h>
19*4882a593Smuzhiyun #include <linux/kvm_host.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #include <asm/svm.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun static const u32 host_save_user_msrs[] = {
24*4882a593Smuzhiyun #ifdef CONFIG_X86_64
25*4882a593Smuzhiyun MSR_STAR, MSR_LSTAR, MSR_CSTAR, MSR_SYSCALL_MASK, MSR_KERNEL_GS_BASE,
26*4882a593Smuzhiyun MSR_FS_BASE,
27*4882a593Smuzhiyun #endif
28*4882a593Smuzhiyun MSR_IA32_SYSENTER_CS, MSR_IA32_SYSENTER_ESP, MSR_IA32_SYSENTER_EIP,
29*4882a593Smuzhiyun MSR_TSC_AUX,
30*4882a593Smuzhiyun };
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #define NR_HOST_SAVE_USER_MSRS ARRAY_SIZE(host_save_user_msrs)
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #define MAX_DIRECT_ACCESS_MSRS 15
35*4882a593Smuzhiyun #define MSRPM_OFFSETS 16
36*4882a593Smuzhiyun extern u32 msrpm_offsets[MSRPM_OFFSETS] __read_mostly;
37*4882a593Smuzhiyun extern bool npt_enabled;
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun enum {
40*4882a593Smuzhiyun VMCB_INTERCEPTS, /* Intercept vectors, TSC offset,
41*4882a593Smuzhiyun pause filter count */
42*4882a593Smuzhiyun VMCB_PERM_MAP, /* IOPM Base and MSRPM Base */
43*4882a593Smuzhiyun VMCB_ASID, /* ASID */
44*4882a593Smuzhiyun VMCB_INTR, /* int_ctl, int_vector */
45*4882a593Smuzhiyun VMCB_NPT, /* npt_en, nCR3, gPAT */
46*4882a593Smuzhiyun VMCB_CR, /* CR0, CR3, CR4, EFER */
47*4882a593Smuzhiyun VMCB_DR, /* DR6, DR7 */
48*4882a593Smuzhiyun VMCB_DT, /* GDT, IDT */
49*4882a593Smuzhiyun VMCB_SEG, /* CS, DS, SS, ES, CPL */
50*4882a593Smuzhiyun VMCB_CR2, /* CR2 only */
51*4882a593Smuzhiyun VMCB_LBR, /* DBGCTL, BR_FROM, BR_TO, LAST_EX_FROM, LAST_EX_TO */
52*4882a593Smuzhiyun VMCB_AVIC, /* AVIC APIC_BAR, AVIC APIC_BACKING_PAGE,
53*4882a593Smuzhiyun * AVIC PHYSICAL_TABLE pointer,
54*4882a593Smuzhiyun * AVIC LOGICAL_TABLE pointer
55*4882a593Smuzhiyun */
56*4882a593Smuzhiyun VMCB_DIRTY_MAX,
57*4882a593Smuzhiyun };
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun /* TPR and CR2 are always written before VMRUN */
60*4882a593Smuzhiyun #define VMCB_ALWAYS_DIRTY_MASK ((1U << VMCB_INTR) | (1U << VMCB_CR2))
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun struct kvm_sev_info {
63*4882a593Smuzhiyun bool active; /* SEV enabled guest */
64*4882a593Smuzhiyun unsigned int asid; /* ASID used for this guest */
65*4882a593Smuzhiyun unsigned int handle; /* SEV firmware handle */
66*4882a593Smuzhiyun int fd; /* SEV device fd */
67*4882a593Smuzhiyun unsigned long pages_locked; /* Number of pages locked */
68*4882a593Smuzhiyun struct list_head regions_list; /* List of registered regions */
69*4882a593Smuzhiyun };
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun struct kvm_svm {
72*4882a593Smuzhiyun struct kvm kvm;
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun /* Struct members for AVIC */
75*4882a593Smuzhiyun u32 avic_vm_id;
76*4882a593Smuzhiyun struct page *avic_logical_id_table_page;
77*4882a593Smuzhiyun struct page *avic_physical_id_table_page;
78*4882a593Smuzhiyun struct hlist_node hnode;
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun struct kvm_sev_info sev_info;
81*4882a593Smuzhiyun };
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun struct kvm_vcpu;
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun struct svm_nested_state {
86*4882a593Smuzhiyun struct vmcb *hsave;
87*4882a593Smuzhiyun u64 hsave_msr;
88*4882a593Smuzhiyun u64 vm_cr_msr;
89*4882a593Smuzhiyun u64 vmcb12_gpa;
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun /* These are the merged vectors */
92*4882a593Smuzhiyun u32 *msrpm;
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun /* A VMRUN has started but has not yet been performed, so
95*4882a593Smuzhiyun * we cannot inject a nested vmexit yet. */
96*4882a593Smuzhiyun bool nested_run_pending;
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun /* cache for control fields of the guest */
99*4882a593Smuzhiyun struct vmcb_control_area ctl;
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun bool initialized;
102*4882a593Smuzhiyun };
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun struct vcpu_svm {
105*4882a593Smuzhiyun struct kvm_vcpu vcpu;
106*4882a593Smuzhiyun struct vmcb *vmcb;
107*4882a593Smuzhiyun unsigned long vmcb_pa;
108*4882a593Smuzhiyun struct svm_cpu_data *svm_data;
109*4882a593Smuzhiyun uint64_t asid_generation;
110*4882a593Smuzhiyun uint64_t sysenter_esp;
111*4882a593Smuzhiyun uint64_t sysenter_eip;
112*4882a593Smuzhiyun uint64_t tsc_aux;
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun u64 msr_decfg;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun u64 next_rip;
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun u64 host_user_msrs[NR_HOST_SAVE_USER_MSRS];
119*4882a593Smuzhiyun struct {
120*4882a593Smuzhiyun u16 fs;
121*4882a593Smuzhiyun u16 gs;
122*4882a593Smuzhiyun u16 ldt;
123*4882a593Smuzhiyun u64 gs_base;
124*4882a593Smuzhiyun } host;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun u64 spec_ctrl;
127*4882a593Smuzhiyun /*
128*4882a593Smuzhiyun * Contains guest-controlled bits of VIRT_SPEC_CTRL, which will be
129*4882a593Smuzhiyun * translated into the appropriate L2_CFG bits on the host to
130*4882a593Smuzhiyun * perform speculative control.
131*4882a593Smuzhiyun */
132*4882a593Smuzhiyun u64 virt_spec_ctrl;
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun u32 *msrpm;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun ulong nmi_iret_rip;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun struct svm_nested_state nested;
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun bool nmi_singlestep;
141*4882a593Smuzhiyun u64 nmi_singlestep_guest_rflags;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun unsigned int3_injected;
144*4882a593Smuzhiyun unsigned long int3_rip;
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun /* cached guest cpuid flags for faster access */
147*4882a593Smuzhiyun bool nrips_enabled : 1;
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun u32 ldr_reg;
150*4882a593Smuzhiyun u32 dfr_reg;
151*4882a593Smuzhiyun struct page *avic_backing_page;
152*4882a593Smuzhiyun u64 *avic_physical_id_cache;
153*4882a593Smuzhiyun bool avic_is_running;
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun /*
156*4882a593Smuzhiyun * Per-vcpu list of struct amd_svm_iommu_ir:
157*4882a593Smuzhiyun * This is used mainly to store interrupt remapping information used
158*4882a593Smuzhiyun * when update the vcpu affinity. This avoids the need to scan for
159*4882a593Smuzhiyun * IRTE and try to match ga_tag in the IOMMU driver.
160*4882a593Smuzhiyun */
161*4882a593Smuzhiyun struct list_head ir_list;
162*4882a593Smuzhiyun spinlock_t ir_list_lock;
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun /* Save desired MSR intercept (read: pass-through) state */
165*4882a593Smuzhiyun struct {
166*4882a593Smuzhiyun DECLARE_BITMAP(read, MAX_DIRECT_ACCESS_MSRS);
167*4882a593Smuzhiyun DECLARE_BITMAP(write, MAX_DIRECT_ACCESS_MSRS);
168*4882a593Smuzhiyun } shadow_msr_intercept;
169*4882a593Smuzhiyun };
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun struct svm_cpu_data {
172*4882a593Smuzhiyun int cpu;
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun u64 asid_generation;
175*4882a593Smuzhiyun u32 max_asid;
176*4882a593Smuzhiyun u32 next_asid;
177*4882a593Smuzhiyun u32 min_asid;
178*4882a593Smuzhiyun struct kvm_ldttss_desc *tss_desc;
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun struct page *save_area;
181*4882a593Smuzhiyun struct vmcb *current_vmcb;
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun /* index = sev_asid, value = vmcb pointer */
184*4882a593Smuzhiyun struct vmcb **sev_vmcbs;
185*4882a593Smuzhiyun };
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun DECLARE_PER_CPU(struct svm_cpu_data *, svm_data);
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun void recalc_intercepts(struct vcpu_svm *svm);
190*4882a593Smuzhiyun
to_kvm_svm(struct kvm * kvm)191*4882a593Smuzhiyun static inline struct kvm_svm *to_kvm_svm(struct kvm *kvm)
192*4882a593Smuzhiyun {
193*4882a593Smuzhiyun return container_of(kvm, struct kvm_svm, kvm);
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun
vmcb_mark_all_dirty(struct vmcb * vmcb)196*4882a593Smuzhiyun static inline void vmcb_mark_all_dirty(struct vmcb *vmcb)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun vmcb->control.clean = 0;
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun
vmcb_mark_all_clean(struct vmcb * vmcb)201*4882a593Smuzhiyun static inline void vmcb_mark_all_clean(struct vmcb *vmcb)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun vmcb->control.clean = ((1 << VMCB_DIRTY_MAX) - 1)
204*4882a593Smuzhiyun & ~VMCB_ALWAYS_DIRTY_MASK;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
vmcb_mark_dirty(struct vmcb * vmcb,int bit)207*4882a593Smuzhiyun static inline void vmcb_mark_dirty(struct vmcb *vmcb, int bit)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun vmcb->control.clean &= ~(1 << bit);
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun
to_svm(struct kvm_vcpu * vcpu)212*4882a593Smuzhiyun static inline struct vcpu_svm *to_svm(struct kvm_vcpu *vcpu)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun return container_of(vcpu, struct vcpu_svm, vcpu);
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun
get_host_vmcb(struct vcpu_svm * svm)217*4882a593Smuzhiyun static inline struct vmcb *get_host_vmcb(struct vcpu_svm *svm)
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun if (is_guest_mode(&svm->vcpu))
220*4882a593Smuzhiyun return svm->nested.hsave;
221*4882a593Smuzhiyun else
222*4882a593Smuzhiyun return svm->vmcb;
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
vmcb_set_intercept(struct vmcb_control_area * control,u32 bit)225*4882a593Smuzhiyun static inline void vmcb_set_intercept(struct vmcb_control_area *control, u32 bit)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun WARN_ON_ONCE(bit >= 32 * MAX_INTERCEPT);
228*4882a593Smuzhiyun __set_bit(bit, (unsigned long *)&control->intercepts);
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun
vmcb_clr_intercept(struct vmcb_control_area * control,u32 bit)231*4882a593Smuzhiyun static inline void vmcb_clr_intercept(struct vmcb_control_area *control, u32 bit)
232*4882a593Smuzhiyun {
233*4882a593Smuzhiyun WARN_ON_ONCE(bit >= 32 * MAX_INTERCEPT);
234*4882a593Smuzhiyun __clear_bit(bit, (unsigned long *)&control->intercepts);
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun
vmcb_is_intercept(struct vmcb_control_area * control,u32 bit)237*4882a593Smuzhiyun static inline bool vmcb_is_intercept(struct vmcb_control_area *control, u32 bit)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun WARN_ON_ONCE(bit >= 32 * MAX_INTERCEPT);
240*4882a593Smuzhiyun return test_bit(bit, (unsigned long *)&control->intercepts);
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun
set_dr_intercepts(struct vcpu_svm * svm)243*4882a593Smuzhiyun static inline void set_dr_intercepts(struct vcpu_svm *svm)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun struct vmcb *vmcb = get_host_vmcb(svm);
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun vmcb_set_intercept(&vmcb->control, INTERCEPT_DR0_READ);
248*4882a593Smuzhiyun vmcb_set_intercept(&vmcb->control, INTERCEPT_DR1_READ);
249*4882a593Smuzhiyun vmcb_set_intercept(&vmcb->control, INTERCEPT_DR2_READ);
250*4882a593Smuzhiyun vmcb_set_intercept(&vmcb->control, INTERCEPT_DR3_READ);
251*4882a593Smuzhiyun vmcb_set_intercept(&vmcb->control, INTERCEPT_DR4_READ);
252*4882a593Smuzhiyun vmcb_set_intercept(&vmcb->control, INTERCEPT_DR5_READ);
253*4882a593Smuzhiyun vmcb_set_intercept(&vmcb->control, INTERCEPT_DR6_READ);
254*4882a593Smuzhiyun vmcb_set_intercept(&vmcb->control, INTERCEPT_DR7_READ);
255*4882a593Smuzhiyun vmcb_set_intercept(&vmcb->control, INTERCEPT_DR0_WRITE);
256*4882a593Smuzhiyun vmcb_set_intercept(&vmcb->control, INTERCEPT_DR1_WRITE);
257*4882a593Smuzhiyun vmcb_set_intercept(&vmcb->control, INTERCEPT_DR2_WRITE);
258*4882a593Smuzhiyun vmcb_set_intercept(&vmcb->control, INTERCEPT_DR3_WRITE);
259*4882a593Smuzhiyun vmcb_set_intercept(&vmcb->control, INTERCEPT_DR4_WRITE);
260*4882a593Smuzhiyun vmcb_set_intercept(&vmcb->control, INTERCEPT_DR5_WRITE);
261*4882a593Smuzhiyun vmcb_set_intercept(&vmcb->control, INTERCEPT_DR6_WRITE);
262*4882a593Smuzhiyun vmcb_set_intercept(&vmcb->control, INTERCEPT_DR7_WRITE);
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun recalc_intercepts(svm);
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun
clr_dr_intercepts(struct vcpu_svm * svm)267*4882a593Smuzhiyun static inline void clr_dr_intercepts(struct vcpu_svm *svm)
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun struct vmcb *vmcb = get_host_vmcb(svm);
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun vmcb->control.intercepts[INTERCEPT_DR] = 0;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun recalc_intercepts(svm);
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun
set_exception_intercept(struct vcpu_svm * svm,u32 bit)276*4882a593Smuzhiyun static inline void set_exception_intercept(struct vcpu_svm *svm, u32 bit)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun struct vmcb *vmcb = get_host_vmcb(svm);
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun WARN_ON_ONCE(bit >= 32);
281*4882a593Smuzhiyun vmcb_set_intercept(&vmcb->control, INTERCEPT_EXCEPTION_OFFSET + bit);
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun recalc_intercepts(svm);
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun
clr_exception_intercept(struct vcpu_svm * svm,u32 bit)286*4882a593Smuzhiyun static inline void clr_exception_intercept(struct vcpu_svm *svm, u32 bit)
287*4882a593Smuzhiyun {
288*4882a593Smuzhiyun struct vmcb *vmcb = get_host_vmcb(svm);
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun WARN_ON_ONCE(bit >= 32);
291*4882a593Smuzhiyun vmcb_clr_intercept(&vmcb->control, INTERCEPT_EXCEPTION_OFFSET + bit);
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun recalc_intercepts(svm);
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun
svm_set_intercept(struct vcpu_svm * svm,int bit)296*4882a593Smuzhiyun static inline void svm_set_intercept(struct vcpu_svm *svm, int bit)
297*4882a593Smuzhiyun {
298*4882a593Smuzhiyun struct vmcb *vmcb = get_host_vmcb(svm);
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun vmcb_set_intercept(&vmcb->control, bit);
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun recalc_intercepts(svm);
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun
svm_clr_intercept(struct vcpu_svm * svm,int bit)305*4882a593Smuzhiyun static inline void svm_clr_intercept(struct vcpu_svm *svm, int bit)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun struct vmcb *vmcb = get_host_vmcb(svm);
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun vmcb_clr_intercept(&vmcb->control, bit);
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun recalc_intercepts(svm);
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun
svm_is_intercept(struct vcpu_svm * svm,int bit)314*4882a593Smuzhiyun static inline bool svm_is_intercept(struct vcpu_svm *svm, int bit)
315*4882a593Smuzhiyun {
316*4882a593Smuzhiyun return vmcb_is_intercept(&svm->vmcb->control, bit);
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun
vgif_enabled(struct vcpu_svm * svm)319*4882a593Smuzhiyun static inline bool vgif_enabled(struct vcpu_svm *svm)
320*4882a593Smuzhiyun {
321*4882a593Smuzhiyun return !!(svm->vmcb->control.int_ctl & V_GIF_ENABLE_MASK);
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun
enable_gif(struct vcpu_svm * svm)324*4882a593Smuzhiyun static inline void enable_gif(struct vcpu_svm *svm)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun if (vgif_enabled(svm))
327*4882a593Smuzhiyun svm->vmcb->control.int_ctl |= V_GIF_MASK;
328*4882a593Smuzhiyun else
329*4882a593Smuzhiyun svm->vcpu.arch.hflags |= HF_GIF_MASK;
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun
disable_gif(struct vcpu_svm * svm)332*4882a593Smuzhiyun static inline void disable_gif(struct vcpu_svm *svm)
333*4882a593Smuzhiyun {
334*4882a593Smuzhiyun if (vgif_enabled(svm))
335*4882a593Smuzhiyun svm->vmcb->control.int_ctl &= ~V_GIF_MASK;
336*4882a593Smuzhiyun else
337*4882a593Smuzhiyun svm->vcpu.arch.hflags &= ~HF_GIF_MASK;
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun
gif_set(struct vcpu_svm * svm)340*4882a593Smuzhiyun static inline bool gif_set(struct vcpu_svm *svm)
341*4882a593Smuzhiyun {
342*4882a593Smuzhiyun if (vgif_enabled(svm))
343*4882a593Smuzhiyun return !!(svm->vmcb->control.int_ctl & V_GIF_MASK);
344*4882a593Smuzhiyun else
345*4882a593Smuzhiyun return !!(svm->vcpu.arch.hflags & HF_GIF_MASK);
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun /* svm.c */
349*4882a593Smuzhiyun #define MSR_INVALID 0xffffffffU
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun u32 svm_msrpm_offset(u32 msr);
352*4882a593Smuzhiyun u32 *svm_vcpu_alloc_msrpm(void);
353*4882a593Smuzhiyun void svm_vcpu_init_msrpm(struct kvm_vcpu *vcpu, u32 *msrpm);
354*4882a593Smuzhiyun void svm_vcpu_free_msrpm(u32 *msrpm);
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun int svm_set_efer(struct kvm_vcpu *vcpu, u64 efer);
357*4882a593Smuzhiyun void svm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0);
358*4882a593Smuzhiyun void svm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
359*4882a593Smuzhiyun void svm_flush_tlb(struct kvm_vcpu *vcpu);
360*4882a593Smuzhiyun void disable_nmi_singlestep(struct vcpu_svm *svm);
361*4882a593Smuzhiyun bool svm_smi_blocked(struct kvm_vcpu *vcpu);
362*4882a593Smuzhiyun bool svm_nmi_blocked(struct kvm_vcpu *vcpu);
363*4882a593Smuzhiyun bool svm_interrupt_blocked(struct kvm_vcpu *vcpu);
364*4882a593Smuzhiyun void svm_set_gif(struct vcpu_svm *svm, bool value);
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun /* nested.c */
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun #define NESTED_EXIT_HOST 0 /* Exit handled on host level */
369*4882a593Smuzhiyun #define NESTED_EXIT_DONE 1 /* Exit caused nested vmexit */
370*4882a593Smuzhiyun #define NESTED_EXIT_CONTINUE 2 /* Further checks needed */
371*4882a593Smuzhiyun
nested_svm_virtualize_tpr(struct kvm_vcpu * vcpu)372*4882a593Smuzhiyun static inline bool nested_svm_virtualize_tpr(struct kvm_vcpu *vcpu)
373*4882a593Smuzhiyun {
374*4882a593Smuzhiyun struct vcpu_svm *svm = to_svm(vcpu);
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun return is_guest_mode(vcpu) && (svm->nested.ctl.int_ctl & V_INTR_MASKING_MASK);
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun
nested_exit_on_smi(struct vcpu_svm * svm)379*4882a593Smuzhiyun static inline bool nested_exit_on_smi(struct vcpu_svm *svm)
380*4882a593Smuzhiyun {
381*4882a593Smuzhiyun return vmcb_is_intercept(&svm->nested.ctl, INTERCEPT_SMI);
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun
nested_exit_on_intr(struct vcpu_svm * svm)384*4882a593Smuzhiyun static inline bool nested_exit_on_intr(struct vcpu_svm *svm)
385*4882a593Smuzhiyun {
386*4882a593Smuzhiyun return vmcb_is_intercept(&svm->nested.ctl, INTERCEPT_INTR);
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun
nested_exit_on_nmi(struct vcpu_svm * svm)389*4882a593Smuzhiyun static inline bool nested_exit_on_nmi(struct vcpu_svm *svm)
390*4882a593Smuzhiyun {
391*4882a593Smuzhiyun return vmcb_is_intercept(&svm->nested.ctl, INTERCEPT_NMI);
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun int enter_svm_guest_mode(struct vcpu_svm *svm, u64 vmcb_gpa,
395*4882a593Smuzhiyun struct vmcb *nested_vmcb);
396*4882a593Smuzhiyun void svm_leave_nested(struct kvm_vcpu *vcpu);
397*4882a593Smuzhiyun void svm_free_nested(struct vcpu_svm *svm);
398*4882a593Smuzhiyun int svm_allocate_nested(struct vcpu_svm *svm);
399*4882a593Smuzhiyun int nested_svm_vmrun(struct vcpu_svm *svm);
400*4882a593Smuzhiyun void nested_svm_vmloadsave(struct vmcb *from_vmcb, struct vmcb *to_vmcb);
401*4882a593Smuzhiyun int nested_svm_vmexit(struct vcpu_svm *svm);
402*4882a593Smuzhiyun int nested_svm_exit_handled(struct vcpu_svm *svm);
403*4882a593Smuzhiyun int nested_svm_check_permissions(struct vcpu_svm *svm);
404*4882a593Smuzhiyun int nested_svm_check_exception(struct vcpu_svm *svm, unsigned nr,
405*4882a593Smuzhiyun bool has_error_code, u32 error_code);
406*4882a593Smuzhiyun int nested_svm_exit_special(struct vcpu_svm *svm);
407*4882a593Smuzhiyun void sync_nested_vmcb_control(struct vcpu_svm *svm);
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun extern struct kvm_x86_nested_ops svm_nested_ops;
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun /* avic.c */
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun #define AVIC_LOGICAL_ID_ENTRY_GUEST_PHYSICAL_ID_MASK (0xFF)
414*4882a593Smuzhiyun #define AVIC_LOGICAL_ID_ENTRY_VALID_BIT 31
415*4882a593Smuzhiyun #define AVIC_LOGICAL_ID_ENTRY_VALID_MASK (1 << 31)
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun #define AVIC_PHYSICAL_ID_ENTRY_HOST_PHYSICAL_ID_MASK (0xFFULL)
418*4882a593Smuzhiyun #define AVIC_PHYSICAL_ID_ENTRY_BACKING_PAGE_MASK (0xFFFFFFFFFFULL << 12)
419*4882a593Smuzhiyun #define AVIC_PHYSICAL_ID_ENTRY_IS_RUNNING_MASK (1ULL << 62)
420*4882a593Smuzhiyun #define AVIC_PHYSICAL_ID_ENTRY_VALID_MASK (1ULL << 63)
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun #define VMCB_AVIC_APIC_BAR_MASK 0xFFFFFFFFFF000ULL
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun extern int avic;
425*4882a593Smuzhiyun
avic_update_vapic_bar(struct vcpu_svm * svm,u64 data)426*4882a593Smuzhiyun static inline void avic_update_vapic_bar(struct vcpu_svm *svm, u64 data)
427*4882a593Smuzhiyun {
428*4882a593Smuzhiyun svm->vmcb->control.avic_vapic_bar = data & VMCB_AVIC_APIC_BAR_MASK;
429*4882a593Smuzhiyun vmcb_mark_dirty(svm->vmcb, VMCB_AVIC);
430*4882a593Smuzhiyun }
431*4882a593Smuzhiyun
avic_vcpu_is_running(struct kvm_vcpu * vcpu)432*4882a593Smuzhiyun static inline bool avic_vcpu_is_running(struct kvm_vcpu *vcpu)
433*4882a593Smuzhiyun {
434*4882a593Smuzhiyun struct vcpu_svm *svm = to_svm(vcpu);
435*4882a593Smuzhiyun u64 *entry = svm->avic_physical_id_cache;
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun if (!entry)
438*4882a593Smuzhiyun return false;
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun return (READ_ONCE(*entry) & AVIC_PHYSICAL_ID_ENTRY_IS_RUNNING_MASK);
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun int avic_ga_log_notifier(u32 ga_tag);
444*4882a593Smuzhiyun void avic_vm_destroy(struct kvm *kvm);
445*4882a593Smuzhiyun int avic_vm_init(struct kvm *kvm);
446*4882a593Smuzhiyun void avic_init_vmcb(struct vcpu_svm *svm);
447*4882a593Smuzhiyun void svm_toggle_avic_for_irq_window(struct kvm_vcpu *vcpu, bool activate);
448*4882a593Smuzhiyun int avic_incomplete_ipi_interception(struct vcpu_svm *svm);
449*4882a593Smuzhiyun int avic_unaccelerated_access_interception(struct vcpu_svm *svm);
450*4882a593Smuzhiyun int avic_init_vcpu(struct vcpu_svm *svm);
451*4882a593Smuzhiyun void avic_vcpu_load(struct kvm_vcpu *vcpu, int cpu);
452*4882a593Smuzhiyun void avic_vcpu_put(struct kvm_vcpu *vcpu);
453*4882a593Smuzhiyun void avic_post_state_restore(struct kvm_vcpu *vcpu);
454*4882a593Smuzhiyun void svm_set_virtual_apic_mode(struct kvm_vcpu *vcpu);
455*4882a593Smuzhiyun void svm_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu);
456*4882a593Smuzhiyun bool svm_check_apicv_inhibit_reasons(ulong bit);
457*4882a593Smuzhiyun void svm_pre_update_apicv_exec_ctrl(struct kvm *kvm, bool activate);
458*4882a593Smuzhiyun void svm_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap);
459*4882a593Smuzhiyun void svm_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr);
460*4882a593Smuzhiyun void svm_hwapic_isr_update(struct kvm_vcpu *vcpu, int max_isr);
461*4882a593Smuzhiyun int svm_deliver_avic_intr(struct kvm_vcpu *vcpu, int vec);
462*4882a593Smuzhiyun bool svm_dy_apicv_has_pending_interrupt(struct kvm_vcpu *vcpu);
463*4882a593Smuzhiyun int svm_update_pi_irte(struct kvm *kvm, unsigned int host_irq,
464*4882a593Smuzhiyun uint32_t guest_irq, bool set);
465*4882a593Smuzhiyun void svm_vcpu_blocking(struct kvm_vcpu *vcpu);
466*4882a593Smuzhiyun void svm_vcpu_unblocking(struct kvm_vcpu *vcpu);
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun /* sev.c */
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun extern unsigned int max_sev_asid;
471*4882a593Smuzhiyun
sev_guest(struct kvm * kvm)472*4882a593Smuzhiyun static inline bool sev_guest(struct kvm *kvm)
473*4882a593Smuzhiyun {
474*4882a593Smuzhiyun #ifdef CONFIG_KVM_AMD_SEV
475*4882a593Smuzhiyun struct kvm_sev_info *sev = &to_kvm_svm(kvm)->sev_info;
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun return sev->active;
478*4882a593Smuzhiyun #else
479*4882a593Smuzhiyun return false;
480*4882a593Smuzhiyun #endif
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun
svm_sev_enabled(void)483*4882a593Smuzhiyun static inline bool svm_sev_enabled(void)
484*4882a593Smuzhiyun {
485*4882a593Smuzhiyun return IS_ENABLED(CONFIG_KVM_AMD_SEV) ? max_sev_asid : 0;
486*4882a593Smuzhiyun }
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun void sev_vm_destroy(struct kvm *kvm);
489*4882a593Smuzhiyun int svm_mem_enc_op(struct kvm *kvm, void __user *argp);
490*4882a593Smuzhiyun int svm_register_enc_region(struct kvm *kvm,
491*4882a593Smuzhiyun struct kvm_enc_region *range);
492*4882a593Smuzhiyun int svm_unregister_enc_region(struct kvm *kvm,
493*4882a593Smuzhiyun struct kvm_enc_region *range);
494*4882a593Smuzhiyun void sev_guest_memory_reclaimed(struct kvm *kvm);
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun void pre_sev_run(struct vcpu_svm *svm, int cpu);
497*4882a593Smuzhiyun int __init sev_hardware_setup(void);
498*4882a593Smuzhiyun void sev_hardware_teardown(void);
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun #endif
501