1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * KVM PMU support for AMD
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2015, Red Hat, Inc. and/or its affiliates.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Author:
8*4882a593Smuzhiyun * Wei Huang <wei@redhat.com>
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * Implementation is based on pmu_intel.c file
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun #include <linux/types.h>
13*4882a593Smuzhiyun #include <linux/kvm_host.h>
14*4882a593Smuzhiyun #include <linux/perf_event.h>
15*4882a593Smuzhiyun #include "x86.h"
16*4882a593Smuzhiyun #include "cpuid.h"
17*4882a593Smuzhiyun #include "lapic.h"
18*4882a593Smuzhiyun #include "pmu.h"
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun enum pmu_type {
21*4882a593Smuzhiyun PMU_TYPE_COUNTER = 0,
22*4882a593Smuzhiyun PMU_TYPE_EVNTSEL,
23*4882a593Smuzhiyun };
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun enum index {
26*4882a593Smuzhiyun INDEX_ZERO = 0,
27*4882a593Smuzhiyun INDEX_ONE,
28*4882a593Smuzhiyun INDEX_TWO,
29*4882a593Smuzhiyun INDEX_THREE,
30*4882a593Smuzhiyun INDEX_FOUR,
31*4882a593Smuzhiyun INDEX_FIVE,
32*4882a593Smuzhiyun INDEX_ERROR,
33*4882a593Smuzhiyun };
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun /* duplicated from amd_perfmon_event_map, K7 and above should work. */
36*4882a593Smuzhiyun static struct kvm_event_hw_type_mapping amd_event_mapping[] = {
37*4882a593Smuzhiyun [0] = { 0x76, 0x00, PERF_COUNT_HW_CPU_CYCLES },
38*4882a593Smuzhiyun [1] = { 0xc0, 0x00, PERF_COUNT_HW_INSTRUCTIONS },
39*4882a593Smuzhiyun [2] = { 0x7d, 0x07, PERF_COUNT_HW_CACHE_REFERENCES },
40*4882a593Smuzhiyun [3] = { 0x7e, 0x07, PERF_COUNT_HW_CACHE_MISSES },
41*4882a593Smuzhiyun [4] = { 0xc2, 0x00, PERF_COUNT_HW_BRANCH_INSTRUCTIONS },
42*4882a593Smuzhiyun [5] = { 0xc3, 0x00, PERF_COUNT_HW_BRANCH_MISSES },
43*4882a593Smuzhiyun [6] = { 0xd0, 0x00, PERF_COUNT_HW_STALLED_CYCLES_FRONTEND },
44*4882a593Smuzhiyun [7] = { 0xd1, 0x00, PERF_COUNT_HW_STALLED_CYCLES_BACKEND },
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun /* duplicated from amd_f17h_perfmon_event_map. */
48*4882a593Smuzhiyun static struct kvm_event_hw_type_mapping amd_f17h_event_mapping[] = {
49*4882a593Smuzhiyun [0] = { 0x76, 0x00, PERF_COUNT_HW_CPU_CYCLES },
50*4882a593Smuzhiyun [1] = { 0xc0, 0x00, PERF_COUNT_HW_INSTRUCTIONS },
51*4882a593Smuzhiyun [2] = { 0x60, 0xff, PERF_COUNT_HW_CACHE_REFERENCES },
52*4882a593Smuzhiyun [3] = { 0x64, 0x09, PERF_COUNT_HW_CACHE_MISSES },
53*4882a593Smuzhiyun [4] = { 0xc2, 0x00, PERF_COUNT_HW_BRANCH_INSTRUCTIONS },
54*4882a593Smuzhiyun [5] = { 0xc3, 0x00, PERF_COUNT_HW_BRANCH_MISSES },
55*4882a593Smuzhiyun [6] = { 0x87, 0x02, PERF_COUNT_HW_STALLED_CYCLES_FRONTEND },
56*4882a593Smuzhiyun [7] = { 0x87, 0x01, PERF_COUNT_HW_STALLED_CYCLES_BACKEND },
57*4882a593Smuzhiyun };
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun /* amd_pmc_perf_hw_id depends on these being the same size */
60*4882a593Smuzhiyun static_assert(ARRAY_SIZE(amd_event_mapping) ==
61*4882a593Smuzhiyun ARRAY_SIZE(amd_f17h_event_mapping));
62*4882a593Smuzhiyun
get_msr_base(struct kvm_pmu * pmu,enum pmu_type type)63*4882a593Smuzhiyun static unsigned int get_msr_base(struct kvm_pmu *pmu, enum pmu_type type)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun struct kvm_vcpu *vcpu = pmu_to_vcpu(pmu);
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun if (guest_cpuid_has(vcpu, X86_FEATURE_PERFCTR_CORE)) {
68*4882a593Smuzhiyun if (type == PMU_TYPE_COUNTER)
69*4882a593Smuzhiyun return MSR_F15H_PERF_CTR;
70*4882a593Smuzhiyun else
71*4882a593Smuzhiyun return MSR_F15H_PERF_CTL;
72*4882a593Smuzhiyun } else {
73*4882a593Smuzhiyun if (type == PMU_TYPE_COUNTER)
74*4882a593Smuzhiyun return MSR_K7_PERFCTR0;
75*4882a593Smuzhiyun else
76*4882a593Smuzhiyun return MSR_K7_EVNTSEL0;
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun
msr_to_index(u32 msr)80*4882a593Smuzhiyun static enum index msr_to_index(u32 msr)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun switch (msr) {
83*4882a593Smuzhiyun case MSR_F15H_PERF_CTL0:
84*4882a593Smuzhiyun case MSR_F15H_PERF_CTR0:
85*4882a593Smuzhiyun case MSR_K7_EVNTSEL0:
86*4882a593Smuzhiyun case MSR_K7_PERFCTR0:
87*4882a593Smuzhiyun return INDEX_ZERO;
88*4882a593Smuzhiyun case MSR_F15H_PERF_CTL1:
89*4882a593Smuzhiyun case MSR_F15H_PERF_CTR1:
90*4882a593Smuzhiyun case MSR_K7_EVNTSEL1:
91*4882a593Smuzhiyun case MSR_K7_PERFCTR1:
92*4882a593Smuzhiyun return INDEX_ONE;
93*4882a593Smuzhiyun case MSR_F15H_PERF_CTL2:
94*4882a593Smuzhiyun case MSR_F15H_PERF_CTR2:
95*4882a593Smuzhiyun case MSR_K7_EVNTSEL2:
96*4882a593Smuzhiyun case MSR_K7_PERFCTR2:
97*4882a593Smuzhiyun return INDEX_TWO;
98*4882a593Smuzhiyun case MSR_F15H_PERF_CTL3:
99*4882a593Smuzhiyun case MSR_F15H_PERF_CTR3:
100*4882a593Smuzhiyun case MSR_K7_EVNTSEL3:
101*4882a593Smuzhiyun case MSR_K7_PERFCTR3:
102*4882a593Smuzhiyun return INDEX_THREE;
103*4882a593Smuzhiyun case MSR_F15H_PERF_CTL4:
104*4882a593Smuzhiyun case MSR_F15H_PERF_CTR4:
105*4882a593Smuzhiyun return INDEX_FOUR;
106*4882a593Smuzhiyun case MSR_F15H_PERF_CTL5:
107*4882a593Smuzhiyun case MSR_F15H_PERF_CTR5:
108*4882a593Smuzhiyun return INDEX_FIVE;
109*4882a593Smuzhiyun default:
110*4882a593Smuzhiyun return INDEX_ERROR;
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun
get_gp_pmc_amd(struct kvm_pmu * pmu,u32 msr,enum pmu_type type)114*4882a593Smuzhiyun static inline struct kvm_pmc *get_gp_pmc_amd(struct kvm_pmu *pmu, u32 msr,
115*4882a593Smuzhiyun enum pmu_type type)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun switch (msr) {
118*4882a593Smuzhiyun case MSR_F15H_PERF_CTL0:
119*4882a593Smuzhiyun case MSR_F15H_PERF_CTL1:
120*4882a593Smuzhiyun case MSR_F15H_PERF_CTL2:
121*4882a593Smuzhiyun case MSR_F15H_PERF_CTL3:
122*4882a593Smuzhiyun case MSR_F15H_PERF_CTL4:
123*4882a593Smuzhiyun case MSR_F15H_PERF_CTL5:
124*4882a593Smuzhiyun case MSR_K7_EVNTSEL0 ... MSR_K7_EVNTSEL3:
125*4882a593Smuzhiyun if (type != PMU_TYPE_EVNTSEL)
126*4882a593Smuzhiyun return NULL;
127*4882a593Smuzhiyun break;
128*4882a593Smuzhiyun case MSR_F15H_PERF_CTR0:
129*4882a593Smuzhiyun case MSR_F15H_PERF_CTR1:
130*4882a593Smuzhiyun case MSR_F15H_PERF_CTR2:
131*4882a593Smuzhiyun case MSR_F15H_PERF_CTR3:
132*4882a593Smuzhiyun case MSR_F15H_PERF_CTR4:
133*4882a593Smuzhiyun case MSR_F15H_PERF_CTR5:
134*4882a593Smuzhiyun case MSR_K7_PERFCTR0 ... MSR_K7_PERFCTR3:
135*4882a593Smuzhiyun if (type != PMU_TYPE_COUNTER)
136*4882a593Smuzhiyun return NULL;
137*4882a593Smuzhiyun break;
138*4882a593Smuzhiyun default:
139*4882a593Smuzhiyun return NULL;
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun return &pmu->gp_counters[msr_to_index(msr)];
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
amd_pmc_perf_hw_id(struct kvm_pmc * pmc)145*4882a593Smuzhiyun static unsigned int amd_pmc_perf_hw_id(struct kvm_pmc *pmc)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun struct kvm_event_hw_type_mapping *event_mapping;
148*4882a593Smuzhiyun u8 event_select = pmc->eventsel & ARCH_PERFMON_EVENTSEL_EVENT;
149*4882a593Smuzhiyun u8 unit_mask = (pmc->eventsel & ARCH_PERFMON_EVENTSEL_UMASK) >> 8;
150*4882a593Smuzhiyun int i;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun if (guest_cpuid_family(pmc->vcpu) >= 0x17)
153*4882a593Smuzhiyun event_mapping = amd_f17h_event_mapping;
154*4882a593Smuzhiyun else
155*4882a593Smuzhiyun event_mapping = amd_event_mapping;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(amd_event_mapping); i++)
158*4882a593Smuzhiyun if (event_mapping[i].eventsel == event_select
159*4882a593Smuzhiyun && event_mapping[i].unit_mask == unit_mask)
160*4882a593Smuzhiyun break;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun if (i == ARRAY_SIZE(amd_event_mapping))
163*4882a593Smuzhiyun return PERF_COUNT_HW_MAX;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun return event_mapping[i].event_type;
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun /* return PERF_COUNT_HW_MAX as AMD doesn't have fixed events */
amd_find_fixed_event(int idx)169*4882a593Smuzhiyun static unsigned amd_find_fixed_event(int idx)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun return PERF_COUNT_HW_MAX;
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun /* check if a PMC is enabled by comparing it against global_ctrl bits. Because
175*4882a593Smuzhiyun * AMD CPU doesn't have global_ctrl MSR, all PMCs are enabled (return TRUE).
176*4882a593Smuzhiyun */
amd_pmc_is_enabled(struct kvm_pmc * pmc)177*4882a593Smuzhiyun static bool amd_pmc_is_enabled(struct kvm_pmc *pmc)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun return true;
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun
amd_pmc_idx_to_pmc(struct kvm_pmu * pmu,int pmc_idx)182*4882a593Smuzhiyun static struct kvm_pmc *amd_pmc_idx_to_pmc(struct kvm_pmu *pmu, int pmc_idx)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun unsigned int base = get_msr_base(pmu, PMU_TYPE_COUNTER);
185*4882a593Smuzhiyun struct kvm_vcpu *vcpu = pmu_to_vcpu(pmu);
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun if (guest_cpuid_has(vcpu, X86_FEATURE_PERFCTR_CORE)) {
188*4882a593Smuzhiyun /*
189*4882a593Smuzhiyun * The idx is contiguous. The MSRs are not. The counter MSRs
190*4882a593Smuzhiyun * are interleaved with the event select MSRs.
191*4882a593Smuzhiyun */
192*4882a593Smuzhiyun pmc_idx *= 2;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun return get_gp_pmc_amd(pmu, base + pmc_idx, PMU_TYPE_COUNTER);
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun /* returns 0 if idx's corresponding MSR exists; otherwise returns 1. */
amd_is_valid_rdpmc_ecx(struct kvm_vcpu * vcpu,unsigned int idx)199*4882a593Smuzhiyun static int amd_is_valid_rdpmc_ecx(struct kvm_vcpu *vcpu, unsigned int idx)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun struct kvm_pmu *pmu = vcpu_to_pmu(vcpu);
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun idx &= ~(3u << 30);
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun return (idx >= pmu->nr_arch_gp_counters);
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun /* idx is the ECX register of RDPMC instruction */
amd_rdpmc_ecx_to_pmc(struct kvm_vcpu * vcpu,unsigned int idx,u64 * mask)209*4882a593Smuzhiyun static struct kvm_pmc *amd_rdpmc_ecx_to_pmc(struct kvm_vcpu *vcpu,
210*4882a593Smuzhiyun unsigned int idx, u64 *mask)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun struct kvm_pmu *pmu = vcpu_to_pmu(vcpu);
213*4882a593Smuzhiyun struct kvm_pmc *counters;
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun idx &= ~(3u << 30);
216*4882a593Smuzhiyun if (idx >= pmu->nr_arch_gp_counters)
217*4882a593Smuzhiyun return NULL;
218*4882a593Smuzhiyun counters = pmu->gp_counters;
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun return &counters[idx];
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun
amd_is_valid_msr(struct kvm_vcpu * vcpu,u32 msr)223*4882a593Smuzhiyun static bool amd_is_valid_msr(struct kvm_vcpu *vcpu, u32 msr)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun /* All MSRs refer to exactly one PMC, so msr_idx_to_pmc is enough. */
226*4882a593Smuzhiyun return false;
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun
amd_msr_idx_to_pmc(struct kvm_vcpu * vcpu,u32 msr)229*4882a593Smuzhiyun static struct kvm_pmc *amd_msr_idx_to_pmc(struct kvm_vcpu *vcpu, u32 msr)
230*4882a593Smuzhiyun {
231*4882a593Smuzhiyun struct kvm_pmu *pmu = vcpu_to_pmu(vcpu);
232*4882a593Smuzhiyun struct kvm_pmc *pmc;
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun pmc = get_gp_pmc_amd(pmu, msr, PMU_TYPE_COUNTER);
235*4882a593Smuzhiyun pmc = pmc ? pmc : get_gp_pmc_amd(pmu, msr, PMU_TYPE_EVNTSEL);
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun return pmc;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
amd_pmu_get_msr(struct kvm_vcpu * vcpu,struct msr_data * msr_info)240*4882a593Smuzhiyun static int amd_pmu_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun struct kvm_pmu *pmu = vcpu_to_pmu(vcpu);
243*4882a593Smuzhiyun struct kvm_pmc *pmc;
244*4882a593Smuzhiyun u32 msr = msr_info->index;
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun /* MSR_PERFCTRn */
247*4882a593Smuzhiyun pmc = get_gp_pmc_amd(pmu, msr, PMU_TYPE_COUNTER);
248*4882a593Smuzhiyun if (pmc) {
249*4882a593Smuzhiyun msr_info->data = pmc_read_counter(pmc);
250*4882a593Smuzhiyun return 0;
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun /* MSR_EVNTSELn */
253*4882a593Smuzhiyun pmc = get_gp_pmc_amd(pmu, msr, PMU_TYPE_EVNTSEL);
254*4882a593Smuzhiyun if (pmc) {
255*4882a593Smuzhiyun msr_info->data = pmc->eventsel;
256*4882a593Smuzhiyun return 0;
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun return 1;
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun
amd_pmu_set_msr(struct kvm_vcpu * vcpu,struct msr_data * msr_info)262*4882a593Smuzhiyun static int amd_pmu_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun struct kvm_pmu *pmu = vcpu_to_pmu(vcpu);
265*4882a593Smuzhiyun struct kvm_pmc *pmc;
266*4882a593Smuzhiyun u32 msr = msr_info->index;
267*4882a593Smuzhiyun u64 data = msr_info->data;
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun /* MSR_PERFCTRn */
270*4882a593Smuzhiyun pmc = get_gp_pmc_amd(pmu, msr, PMU_TYPE_COUNTER);
271*4882a593Smuzhiyun if (pmc) {
272*4882a593Smuzhiyun pmc->counter += data - pmc_read_counter(pmc);
273*4882a593Smuzhiyun return 0;
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun /* MSR_EVNTSELn */
276*4882a593Smuzhiyun pmc = get_gp_pmc_amd(pmu, msr, PMU_TYPE_EVNTSEL);
277*4882a593Smuzhiyun if (pmc) {
278*4882a593Smuzhiyun data &= ~pmu->reserved_bits;
279*4882a593Smuzhiyun if (data != pmc->eventsel)
280*4882a593Smuzhiyun reprogram_gp_counter(pmc, data);
281*4882a593Smuzhiyun return 0;
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun return 1;
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun
amd_pmu_refresh(struct kvm_vcpu * vcpu)287*4882a593Smuzhiyun static void amd_pmu_refresh(struct kvm_vcpu *vcpu)
288*4882a593Smuzhiyun {
289*4882a593Smuzhiyun struct kvm_pmu *pmu = vcpu_to_pmu(vcpu);
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun if (guest_cpuid_has(vcpu, X86_FEATURE_PERFCTR_CORE))
292*4882a593Smuzhiyun pmu->nr_arch_gp_counters = AMD64_NUM_COUNTERS_CORE;
293*4882a593Smuzhiyun else
294*4882a593Smuzhiyun pmu->nr_arch_gp_counters = AMD64_NUM_COUNTERS;
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun pmu->counter_bitmask[KVM_PMC_GP] = ((u64)1 << 48) - 1;
297*4882a593Smuzhiyun pmu->reserved_bits = 0xfffffff000280000ull;
298*4882a593Smuzhiyun pmu->raw_event_mask = AMD64_RAW_EVENT_MASK;
299*4882a593Smuzhiyun pmu->version = 1;
300*4882a593Smuzhiyun /* not applicable to AMD; but clean them to prevent any fall out */
301*4882a593Smuzhiyun pmu->counter_bitmask[KVM_PMC_FIXED] = 0;
302*4882a593Smuzhiyun pmu->nr_arch_fixed_counters = 0;
303*4882a593Smuzhiyun pmu->global_status = 0;
304*4882a593Smuzhiyun bitmap_set(pmu->all_valid_pmc_idx, 0, pmu->nr_arch_gp_counters);
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun
amd_pmu_init(struct kvm_vcpu * vcpu)307*4882a593Smuzhiyun static void amd_pmu_init(struct kvm_vcpu *vcpu)
308*4882a593Smuzhiyun {
309*4882a593Smuzhiyun struct kvm_pmu *pmu = vcpu_to_pmu(vcpu);
310*4882a593Smuzhiyun int i;
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun BUILD_BUG_ON(AMD64_NUM_COUNTERS_CORE > INTEL_PMC_MAX_GENERIC);
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun for (i = 0; i < AMD64_NUM_COUNTERS_CORE ; i++) {
315*4882a593Smuzhiyun pmu->gp_counters[i].type = KVM_PMC_GP;
316*4882a593Smuzhiyun pmu->gp_counters[i].vcpu = vcpu;
317*4882a593Smuzhiyun pmu->gp_counters[i].idx = i;
318*4882a593Smuzhiyun pmu->gp_counters[i].current_config = 0;
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun
amd_pmu_reset(struct kvm_vcpu * vcpu)322*4882a593Smuzhiyun static void amd_pmu_reset(struct kvm_vcpu *vcpu)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun struct kvm_pmu *pmu = vcpu_to_pmu(vcpu);
325*4882a593Smuzhiyun int i;
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun for (i = 0; i < AMD64_NUM_COUNTERS_CORE; i++) {
328*4882a593Smuzhiyun struct kvm_pmc *pmc = &pmu->gp_counters[i];
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun pmc_stop_counter(pmc);
331*4882a593Smuzhiyun pmc->counter = pmc->eventsel = 0;
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun struct kvm_pmu_ops amd_pmu_ops = {
336*4882a593Smuzhiyun .pmc_perf_hw_id = amd_pmc_perf_hw_id,
337*4882a593Smuzhiyun .find_fixed_event = amd_find_fixed_event,
338*4882a593Smuzhiyun .pmc_is_enabled = amd_pmc_is_enabled,
339*4882a593Smuzhiyun .pmc_idx_to_pmc = amd_pmc_idx_to_pmc,
340*4882a593Smuzhiyun .rdpmc_ecx_to_pmc = amd_rdpmc_ecx_to_pmc,
341*4882a593Smuzhiyun .msr_idx_to_pmc = amd_msr_idx_to_pmc,
342*4882a593Smuzhiyun .is_valid_rdpmc_ecx = amd_is_valid_rdpmc_ecx,
343*4882a593Smuzhiyun .is_valid_msr = amd_is_valid_msr,
344*4882a593Smuzhiyun .get_msr = amd_pmu_get_msr,
345*4882a593Smuzhiyun .set_msr = amd_pmu_set_msr,
346*4882a593Smuzhiyun .refresh = amd_pmu_refresh,
347*4882a593Smuzhiyun .init = amd_pmu_init,
348*4882a593Smuzhiyun .reset = amd_pmu_reset,
349*4882a593Smuzhiyun };
350