1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun #ifndef __KVM_X86_LAPIC_H
3*4882a593Smuzhiyun #define __KVM_X86_LAPIC_H
4*4882a593Smuzhiyun
5*4882a593Smuzhiyun #include <kvm/iodev.h>
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/kvm_host.h>
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #define KVM_APIC_INIT 0
10*4882a593Smuzhiyun #define KVM_APIC_SIPI 1
11*4882a593Smuzhiyun #define KVM_APIC_LVT_NUM 6
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #define APIC_SHORT_MASK 0xc0000
14*4882a593Smuzhiyun #define APIC_DEST_NOSHORT 0x0
15*4882a593Smuzhiyun #define APIC_DEST_MASK 0x800
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #define APIC_BUS_CYCLE_NS 1
18*4882a593Smuzhiyun #define APIC_BUS_FREQUENCY (1000000000ULL / APIC_BUS_CYCLE_NS)
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #define APIC_BROADCAST 0xFF
21*4882a593Smuzhiyun #define X2APIC_BROADCAST 0xFFFFFFFFul
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun enum lapic_mode {
24*4882a593Smuzhiyun LAPIC_MODE_DISABLED = 0,
25*4882a593Smuzhiyun LAPIC_MODE_INVALID = X2APIC_ENABLE,
26*4882a593Smuzhiyun LAPIC_MODE_XAPIC = MSR_IA32_APICBASE_ENABLE,
27*4882a593Smuzhiyun LAPIC_MODE_X2APIC = MSR_IA32_APICBASE_ENABLE | X2APIC_ENABLE,
28*4882a593Smuzhiyun };
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun struct kvm_timer {
31*4882a593Smuzhiyun struct hrtimer timer;
32*4882a593Smuzhiyun s64 period; /* unit: ns */
33*4882a593Smuzhiyun ktime_t target_expiration;
34*4882a593Smuzhiyun u32 timer_mode;
35*4882a593Smuzhiyun u32 timer_mode_mask;
36*4882a593Smuzhiyun u64 tscdeadline;
37*4882a593Smuzhiyun u64 expired_tscdeadline;
38*4882a593Smuzhiyun u32 timer_advance_ns;
39*4882a593Smuzhiyun s64 advance_expire_delta;
40*4882a593Smuzhiyun atomic_t pending; /* accumulated triggered timers */
41*4882a593Smuzhiyun bool hv_timer_in_use;
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun struct kvm_lapic {
45*4882a593Smuzhiyun unsigned long base_address;
46*4882a593Smuzhiyun struct kvm_io_device dev;
47*4882a593Smuzhiyun struct kvm_timer lapic_timer;
48*4882a593Smuzhiyun u32 divide_count;
49*4882a593Smuzhiyun struct kvm_vcpu *vcpu;
50*4882a593Smuzhiyun bool sw_enabled;
51*4882a593Smuzhiyun bool irr_pending;
52*4882a593Smuzhiyun bool lvt0_in_nmi_mode;
53*4882a593Smuzhiyun /* Number of bits set in ISR. */
54*4882a593Smuzhiyun s16 isr_count;
55*4882a593Smuzhiyun /* The highest vector set in ISR; if -1 - invalid, must scan ISR. */
56*4882a593Smuzhiyun int highest_isr_cache;
57*4882a593Smuzhiyun /**
58*4882a593Smuzhiyun * APIC register page. The layout matches the register layout seen by
59*4882a593Smuzhiyun * the guest 1:1, because it is accessed by the vmx microcode.
60*4882a593Smuzhiyun * Note: Only one register, the TPR, is used by the microcode.
61*4882a593Smuzhiyun */
62*4882a593Smuzhiyun void *regs;
63*4882a593Smuzhiyun gpa_t vapic_addr;
64*4882a593Smuzhiyun struct gfn_to_hva_cache vapic_cache;
65*4882a593Smuzhiyun unsigned long pending_events;
66*4882a593Smuzhiyun unsigned int sipi_vector;
67*4882a593Smuzhiyun };
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun struct dest_map;
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun int kvm_create_lapic(struct kvm_vcpu *vcpu, int timer_advance_ns);
72*4882a593Smuzhiyun void kvm_free_lapic(struct kvm_vcpu *vcpu);
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu);
75*4882a593Smuzhiyun int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu);
76*4882a593Smuzhiyun int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu);
77*4882a593Smuzhiyun void kvm_apic_accept_events(struct kvm_vcpu *vcpu);
78*4882a593Smuzhiyun void kvm_lapic_reset(struct kvm_vcpu *vcpu, bool init_event);
79*4882a593Smuzhiyun u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu);
80*4882a593Smuzhiyun void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8);
81*4882a593Smuzhiyun void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu);
82*4882a593Smuzhiyun void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value);
83*4882a593Smuzhiyun u64 kvm_lapic_get_base(struct kvm_vcpu *vcpu);
84*4882a593Smuzhiyun void kvm_recalculate_apic_map(struct kvm *kvm);
85*4882a593Smuzhiyun void kvm_apic_set_version(struct kvm_vcpu *vcpu);
86*4882a593Smuzhiyun int kvm_lapic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val);
87*4882a593Smuzhiyun int kvm_lapic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
88*4882a593Smuzhiyun void *data);
89*4882a593Smuzhiyun bool kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
90*4882a593Smuzhiyun int shorthand, unsigned int dest, int dest_mode);
91*4882a593Smuzhiyun int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2);
92*4882a593Smuzhiyun void kvm_apic_clear_irr(struct kvm_vcpu *vcpu, int vec);
93*4882a593Smuzhiyun bool __kvm_apic_update_irr(u32 *pir, void *regs, int *max_irr);
94*4882a593Smuzhiyun bool kvm_apic_update_irr(struct kvm_vcpu *vcpu, u32 *pir, int *max_irr);
95*4882a593Smuzhiyun void kvm_apic_update_ppr(struct kvm_vcpu *vcpu);
96*4882a593Smuzhiyun int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq,
97*4882a593Smuzhiyun struct dest_map *dest_map);
98*4882a593Smuzhiyun int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type);
99*4882a593Smuzhiyun void kvm_apic_update_apicv(struct kvm_vcpu *vcpu);
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun bool kvm_irq_delivery_to_apic_fast(struct kvm *kvm, struct kvm_lapic *src,
102*4882a593Smuzhiyun struct kvm_lapic_irq *irq, int *r, struct dest_map *dest_map);
103*4882a593Smuzhiyun void kvm_apic_send_ipi(struct kvm_lapic *apic, u32 icr_low, u32 icr_high);
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun u64 kvm_get_apic_base(struct kvm_vcpu *vcpu);
106*4882a593Smuzhiyun int kvm_set_apic_base(struct kvm_vcpu *vcpu, struct msr_data *msr_info);
107*4882a593Smuzhiyun int kvm_apic_get_state(struct kvm_vcpu *vcpu, struct kvm_lapic_state *s);
108*4882a593Smuzhiyun int kvm_apic_set_state(struct kvm_vcpu *vcpu, struct kvm_lapic_state *s);
109*4882a593Smuzhiyun enum lapic_mode kvm_get_apic_mode(struct kvm_vcpu *vcpu);
110*4882a593Smuzhiyun int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu);
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu);
113*4882a593Smuzhiyun void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data);
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun void kvm_apic_write_nodecode(struct kvm_vcpu *vcpu, u32 offset);
116*4882a593Smuzhiyun void kvm_apic_set_eoi_accelerated(struct kvm_vcpu *vcpu, int vector);
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun int kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr);
119*4882a593Smuzhiyun void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu);
120*4882a593Smuzhiyun void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu);
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data);
123*4882a593Smuzhiyun int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data);
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data);
126*4882a593Smuzhiyun int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data);
127*4882a593Smuzhiyun
kvm_hv_vapic_assist_page_enabled(struct kvm_vcpu * vcpu)128*4882a593Smuzhiyun static inline bool kvm_hv_vapic_assist_page_enabled(struct kvm_vcpu *vcpu)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun return vcpu->arch.hyperv.hv_vapic & HV_X64_MSR_VP_ASSIST_PAGE_ENABLE;
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun int kvm_lapic_enable_pv_eoi(struct kvm_vcpu *vcpu, u64 data, unsigned long len);
134*4882a593Smuzhiyun void kvm_lapic_init(void);
135*4882a593Smuzhiyun void kvm_lapic_exit(void);
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun #define VEC_POS(v) ((v) & (32 - 1))
138*4882a593Smuzhiyun #define REG_POS(v) (((v) >> 5) << 4)
139*4882a593Smuzhiyun
kvm_lapic_clear_vector(int vec,void * bitmap)140*4882a593Smuzhiyun static inline void kvm_lapic_clear_vector(int vec, void *bitmap)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
kvm_lapic_set_vector(int vec,void * bitmap)145*4882a593Smuzhiyun static inline void kvm_lapic_set_vector(int vec, void *bitmap)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun
kvm_lapic_set_irr(int vec,struct kvm_lapic * apic)150*4882a593Smuzhiyun static inline void kvm_lapic_set_irr(int vec, struct kvm_lapic *apic)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun kvm_lapic_set_vector(vec, apic->regs + APIC_IRR);
153*4882a593Smuzhiyun /*
154*4882a593Smuzhiyun * irr_pending must be true if any interrupt is pending; set it after
155*4882a593Smuzhiyun * APIC_IRR to avoid race with apic_clear_irr
156*4882a593Smuzhiyun */
157*4882a593Smuzhiyun apic->irr_pending = true;
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun
kvm_lapic_get_reg(struct kvm_lapic * apic,int reg_off)160*4882a593Smuzhiyun static inline u32 kvm_lapic_get_reg(struct kvm_lapic *apic, int reg_off)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun return *((u32 *) (apic->regs + reg_off));
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun
__kvm_lapic_set_reg(char * regs,int reg_off,u32 val)165*4882a593Smuzhiyun static inline void __kvm_lapic_set_reg(char *regs, int reg_off, u32 val)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun *((u32 *) (regs + reg_off)) = val;
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun
kvm_lapic_set_reg(struct kvm_lapic * apic,int reg_off,u32 val)170*4882a593Smuzhiyun static inline void kvm_lapic_set_reg(struct kvm_lapic *apic, int reg_off, u32 val)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun __kvm_lapic_set_reg(apic->regs, reg_off, val);
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun extern struct static_key kvm_no_apic_vcpu;
176*4882a593Smuzhiyun
lapic_in_kernel(struct kvm_vcpu * vcpu)177*4882a593Smuzhiyun static inline bool lapic_in_kernel(struct kvm_vcpu *vcpu)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun if (static_key_false(&kvm_no_apic_vcpu))
180*4882a593Smuzhiyun return vcpu->arch.apic;
181*4882a593Smuzhiyun return true;
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun extern struct static_key_deferred apic_hw_disabled;
185*4882a593Smuzhiyun
kvm_apic_hw_enabled(struct kvm_lapic * apic)186*4882a593Smuzhiyun static inline int kvm_apic_hw_enabled(struct kvm_lapic *apic)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun if (static_key_false(&apic_hw_disabled.key))
189*4882a593Smuzhiyun return apic->vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE;
190*4882a593Smuzhiyun return MSR_IA32_APICBASE_ENABLE;
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun extern struct static_key_deferred apic_sw_disabled;
194*4882a593Smuzhiyun
kvm_apic_sw_enabled(struct kvm_lapic * apic)195*4882a593Smuzhiyun static inline bool kvm_apic_sw_enabled(struct kvm_lapic *apic)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun if (static_key_false(&apic_sw_disabled.key))
198*4882a593Smuzhiyun return apic->sw_enabled;
199*4882a593Smuzhiyun return true;
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
kvm_apic_present(struct kvm_vcpu * vcpu)202*4882a593Smuzhiyun static inline bool kvm_apic_present(struct kvm_vcpu *vcpu)
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun return lapic_in_kernel(vcpu) && kvm_apic_hw_enabled(vcpu->arch.apic);
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
kvm_lapic_enabled(struct kvm_vcpu * vcpu)207*4882a593Smuzhiyun static inline int kvm_lapic_enabled(struct kvm_vcpu *vcpu)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun return kvm_apic_present(vcpu) && kvm_apic_sw_enabled(vcpu->arch.apic);
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun
apic_x2apic_mode(struct kvm_lapic * apic)212*4882a593Smuzhiyun static inline int apic_x2apic_mode(struct kvm_lapic *apic)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun return apic->vcpu->arch.apic_base & X2APIC_ENABLE;
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun
kvm_vcpu_apicv_active(struct kvm_vcpu * vcpu)217*4882a593Smuzhiyun static inline bool kvm_vcpu_apicv_active(struct kvm_vcpu *vcpu)
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun return vcpu->arch.apic && vcpu->arch.apicv_active;
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun
kvm_apic_has_events(struct kvm_vcpu * vcpu)222*4882a593Smuzhiyun static inline bool kvm_apic_has_events(struct kvm_vcpu *vcpu)
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun return lapic_in_kernel(vcpu) && vcpu->arch.apic->pending_events;
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun
kvm_lowest_prio_delivery(struct kvm_lapic_irq * irq)227*4882a593Smuzhiyun static inline bool kvm_lowest_prio_delivery(struct kvm_lapic_irq *irq)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun return (irq->delivery_mode == APIC_DM_LOWEST ||
230*4882a593Smuzhiyun irq->msi_redir_hint);
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun
kvm_lapic_latched_init(struct kvm_vcpu * vcpu)233*4882a593Smuzhiyun static inline int kvm_lapic_latched_init(struct kvm_vcpu *vcpu)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun return lapic_in_kernel(vcpu) && test_bit(KVM_APIC_INIT, &vcpu->arch.apic->pending_events);
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun bool kvm_apic_pending_eoi(struct kvm_vcpu *vcpu, int vector);
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun void kvm_wait_lapic_expire(struct kvm_vcpu *vcpu);
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun void kvm_bitmap_or_dest_vcpus(struct kvm *kvm, struct kvm_lapic_irq *irq,
243*4882a593Smuzhiyun unsigned long *vcpu_bitmap);
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun bool kvm_intr_is_single_vcpu_fast(struct kvm *kvm, struct kvm_lapic_irq *irq,
246*4882a593Smuzhiyun struct kvm_vcpu **dest_vcpu);
247*4882a593Smuzhiyun int kvm_vector_to_index(u32 vector, u32 dest_vcpus,
248*4882a593Smuzhiyun const unsigned long *bitmap, u32 bitmap_size);
249*4882a593Smuzhiyun void kvm_lapic_switch_to_sw_timer(struct kvm_vcpu *vcpu);
250*4882a593Smuzhiyun void kvm_lapic_switch_to_hv_timer(struct kvm_vcpu *vcpu);
251*4882a593Smuzhiyun void kvm_lapic_expired_hv_timer(struct kvm_vcpu *vcpu);
252*4882a593Smuzhiyun bool kvm_lapic_hv_timer_in_use(struct kvm_vcpu *vcpu);
253*4882a593Smuzhiyun void kvm_lapic_restart_hv_timer(struct kvm_vcpu *vcpu);
254*4882a593Smuzhiyun bool kvm_can_use_hv_timer(struct kvm_vcpu *vcpu);
255*4882a593Smuzhiyun
kvm_apic_mode(u64 apic_base)256*4882a593Smuzhiyun static inline enum lapic_mode kvm_apic_mode(u64 apic_base)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun return apic_base & (MSR_IA32_APICBASE_ENABLE | X2APIC_ENABLE);
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun
kvm_xapic_id(struct kvm_lapic * apic)261*4882a593Smuzhiyun static inline u8 kvm_xapic_id(struct kvm_lapic *apic)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun return kvm_lapic_get_reg(apic, APIC_ID) >> 24;
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun #endif
267