xref: /OK3568_Linux_fs/kernel/arch/x86/kvm/irq_comm.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * irq_comm.c: Common API for in kernel interrupt controller
4*4882a593Smuzhiyun  * Copyright (c) 2007, Intel Corporation.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Authors:
7*4882a593Smuzhiyun  *   Yaozu (Eddie) Dong <Eddie.dong@intel.com>
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * Copyright 2010 Red Hat, Inc. and/or its affiliates.
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/kvm_host.h>
13*4882a593Smuzhiyun #include <linux/slab.h>
14*4882a593Smuzhiyun #include <linux/export.h>
15*4882a593Smuzhiyun #include <linux/rculist.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include <trace/events/kvm.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #include <asm/msidef.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #include "irq.h"
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #include "ioapic.h"
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #include "lapic.h"
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #include "hyperv.h"
28*4882a593Smuzhiyun #include "x86.h"
29*4882a593Smuzhiyun 
kvm_set_pic_irq(struct kvm_kernel_irq_routing_entry * e,struct kvm * kvm,int irq_source_id,int level,bool line_status)30*4882a593Smuzhiyun static int kvm_set_pic_irq(struct kvm_kernel_irq_routing_entry *e,
31*4882a593Smuzhiyun 			   struct kvm *kvm, int irq_source_id, int level,
32*4882a593Smuzhiyun 			   bool line_status)
33*4882a593Smuzhiyun {
34*4882a593Smuzhiyun 	struct kvm_pic *pic = kvm->arch.vpic;
35*4882a593Smuzhiyun 	return kvm_pic_set_irq(pic, e->irqchip.pin, irq_source_id, level);
36*4882a593Smuzhiyun }
37*4882a593Smuzhiyun 
kvm_set_ioapic_irq(struct kvm_kernel_irq_routing_entry * e,struct kvm * kvm,int irq_source_id,int level,bool line_status)38*4882a593Smuzhiyun static int kvm_set_ioapic_irq(struct kvm_kernel_irq_routing_entry *e,
39*4882a593Smuzhiyun 			      struct kvm *kvm, int irq_source_id, int level,
40*4882a593Smuzhiyun 			      bool line_status)
41*4882a593Smuzhiyun {
42*4882a593Smuzhiyun 	struct kvm_ioapic *ioapic = kvm->arch.vioapic;
43*4882a593Smuzhiyun 	return kvm_ioapic_set_irq(ioapic, e->irqchip.pin, irq_source_id, level,
44*4882a593Smuzhiyun 				line_status);
45*4882a593Smuzhiyun }
46*4882a593Smuzhiyun 
kvm_irq_delivery_to_apic(struct kvm * kvm,struct kvm_lapic * src,struct kvm_lapic_irq * irq,struct dest_map * dest_map)47*4882a593Smuzhiyun int kvm_irq_delivery_to_apic(struct kvm *kvm, struct kvm_lapic *src,
48*4882a593Smuzhiyun 		struct kvm_lapic_irq *irq, struct dest_map *dest_map)
49*4882a593Smuzhiyun {
50*4882a593Smuzhiyun 	int i, r = -1;
51*4882a593Smuzhiyun 	struct kvm_vcpu *vcpu, *lowest = NULL;
52*4882a593Smuzhiyun 	unsigned long dest_vcpu_bitmap[BITS_TO_LONGS(KVM_MAX_VCPUS)];
53*4882a593Smuzhiyun 	unsigned int dest_vcpus = 0;
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 	if (kvm_irq_delivery_to_apic_fast(kvm, src, irq, &r, dest_map))
56*4882a593Smuzhiyun 		return r;
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun 	if (irq->dest_mode == APIC_DEST_PHYSICAL &&
59*4882a593Smuzhiyun 	    irq->dest_id == 0xff && kvm_lowest_prio_delivery(irq)) {
60*4882a593Smuzhiyun 		printk(KERN_INFO "kvm: apic: phys broadcast and lowest prio\n");
61*4882a593Smuzhiyun 		irq->delivery_mode = APIC_DM_FIXED;
62*4882a593Smuzhiyun 	}
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	memset(dest_vcpu_bitmap, 0, sizeof(dest_vcpu_bitmap));
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	kvm_for_each_vcpu(i, vcpu, kvm) {
67*4882a593Smuzhiyun 		if (!kvm_apic_present(vcpu))
68*4882a593Smuzhiyun 			continue;
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 		if (!kvm_apic_match_dest(vcpu, src, irq->shorthand,
71*4882a593Smuzhiyun 					irq->dest_id, irq->dest_mode))
72*4882a593Smuzhiyun 			continue;
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 		if (!kvm_lowest_prio_delivery(irq)) {
75*4882a593Smuzhiyun 			if (r < 0)
76*4882a593Smuzhiyun 				r = 0;
77*4882a593Smuzhiyun 			r += kvm_apic_set_irq(vcpu, irq, dest_map);
78*4882a593Smuzhiyun 		} else if (kvm_apic_sw_enabled(vcpu->arch.apic)) {
79*4882a593Smuzhiyun 			if (!kvm_vector_hashing_enabled()) {
80*4882a593Smuzhiyun 				if (!lowest)
81*4882a593Smuzhiyun 					lowest = vcpu;
82*4882a593Smuzhiyun 				else if (kvm_apic_compare_prio(vcpu, lowest) < 0)
83*4882a593Smuzhiyun 					lowest = vcpu;
84*4882a593Smuzhiyun 			} else {
85*4882a593Smuzhiyun 				__set_bit(i, dest_vcpu_bitmap);
86*4882a593Smuzhiyun 				dest_vcpus++;
87*4882a593Smuzhiyun 			}
88*4882a593Smuzhiyun 		}
89*4882a593Smuzhiyun 	}
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	if (dest_vcpus != 0) {
92*4882a593Smuzhiyun 		int idx = kvm_vector_to_index(irq->vector, dest_vcpus,
93*4882a593Smuzhiyun 					dest_vcpu_bitmap, KVM_MAX_VCPUS);
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 		lowest = kvm_get_vcpu(kvm, idx);
96*4882a593Smuzhiyun 	}
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	if (lowest)
99*4882a593Smuzhiyun 		r = kvm_apic_set_irq(lowest, irq, dest_map);
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	return r;
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun 
kvm_set_msi_irq(struct kvm * kvm,struct kvm_kernel_irq_routing_entry * e,struct kvm_lapic_irq * irq)104*4882a593Smuzhiyun void kvm_set_msi_irq(struct kvm *kvm, struct kvm_kernel_irq_routing_entry *e,
105*4882a593Smuzhiyun 		     struct kvm_lapic_irq *irq)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun 	trace_kvm_msi_set_irq(e->msi.address_lo | (kvm->arch.x2apic_format ?
108*4882a593Smuzhiyun 	                                     (u64)e->msi.address_hi << 32 : 0),
109*4882a593Smuzhiyun 	                      e->msi.data);
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	irq->dest_id = (e->msi.address_lo &
112*4882a593Smuzhiyun 			MSI_ADDR_DEST_ID_MASK) >> MSI_ADDR_DEST_ID_SHIFT;
113*4882a593Smuzhiyun 	if (kvm->arch.x2apic_format)
114*4882a593Smuzhiyun 		irq->dest_id |= MSI_ADDR_EXT_DEST_ID(e->msi.address_hi);
115*4882a593Smuzhiyun 	irq->vector = (e->msi.data &
116*4882a593Smuzhiyun 			MSI_DATA_VECTOR_MASK) >> MSI_DATA_VECTOR_SHIFT;
117*4882a593Smuzhiyun 	irq->dest_mode = kvm_lapic_irq_dest_mode(
118*4882a593Smuzhiyun 	    !!((1 << MSI_ADDR_DEST_MODE_SHIFT) & e->msi.address_lo));
119*4882a593Smuzhiyun 	irq->trig_mode = (1 << MSI_DATA_TRIGGER_SHIFT) & e->msi.data;
120*4882a593Smuzhiyun 	irq->delivery_mode = e->msi.data & 0x700;
121*4882a593Smuzhiyun 	irq->msi_redir_hint = ((e->msi.address_lo
122*4882a593Smuzhiyun 		& MSI_ADDR_REDIRECTION_LOWPRI) > 0);
123*4882a593Smuzhiyun 	irq->level = 1;
124*4882a593Smuzhiyun 	irq->shorthand = APIC_DEST_NOSHORT;
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(kvm_set_msi_irq);
127*4882a593Smuzhiyun 
kvm_msi_route_invalid(struct kvm * kvm,struct kvm_kernel_irq_routing_entry * e)128*4882a593Smuzhiyun static inline bool kvm_msi_route_invalid(struct kvm *kvm,
129*4882a593Smuzhiyun 		struct kvm_kernel_irq_routing_entry *e)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun 	return kvm->arch.x2apic_format && (e->msi.address_hi & 0xff);
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun 
kvm_set_msi(struct kvm_kernel_irq_routing_entry * e,struct kvm * kvm,int irq_source_id,int level,bool line_status)134*4882a593Smuzhiyun int kvm_set_msi(struct kvm_kernel_irq_routing_entry *e,
135*4882a593Smuzhiyun 		struct kvm *kvm, int irq_source_id, int level, bool line_status)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun 	struct kvm_lapic_irq irq;
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	if (kvm_msi_route_invalid(kvm, e))
140*4882a593Smuzhiyun 		return -EINVAL;
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	if (!level)
143*4882a593Smuzhiyun 		return -1;
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	kvm_set_msi_irq(kvm, e, &irq);
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	return kvm_irq_delivery_to_apic(kvm, NULL, &irq, NULL);
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 
kvm_hv_set_sint(struct kvm_kernel_irq_routing_entry * e,struct kvm * kvm,int irq_source_id,int level,bool line_status)151*4882a593Smuzhiyun static int kvm_hv_set_sint(struct kvm_kernel_irq_routing_entry *e,
152*4882a593Smuzhiyun 		    struct kvm *kvm, int irq_source_id, int level,
153*4882a593Smuzhiyun 		    bool line_status)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun 	if (!level)
156*4882a593Smuzhiyun 		return -1;
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	return kvm_hv_synic_set_irq(kvm, e->hv_sint.vcpu, e->hv_sint.sint);
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun 
kvm_arch_set_irq_inatomic(struct kvm_kernel_irq_routing_entry * e,struct kvm * kvm,int irq_source_id,int level,bool line_status)161*4882a593Smuzhiyun int kvm_arch_set_irq_inatomic(struct kvm_kernel_irq_routing_entry *e,
162*4882a593Smuzhiyun 			      struct kvm *kvm, int irq_source_id, int level,
163*4882a593Smuzhiyun 			      bool line_status)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun 	struct kvm_lapic_irq irq;
166*4882a593Smuzhiyun 	int r;
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	switch (e->type) {
169*4882a593Smuzhiyun 	case KVM_IRQ_ROUTING_HV_SINT:
170*4882a593Smuzhiyun 		return kvm_hv_set_sint(e, kvm, irq_source_id, level,
171*4882a593Smuzhiyun 				       line_status);
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	case KVM_IRQ_ROUTING_MSI:
174*4882a593Smuzhiyun 		if (kvm_msi_route_invalid(kvm, e))
175*4882a593Smuzhiyun 			return -EINVAL;
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 		kvm_set_msi_irq(kvm, e, &irq);
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 		if (kvm_irq_delivery_to_apic_fast(kvm, NULL, &irq, &r, NULL))
180*4882a593Smuzhiyun 			return r;
181*4882a593Smuzhiyun 		break;
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	default:
184*4882a593Smuzhiyun 		break;
185*4882a593Smuzhiyun 	}
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	return -EWOULDBLOCK;
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun 
kvm_request_irq_source_id(struct kvm * kvm)190*4882a593Smuzhiyun int kvm_request_irq_source_id(struct kvm *kvm)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun 	unsigned long *bitmap = &kvm->arch.irq_sources_bitmap;
193*4882a593Smuzhiyun 	int irq_source_id;
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	mutex_lock(&kvm->irq_lock);
196*4882a593Smuzhiyun 	irq_source_id = find_first_zero_bit(bitmap, BITS_PER_LONG);
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	if (irq_source_id >= BITS_PER_LONG) {
199*4882a593Smuzhiyun 		printk(KERN_WARNING "kvm: exhaust allocatable IRQ sources!\n");
200*4882a593Smuzhiyun 		irq_source_id = -EFAULT;
201*4882a593Smuzhiyun 		goto unlock;
202*4882a593Smuzhiyun 	}
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	ASSERT(irq_source_id != KVM_USERSPACE_IRQ_SOURCE_ID);
205*4882a593Smuzhiyun 	ASSERT(irq_source_id != KVM_IRQFD_RESAMPLE_IRQ_SOURCE_ID);
206*4882a593Smuzhiyun 	set_bit(irq_source_id, bitmap);
207*4882a593Smuzhiyun unlock:
208*4882a593Smuzhiyun 	mutex_unlock(&kvm->irq_lock);
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	return irq_source_id;
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun 
kvm_free_irq_source_id(struct kvm * kvm,int irq_source_id)213*4882a593Smuzhiyun void kvm_free_irq_source_id(struct kvm *kvm, int irq_source_id)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun 	ASSERT(irq_source_id != KVM_USERSPACE_IRQ_SOURCE_ID);
216*4882a593Smuzhiyun 	ASSERT(irq_source_id != KVM_IRQFD_RESAMPLE_IRQ_SOURCE_ID);
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	mutex_lock(&kvm->irq_lock);
219*4882a593Smuzhiyun 	if (irq_source_id < 0 ||
220*4882a593Smuzhiyun 	    irq_source_id >= BITS_PER_LONG) {
221*4882a593Smuzhiyun 		printk(KERN_ERR "kvm: IRQ source ID out of range!\n");
222*4882a593Smuzhiyun 		goto unlock;
223*4882a593Smuzhiyun 	}
224*4882a593Smuzhiyun 	clear_bit(irq_source_id, &kvm->arch.irq_sources_bitmap);
225*4882a593Smuzhiyun 	if (!irqchip_kernel(kvm))
226*4882a593Smuzhiyun 		goto unlock;
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	kvm_ioapic_clear_all(kvm->arch.vioapic, irq_source_id);
229*4882a593Smuzhiyun 	kvm_pic_clear_all(kvm->arch.vpic, irq_source_id);
230*4882a593Smuzhiyun unlock:
231*4882a593Smuzhiyun 	mutex_unlock(&kvm->irq_lock);
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun 
kvm_register_irq_mask_notifier(struct kvm * kvm,int irq,struct kvm_irq_mask_notifier * kimn)234*4882a593Smuzhiyun void kvm_register_irq_mask_notifier(struct kvm *kvm, int irq,
235*4882a593Smuzhiyun 				    struct kvm_irq_mask_notifier *kimn)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun 	mutex_lock(&kvm->irq_lock);
238*4882a593Smuzhiyun 	kimn->irq = irq;
239*4882a593Smuzhiyun 	hlist_add_head_rcu(&kimn->link, &kvm->arch.mask_notifier_list);
240*4882a593Smuzhiyun 	mutex_unlock(&kvm->irq_lock);
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun 
kvm_unregister_irq_mask_notifier(struct kvm * kvm,int irq,struct kvm_irq_mask_notifier * kimn)243*4882a593Smuzhiyun void kvm_unregister_irq_mask_notifier(struct kvm *kvm, int irq,
244*4882a593Smuzhiyun 				      struct kvm_irq_mask_notifier *kimn)
245*4882a593Smuzhiyun {
246*4882a593Smuzhiyun 	mutex_lock(&kvm->irq_lock);
247*4882a593Smuzhiyun 	hlist_del_rcu(&kimn->link);
248*4882a593Smuzhiyun 	mutex_unlock(&kvm->irq_lock);
249*4882a593Smuzhiyun 	synchronize_srcu(&kvm->irq_srcu);
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun 
kvm_fire_mask_notifiers(struct kvm * kvm,unsigned irqchip,unsigned pin,bool mask)252*4882a593Smuzhiyun void kvm_fire_mask_notifiers(struct kvm *kvm, unsigned irqchip, unsigned pin,
253*4882a593Smuzhiyun 			     bool mask)
254*4882a593Smuzhiyun {
255*4882a593Smuzhiyun 	struct kvm_irq_mask_notifier *kimn;
256*4882a593Smuzhiyun 	int idx, gsi;
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	idx = srcu_read_lock(&kvm->irq_srcu);
259*4882a593Smuzhiyun 	gsi = kvm_irq_map_chip_pin(kvm, irqchip, pin);
260*4882a593Smuzhiyun 	if (gsi != -1)
261*4882a593Smuzhiyun 		hlist_for_each_entry_rcu(kimn, &kvm->arch.mask_notifier_list, link)
262*4882a593Smuzhiyun 			if (kimn->irq == gsi)
263*4882a593Smuzhiyun 				kimn->func(kimn, mask);
264*4882a593Smuzhiyun 	srcu_read_unlock(&kvm->irq_srcu, idx);
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun 
kvm_arch_can_set_irq_routing(struct kvm * kvm)267*4882a593Smuzhiyun bool kvm_arch_can_set_irq_routing(struct kvm *kvm)
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun 	return irqchip_in_kernel(kvm);
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun 
kvm_set_routing_entry(struct kvm * kvm,struct kvm_kernel_irq_routing_entry * e,const struct kvm_irq_routing_entry * ue)272*4882a593Smuzhiyun int kvm_set_routing_entry(struct kvm *kvm,
273*4882a593Smuzhiyun 			  struct kvm_kernel_irq_routing_entry *e,
274*4882a593Smuzhiyun 			  const struct kvm_irq_routing_entry *ue)
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun 	/* We can't check irqchip_in_kernel() here as some callers are
277*4882a593Smuzhiyun 	 * currently inititalizing the irqchip. Other callers should therefore
278*4882a593Smuzhiyun 	 * check kvm_arch_can_set_irq_routing() before calling this function.
279*4882a593Smuzhiyun 	 */
280*4882a593Smuzhiyun 	switch (ue->type) {
281*4882a593Smuzhiyun 	case KVM_IRQ_ROUTING_IRQCHIP:
282*4882a593Smuzhiyun 		if (irqchip_split(kvm))
283*4882a593Smuzhiyun 			return -EINVAL;
284*4882a593Smuzhiyun 		e->irqchip.pin = ue->u.irqchip.pin;
285*4882a593Smuzhiyun 		switch (ue->u.irqchip.irqchip) {
286*4882a593Smuzhiyun 		case KVM_IRQCHIP_PIC_SLAVE:
287*4882a593Smuzhiyun 			e->irqchip.pin += PIC_NUM_PINS / 2;
288*4882a593Smuzhiyun 			fallthrough;
289*4882a593Smuzhiyun 		case KVM_IRQCHIP_PIC_MASTER:
290*4882a593Smuzhiyun 			if (ue->u.irqchip.pin >= PIC_NUM_PINS / 2)
291*4882a593Smuzhiyun 				return -EINVAL;
292*4882a593Smuzhiyun 			e->set = kvm_set_pic_irq;
293*4882a593Smuzhiyun 			break;
294*4882a593Smuzhiyun 		case KVM_IRQCHIP_IOAPIC:
295*4882a593Smuzhiyun 			if (ue->u.irqchip.pin >= KVM_IOAPIC_NUM_PINS)
296*4882a593Smuzhiyun 				return -EINVAL;
297*4882a593Smuzhiyun 			e->set = kvm_set_ioapic_irq;
298*4882a593Smuzhiyun 			break;
299*4882a593Smuzhiyun 		default:
300*4882a593Smuzhiyun 			return -EINVAL;
301*4882a593Smuzhiyun 		}
302*4882a593Smuzhiyun 		e->irqchip.irqchip = ue->u.irqchip.irqchip;
303*4882a593Smuzhiyun 		break;
304*4882a593Smuzhiyun 	case KVM_IRQ_ROUTING_MSI:
305*4882a593Smuzhiyun 		e->set = kvm_set_msi;
306*4882a593Smuzhiyun 		e->msi.address_lo = ue->u.msi.address_lo;
307*4882a593Smuzhiyun 		e->msi.address_hi = ue->u.msi.address_hi;
308*4882a593Smuzhiyun 		e->msi.data = ue->u.msi.data;
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 		if (kvm_msi_route_invalid(kvm, e))
311*4882a593Smuzhiyun 			return -EINVAL;
312*4882a593Smuzhiyun 		break;
313*4882a593Smuzhiyun 	case KVM_IRQ_ROUTING_HV_SINT:
314*4882a593Smuzhiyun 		e->set = kvm_hv_set_sint;
315*4882a593Smuzhiyun 		e->hv_sint.vcpu = ue->u.hv_sint.vcpu;
316*4882a593Smuzhiyun 		e->hv_sint.sint = ue->u.hv_sint.sint;
317*4882a593Smuzhiyun 		break;
318*4882a593Smuzhiyun 	default:
319*4882a593Smuzhiyun 		return -EINVAL;
320*4882a593Smuzhiyun 	}
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	return 0;
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun 
kvm_intr_is_single_vcpu(struct kvm * kvm,struct kvm_lapic_irq * irq,struct kvm_vcpu ** dest_vcpu)325*4882a593Smuzhiyun bool kvm_intr_is_single_vcpu(struct kvm *kvm, struct kvm_lapic_irq *irq,
326*4882a593Smuzhiyun 			     struct kvm_vcpu **dest_vcpu)
327*4882a593Smuzhiyun {
328*4882a593Smuzhiyun 	int i, r = 0;
329*4882a593Smuzhiyun 	struct kvm_vcpu *vcpu;
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	if (kvm_intr_is_single_vcpu_fast(kvm, irq, dest_vcpu))
332*4882a593Smuzhiyun 		return true;
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	kvm_for_each_vcpu(i, vcpu, kvm) {
335*4882a593Smuzhiyun 		if (!kvm_apic_present(vcpu))
336*4882a593Smuzhiyun 			continue;
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 		if (!kvm_apic_match_dest(vcpu, NULL, irq->shorthand,
339*4882a593Smuzhiyun 					irq->dest_id, irq->dest_mode))
340*4882a593Smuzhiyun 			continue;
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 		if (++r == 2)
343*4882a593Smuzhiyun 			return false;
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 		*dest_vcpu = vcpu;
346*4882a593Smuzhiyun 	}
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	return r == 1;
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(kvm_intr_is_single_vcpu);
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun #define IOAPIC_ROUTING_ENTRY(irq) \
353*4882a593Smuzhiyun 	{ .gsi = irq, .type = KVM_IRQ_ROUTING_IRQCHIP,	\
354*4882a593Smuzhiyun 	  .u.irqchip = { .irqchip = KVM_IRQCHIP_IOAPIC, .pin = (irq) } }
355*4882a593Smuzhiyun #define ROUTING_ENTRY1(irq) IOAPIC_ROUTING_ENTRY(irq)
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun #define PIC_ROUTING_ENTRY(irq) \
358*4882a593Smuzhiyun 	{ .gsi = irq, .type = KVM_IRQ_ROUTING_IRQCHIP,	\
359*4882a593Smuzhiyun 	  .u.irqchip = { .irqchip = SELECT_PIC(irq), .pin = (irq) % 8 } }
360*4882a593Smuzhiyun #define ROUTING_ENTRY2(irq) \
361*4882a593Smuzhiyun 	IOAPIC_ROUTING_ENTRY(irq), PIC_ROUTING_ENTRY(irq)
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun static const struct kvm_irq_routing_entry default_routing[] = {
364*4882a593Smuzhiyun 	ROUTING_ENTRY2(0), ROUTING_ENTRY2(1),
365*4882a593Smuzhiyun 	ROUTING_ENTRY2(2), ROUTING_ENTRY2(3),
366*4882a593Smuzhiyun 	ROUTING_ENTRY2(4), ROUTING_ENTRY2(5),
367*4882a593Smuzhiyun 	ROUTING_ENTRY2(6), ROUTING_ENTRY2(7),
368*4882a593Smuzhiyun 	ROUTING_ENTRY2(8), ROUTING_ENTRY2(9),
369*4882a593Smuzhiyun 	ROUTING_ENTRY2(10), ROUTING_ENTRY2(11),
370*4882a593Smuzhiyun 	ROUTING_ENTRY2(12), ROUTING_ENTRY2(13),
371*4882a593Smuzhiyun 	ROUTING_ENTRY2(14), ROUTING_ENTRY2(15),
372*4882a593Smuzhiyun 	ROUTING_ENTRY1(16), ROUTING_ENTRY1(17),
373*4882a593Smuzhiyun 	ROUTING_ENTRY1(18), ROUTING_ENTRY1(19),
374*4882a593Smuzhiyun 	ROUTING_ENTRY1(20), ROUTING_ENTRY1(21),
375*4882a593Smuzhiyun 	ROUTING_ENTRY1(22), ROUTING_ENTRY1(23),
376*4882a593Smuzhiyun };
377*4882a593Smuzhiyun 
kvm_setup_default_irq_routing(struct kvm * kvm)378*4882a593Smuzhiyun int kvm_setup_default_irq_routing(struct kvm *kvm)
379*4882a593Smuzhiyun {
380*4882a593Smuzhiyun 	return kvm_set_irq_routing(kvm, default_routing,
381*4882a593Smuzhiyun 				   ARRAY_SIZE(default_routing), 0);
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun static const struct kvm_irq_routing_entry empty_routing[] = {};
385*4882a593Smuzhiyun 
kvm_setup_empty_irq_routing(struct kvm * kvm)386*4882a593Smuzhiyun int kvm_setup_empty_irq_routing(struct kvm *kvm)
387*4882a593Smuzhiyun {
388*4882a593Smuzhiyun 	return kvm_set_irq_routing(kvm, empty_routing, 0, 0);
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun 
kvm_arch_post_irq_routing_update(struct kvm * kvm)391*4882a593Smuzhiyun void kvm_arch_post_irq_routing_update(struct kvm *kvm)
392*4882a593Smuzhiyun {
393*4882a593Smuzhiyun 	if (!irqchip_split(kvm))
394*4882a593Smuzhiyun 		return;
395*4882a593Smuzhiyun 	kvm_make_scan_ioapic_request(kvm);
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun 
kvm_scan_ioapic_routes(struct kvm_vcpu * vcpu,ulong * ioapic_handled_vectors)398*4882a593Smuzhiyun void kvm_scan_ioapic_routes(struct kvm_vcpu *vcpu,
399*4882a593Smuzhiyun 			    ulong *ioapic_handled_vectors)
400*4882a593Smuzhiyun {
401*4882a593Smuzhiyun 	struct kvm *kvm = vcpu->kvm;
402*4882a593Smuzhiyun 	struct kvm_kernel_irq_routing_entry *entry;
403*4882a593Smuzhiyun 	struct kvm_irq_routing_table *table;
404*4882a593Smuzhiyun 	u32 i, nr_ioapic_pins;
405*4882a593Smuzhiyun 	int idx;
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	idx = srcu_read_lock(&kvm->irq_srcu);
408*4882a593Smuzhiyun 	table = srcu_dereference(kvm->irq_routing, &kvm->irq_srcu);
409*4882a593Smuzhiyun 	nr_ioapic_pins = min_t(u32, table->nr_rt_entries,
410*4882a593Smuzhiyun 			       kvm->arch.nr_reserved_ioapic_pins);
411*4882a593Smuzhiyun 	for (i = 0; i < nr_ioapic_pins; ++i) {
412*4882a593Smuzhiyun 		hlist_for_each_entry(entry, &table->map[i], link) {
413*4882a593Smuzhiyun 			struct kvm_lapic_irq irq;
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 			if (entry->type != KVM_IRQ_ROUTING_MSI)
416*4882a593Smuzhiyun 				continue;
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 			kvm_set_msi_irq(vcpu->kvm, entry, &irq);
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 			if (irq.trig_mode &&
421*4882a593Smuzhiyun 			    kvm_apic_match_dest(vcpu, NULL, APIC_DEST_NOSHORT,
422*4882a593Smuzhiyun 						irq.dest_id, irq.dest_mode))
423*4882a593Smuzhiyun 				__set_bit(irq.vector, ioapic_handled_vectors);
424*4882a593Smuzhiyun 		}
425*4882a593Smuzhiyun 	}
426*4882a593Smuzhiyun 	srcu_read_unlock(&kvm->irq_srcu, idx);
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun 
kvm_arch_irq_routing_update(struct kvm * kvm)429*4882a593Smuzhiyun void kvm_arch_irq_routing_update(struct kvm *kvm)
430*4882a593Smuzhiyun {
431*4882a593Smuzhiyun 	kvm_hv_irq_routing_update(kvm);
432*4882a593Smuzhiyun }
433