1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun #ifndef _ASM_X86_XOR_32_H
3*4882a593Smuzhiyun #define _ASM_X86_XOR_32_H
4*4882a593Smuzhiyun
5*4882a593Smuzhiyun /*
6*4882a593Smuzhiyun * Optimized RAID-5 checksumming functions for MMX.
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun /*
10*4882a593Smuzhiyun * High-speed RAID5 checksumming functions utilizing MMX instructions.
11*4882a593Smuzhiyun * Copyright (C) 1998 Ingo Molnar.
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #define LD(x, y) " movq 8*("#x")(%1), %%mm"#y" ;\n"
15*4882a593Smuzhiyun #define ST(x, y) " movq %%mm"#y", 8*("#x")(%1) ;\n"
16*4882a593Smuzhiyun #define XO1(x, y) " pxor 8*("#x")(%2), %%mm"#y" ;\n"
17*4882a593Smuzhiyun #define XO2(x, y) " pxor 8*("#x")(%3), %%mm"#y" ;\n"
18*4882a593Smuzhiyun #define XO3(x, y) " pxor 8*("#x")(%4), %%mm"#y" ;\n"
19*4882a593Smuzhiyun #define XO4(x, y) " pxor 8*("#x")(%5), %%mm"#y" ;\n"
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #include <asm/fpu/api.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun static void
xor_pII_mmx_2(unsigned long bytes,unsigned long * p1,unsigned long * p2)24*4882a593Smuzhiyun xor_pII_mmx_2(unsigned long bytes, unsigned long *p1, unsigned long *p2)
25*4882a593Smuzhiyun {
26*4882a593Smuzhiyun unsigned long lines = bytes >> 7;
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun kernel_fpu_begin();
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun asm volatile(
31*4882a593Smuzhiyun #undef BLOCK
32*4882a593Smuzhiyun #define BLOCK(i) \
33*4882a593Smuzhiyun LD(i, 0) \
34*4882a593Smuzhiyun LD(i + 1, 1) \
35*4882a593Smuzhiyun LD(i + 2, 2) \
36*4882a593Smuzhiyun LD(i + 3, 3) \
37*4882a593Smuzhiyun XO1(i, 0) \
38*4882a593Smuzhiyun ST(i, 0) \
39*4882a593Smuzhiyun XO1(i+1, 1) \
40*4882a593Smuzhiyun ST(i+1, 1) \
41*4882a593Smuzhiyun XO1(i + 2, 2) \
42*4882a593Smuzhiyun ST(i + 2, 2) \
43*4882a593Smuzhiyun XO1(i + 3, 3) \
44*4882a593Smuzhiyun ST(i + 3, 3)
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun " .align 32 ;\n"
47*4882a593Smuzhiyun " 1: ;\n"
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun BLOCK(0)
50*4882a593Smuzhiyun BLOCK(4)
51*4882a593Smuzhiyun BLOCK(8)
52*4882a593Smuzhiyun BLOCK(12)
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun " addl $128, %1 ;\n"
55*4882a593Smuzhiyun " addl $128, %2 ;\n"
56*4882a593Smuzhiyun " decl %0 ;\n"
57*4882a593Smuzhiyun " jnz 1b ;\n"
58*4882a593Smuzhiyun : "+r" (lines),
59*4882a593Smuzhiyun "+r" (p1), "+r" (p2)
60*4882a593Smuzhiyun :
61*4882a593Smuzhiyun : "memory");
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun kernel_fpu_end();
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun static void
xor_pII_mmx_3(unsigned long bytes,unsigned long * p1,unsigned long * p2,unsigned long * p3)67*4882a593Smuzhiyun xor_pII_mmx_3(unsigned long bytes, unsigned long *p1, unsigned long *p2,
68*4882a593Smuzhiyun unsigned long *p3)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun unsigned long lines = bytes >> 7;
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun kernel_fpu_begin();
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun asm volatile(
75*4882a593Smuzhiyun #undef BLOCK
76*4882a593Smuzhiyun #define BLOCK(i) \
77*4882a593Smuzhiyun LD(i, 0) \
78*4882a593Smuzhiyun LD(i + 1, 1) \
79*4882a593Smuzhiyun LD(i + 2, 2) \
80*4882a593Smuzhiyun LD(i + 3, 3) \
81*4882a593Smuzhiyun XO1(i, 0) \
82*4882a593Smuzhiyun XO1(i + 1, 1) \
83*4882a593Smuzhiyun XO1(i + 2, 2) \
84*4882a593Smuzhiyun XO1(i + 3, 3) \
85*4882a593Smuzhiyun XO2(i, 0) \
86*4882a593Smuzhiyun ST(i, 0) \
87*4882a593Smuzhiyun XO2(i + 1, 1) \
88*4882a593Smuzhiyun ST(i + 1, 1) \
89*4882a593Smuzhiyun XO2(i + 2, 2) \
90*4882a593Smuzhiyun ST(i + 2, 2) \
91*4882a593Smuzhiyun XO2(i + 3, 3) \
92*4882a593Smuzhiyun ST(i + 3, 3)
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun " .align 32 ;\n"
95*4882a593Smuzhiyun " 1: ;\n"
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun BLOCK(0)
98*4882a593Smuzhiyun BLOCK(4)
99*4882a593Smuzhiyun BLOCK(8)
100*4882a593Smuzhiyun BLOCK(12)
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun " addl $128, %1 ;\n"
103*4882a593Smuzhiyun " addl $128, %2 ;\n"
104*4882a593Smuzhiyun " addl $128, %3 ;\n"
105*4882a593Smuzhiyun " decl %0 ;\n"
106*4882a593Smuzhiyun " jnz 1b ;\n"
107*4882a593Smuzhiyun : "+r" (lines),
108*4882a593Smuzhiyun "+r" (p1), "+r" (p2), "+r" (p3)
109*4882a593Smuzhiyun :
110*4882a593Smuzhiyun : "memory");
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun kernel_fpu_end();
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun static void
xor_pII_mmx_4(unsigned long bytes,unsigned long * p1,unsigned long * p2,unsigned long * p3,unsigned long * p4)116*4882a593Smuzhiyun xor_pII_mmx_4(unsigned long bytes, unsigned long *p1, unsigned long *p2,
117*4882a593Smuzhiyun unsigned long *p3, unsigned long *p4)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun unsigned long lines = bytes >> 7;
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun kernel_fpu_begin();
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun asm volatile(
124*4882a593Smuzhiyun #undef BLOCK
125*4882a593Smuzhiyun #define BLOCK(i) \
126*4882a593Smuzhiyun LD(i, 0) \
127*4882a593Smuzhiyun LD(i + 1, 1) \
128*4882a593Smuzhiyun LD(i + 2, 2) \
129*4882a593Smuzhiyun LD(i + 3, 3) \
130*4882a593Smuzhiyun XO1(i, 0) \
131*4882a593Smuzhiyun XO1(i + 1, 1) \
132*4882a593Smuzhiyun XO1(i + 2, 2) \
133*4882a593Smuzhiyun XO1(i + 3, 3) \
134*4882a593Smuzhiyun XO2(i, 0) \
135*4882a593Smuzhiyun XO2(i + 1, 1) \
136*4882a593Smuzhiyun XO2(i + 2, 2) \
137*4882a593Smuzhiyun XO2(i + 3, 3) \
138*4882a593Smuzhiyun XO3(i, 0) \
139*4882a593Smuzhiyun ST(i, 0) \
140*4882a593Smuzhiyun XO3(i + 1, 1) \
141*4882a593Smuzhiyun ST(i + 1, 1) \
142*4882a593Smuzhiyun XO3(i + 2, 2) \
143*4882a593Smuzhiyun ST(i + 2, 2) \
144*4882a593Smuzhiyun XO3(i + 3, 3) \
145*4882a593Smuzhiyun ST(i + 3, 3)
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun " .align 32 ;\n"
148*4882a593Smuzhiyun " 1: ;\n"
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun BLOCK(0)
151*4882a593Smuzhiyun BLOCK(4)
152*4882a593Smuzhiyun BLOCK(8)
153*4882a593Smuzhiyun BLOCK(12)
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun " addl $128, %1 ;\n"
156*4882a593Smuzhiyun " addl $128, %2 ;\n"
157*4882a593Smuzhiyun " addl $128, %3 ;\n"
158*4882a593Smuzhiyun " addl $128, %4 ;\n"
159*4882a593Smuzhiyun " decl %0 ;\n"
160*4882a593Smuzhiyun " jnz 1b ;\n"
161*4882a593Smuzhiyun : "+r" (lines),
162*4882a593Smuzhiyun "+r" (p1), "+r" (p2), "+r" (p3), "+r" (p4)
163*4882a593Smuzhiyun :
164*4882a593Smuzhiyun : "memory");
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun kernel_fpu_end();
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun static void
xor_pII_mmx_5(unsigned long bytes,unsigned long * p1,unsigned long * p2,unsigned long * p3,unsigned long * p4,unsigned long * p5)171*4882a593Smuzhiyun xor_pII_mmx_5(unsigned long bytes, unsigned long *p1, unsigned long *p2,
172*4882a593Smuzhiyun unsigned long *p3, unsigned long *p4, unsigned long *p5)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun unsigned long lines = bytes >> 7;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun kernel_fpu_begin();
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun /* Make sure GCC forgets anything it knows about p4 or p5,
179*4882a593Smuzhiyun such that it won't pass to the asm volatile below a
180*4882a593Smuzhiyun register that is shared with any other variable. That's
181*4882a593Smuzhiyun because we modify p4 and p5 there, but we can't mark them
182*4882a593Smuzhiyun as read/write, otherwise we'd overflow the 10-asm-operands
183*4882a593Smuzhiyun limit of GCC < 3.1. */
184*4882a593Smuzhiyun asm("" : "+r" (p4), "+r" (p5));
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun asm volatile(
187*4882a593Smuzhiyun #undef BLOCK
188*4882a593Smuzhiyun #define BLOCK(i) \
189*4882a593Smuzhiyun LD(i, 0) \
190*4882a593Smuzhiyun LD(i + 1, 1) \
191*4882a593Smuzhiyun LD(i + 2, 2) \
192*4882a593Smuzhiyun LD(i + 3, 3) \
193*4882a593Smuzhiyun XO1(i, 0) \
194*4882a593Smuzhiyun XO1(i + 1, 1) \
195*4882a593Smuzhiyun XO1(i + 2, 2) \
196*4882a593Smuzhiyun XO1(i + 3, 3) \
197*4882a593Smuzhiyun XO2(i, 0) \
198*4882a593Smuzhiyun XO2(i + 1, 1) \
199*4882a593Smuzhiyun XO2(i + 2, 2) \
200*4882a593Smuzhiyun XO2(i + 3, 3) \
201*4882a593Smuzhiyun XO3(i, 0) \
202*4882a593Smuzhiyun XO3(i + 1, 1) \
203*4882a593Smuzhiyun XO3(i + 2, 2) \
204*4882a593Smuzhiyun XO3(i + 3, 3) \
205*4882a593Smuzhiyun XO4(i, 0) \
206*4882a593Smuzhiyun ST(i, 0) \
207*4882a593Smuzhiyun XO4(i + 1, 1) \
208*4882a593Smuzhiyun ST(i + 1, 1) \
209*4882a593Smuzhiyun XO4(i + 2, 2) \
210*4882a593Smuzhiyun ST(i + 2, 2) \
211*4882a593Smuzhiyun XO4(i + 3, 3) \
212*4882a593Smuzhiyun ST(i + 3, 3)
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun " .align 32 ;\n"
215*4882a593Smuzhiyun " 1: ;\n"
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun BLOCK(0)
218*4882a593Smuzhiyun BLOCK(4)
219*4882a593Smuzhiyun BLOCK(8)
220*4882a593Smuzhiyun BLOCK(12)
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun " addl $128, %1 ;\n"
223*4882a593Smuzhiyun " addl $128, %2 ;\n"
224*4882a593Smuzhiyun " addl $128, %3 ;\n"
225*4882a593Smuzhiyun " addl $128, %4 ;\n"
226*4882a593Smuzhiyun " addl $128, %5 ;\n"
227*4882a593Smuzhiyun " decl %0 ;\n"
228*4882a593Smuzhiyun " jnz 1b ;\n"
229*4882a593Smuzhiyun : "+r" (lines),
230*4882a593Smuzhiyun "+r" (p1), "+r" (p2), "+r" (p3)
231*4882a593Smuzhiyun : "r" (p4), "r" (p5)
232*4882a593Smuzhiyun : "memory");
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun /* p4 and p5 were modified, and now the variables are dead.
235*4882a593Smuzhiyun Clobber them just to be sure nobody does something stupid
236*4882a593Smuzhiyun like assuming they have some legal value. */
237*4882a593Smuzhiyun asm("" : "=r" (p4), "=r" (p5));
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun kernel_fpu_end();
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun #undef LD
243*4882a593Smuzhiyun #undef XO1
244*4882a593Smuzhiyun #undef XO2
245*4882a593Smuzhiyun #undef XO3
246*4882a593Smuzhiyun #undef XO4
247*4882a593Smuzhiyun #undef ST
248*4882a593Smuzhiyun #undef BLOCK
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun static void
xor_p5_mmx_2(unsigned long bytes,unsigned long * p1,unsigned long * p2)251*4882a593Smuzhiyun xor_p5_mmx_2(unsigned long bytes, unsigned long *p1, unsigned long *p2)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun unsigned long lines = bytes >> 6;
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun kernel_fpu_begin();
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun asm volatile(
258*4882a593Smuzhiyun " .align 32 ;\n"
259*4882a593Smuzhiyun " 1: ;\n"
260*4882a593Smuzhiyun " movq (%1), %%mm0 ;\n"
261*4882a593Smuzhiyun " movq 8(%1), %%mm1 ;\n"
262*4882a593Smuzhiyun " pxor (%2), %%mm0 ;\n"
263*4882a593Smuzhiyun " movq 16(%1), %%mm2 ;\n"
264*4882a593Smuzhiyun " movq %%mm0, (%1) ;\n"
265*4882a593Smuzhiyun " pxor 8(%2), %%mm1 ;\n"
266*4882a593Smuzhiyun " movq 24(%1), %%mm3 ;\n"
267*4882a593Smuzhiyun " movq %%mm1, 8(%1) ;\n"
268*4882a593Smuzhiyun " pxor 16(%2), %%mm2 ;\n"
269*4882a593Smuzhiyun " movq 32(%1), %%mm4 ;\n"
270*4882a593Smuzhiyun " movq %%mm2, 16(%1) ;\n"
271*4882a593Smuzhiyun " pxor 24(%2), %%mm3 ;\n"
272*4882a593Smuzhiyun " movq 40(%1), %%mm5 ;\n"
273*4882a593Smuzhiyun " movq %%mm3, 24(%1) ;\n"
274*4882a593Smuzhiyun " pxor 32(%2), %%mm4 ;\n"
275*4882a593Smuzhiyun " movq 48(%1), %%mm6 ;\n"
276*4882a593Smuzhiyun " movq %%mm4, 32(%1) ;\n"
277*4882a593Smuzhiyun " pxor 40(%2), %%mm5 ;\n"
278*4882a593Smuzhiyun " movq 56(%1), %%mm7 ;\n"
279*4882a593Smuzhiyun " movq %%mm5, 40(%1) ;\n"
280*4882a593Smuzhiyun " pxor 48(%2), %%mm6 ;\n"
281*4882a593Smuzhiyun " pxor 56(%2), %%mm7 ;\n"
282*4882a593Smuzhiyun " movq %%mm6, 48(%1) ;\n"
283*4882a593Smuzhiyun " movq %%mm7, 56(%1) ;\n"
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun " addl $64, %1 ;\n"
286*4882a593Smuzhiyun " addl $64, %2 ;\n"
287*4882a593Smuzhiyun " decl %0 ;\n"
288*4882a593Smuzhiyun " jnz 1b ;\n"
289*4882a593Smuzhiyun : "+r" (lines),
290*4882a593Smuzhiyun "+r" (p1), "+r" (p2)
291*4882a593Smuzhiyun :
292*4882a593Smuzhiyun : "memory");
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun kernel_fpu_end();
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun static void
xor_p5_mmx_3(unsigned long bytes,unsigned long * p1,unsigned long * p2,unsigned long * p3)298*4882a593Smuzhiyun xor_p5_mmx_3(unsigned long bytes, unsigned long *p1, unsigned long *p2,
299*4882a593Smuzhiyun unsigned long *p3)
300*4882a593Smuzhiyun {
301*4882a593Smuzhiyun unsigned long lines = bytes >> 6;
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun kernel_fpu_begin();
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun asm volatile(
306*4882a593Smuzhiyun " .align 32,0x90 ;\n"
307*4882a593Smuzhiyun " 1: ;\n"
308*4882a593Smuzhiyun " movq (%1), %%mm0 ;\n"
309*4882a593Smuzhiyun " movq 8(%1), %%mm1 ;\n"
310*4882a593Smuzhiyun " pxor (%2), %%mm0 ;\n"
311*4882a593Smuzhiyun " movq 16(%1), %%mm2 ;\n"
312*4882a593Smuzhiyun " pxor 8(%2), %%mm1 ;\n"
313*4882a593Smuzhiyun " pxor (%3), %%mm0 ;\n"
314*4882a593Smuzhiyun " pxor 16(%2), %%mm2 ;\n"
315*4882a593Smuzhiyun " movq %%mm0, (%1) ;\n"
316*4882a593Smuzhiyun " pxor 8(%3), %%mm1 ;\n"
317*4882a593Smuzhiyun " pxor 16(%3), %%mm2 ;\n"
318*4882a593Smuzhiyun " movq 24(%1), %%mm3 ;\n"
319*4882a593Smuzhiyun " movq %%mm1, 8(%1) ;\n"
320*4882a593Smuzhiyun " movq 32(%1), %%mm4 ;\n"
321*4882a593Smuzhiyun " movq 40(%1), %%mm5 ;\n"
322*4882a593Smuzhiyun " pxor 24(%2), %%mm3 ;\n"
323*4882a593Smuzhiyun " movq %%mm2, 16(%1) ;\n"
324*4882a593Smuzhiyun " pxor 32(%2), %%mm4 ;\n"
325*4882a593Smuzhiyun " pxor 24(%3), %%mm3 ;\n"
326*4882a593Smuzhiyun " pxor 40(%2), %%mm5 ;\n"
327*4882a593Smuzhiyun " movq %%mm3, 24(%1) ;\n"
328*4882a593Smuzhiyun " pxor 32(%3), %%mm4 ;\n"
329*4882a593Smuzhiyun " pxor 40(%3), %%mm5 ;\n"
330*4882a593Smuzhiyun " movq 48(%1), %%mm6 ;\n"
331*4882a593Smuzhiyun " movq %%mm4, 32(%1) ;\n"
332*4882a593Smuzhiyun " movq 56(%1), %%mm7 ;\n"
333*4882a593Smuzhiyun " pxor 48(%2), %%mm6 ;\n"
334*4882a593Smuzhiyun " movq %%mm5, 40(%1) ;\n"
335*4882a593Smuzhiyun " pxor 56(%2), %%mm7 ;\n"
336*4882a593Smuzhiyun " pxor 48(%3), %%mm6 ;\n"
337*4882a593Smuzhiyun " pxor 56(%3), %%mm7 ;\n"
338*4882a593Smuzhiyun " movq %%mm6, 48(%1) ;\n"
339*4882a593Smuzhiyun " movq %%mm7, 56(%1) ;\n"
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun " addl $64, %1 ;\n"
342*4882a593Smuzhiyun " addl $64, %2 ;\n"
343*4882a593Smuzhiyun " addl $64, %3 ;\n"
344*4882a593Smuzhiyun " decl %0 ;\n"
345*4882a593Smuzhiyun " jnz 1b ;\n"
346*4882a593Smuzhiyun : "+r" (lines),
347*4882a593Smuzhiyun "+r" (p1), "+r" (p2), "+r" (p3)
348*4882a593Smuzhiyun :
349*4882a593Smuzhiyun : "memory" );
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun kernel_fpu_end();
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun static void
xor_p5_mmx_4(unsigned long bytes,unsigned long * p1,unsigned long * p2,unsigned long * p3,unsigned long * p4)355*4882a593Smuzhiyun xor_p5_mmx_4(unsigned long bytes, unsigned long *p1, unsigned long *p2,
356*4882a593Smuzhiyun unsigned long *p3, unsigned long *p4)
357*4882a593Smuzhiyun {
358*4882a593Smuzhiyun unsigned long lines = bytes >> 6;
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun kernel_fpu_begin();
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun asm volatile(
363*4882a593Smuzhiyun " .align 32,0x90 ;\n"
364*4882a593Smuzhiyun " 1: ;\n"
365*4882a593Smuzhiyun " movq (%1), %%mm0 ;\n"
366*4882a593Smuzhiyun " movq 8(%1), %%mm1 ;\n"
367*4882a593Smuzhiyun " pxor (%2), %%mm0 ;\n"
368*4882a593Smuzhiyun " movq 16(%1), %%mm2 ;\n"
369*4882a593Smuzhiyun " pxor 8(%2), %%mm1 ;\n"
370*4882a593Smuzhiyun " pxor (%3), %%mm0 ;\n"
371*4882a593Smuzhiyun " pxor 16(%2), %%mm2 ;\n"
372*4882a593Smuzhiyun " pxor 8(%3), %%mm1 ;\n"
373*4882a593Smuzhiyun " pxor (%4), %%mm0 ;\n"
374*4882a593Smuzhiyun " movq 24(%1), %%mm3 ;\n"
375*4882a593Smuzhiyun " pxor 16(%3), %%mm2 ;\n"
376*4882a593Smuzhiyun " pxor 8(%4), %%mm1 ;\n"
377*4882a593Smuzhiyun " movq %%mm0, (%1) ;\n"
378*4882a593Smuzhiyun " movq 32(%1), %%mm4 ;\n"
379*4882a593Smuzhiyun " pxor 24(%2), %%mm3 ;\n"
380*4882a593Smuzhiyun " pxor 16(%4), %%mm2 ;\n"
381*4882a593Smuzhiyun " movq %%mm1, 8(%1) ;\n"
382*4882a593Smuzhiyun " movq 40(%1), %%mm5 ;\n"
383*4882a593Smuzhiyun " pxor 32(%2), %%mm4 ;\n"
384*4882a593Smuzhiyun " pxor 24(%3), %%mm3 ;\n"
385*4882a593Smuzhiyun " movq %%mm2, 16(%1) ;\n"
386*4882a593Smuzhiyun " pxor 40(%2), %%mm5 ;\n"
387*4882a593Smuzhiyun " pxor 32(%3), %%mm4 ;\n"
388*4882a593Smuzhiyun " pxor 24(%4), %%mm3 ;\n"
389*4882a593Smuzhiyun " movq %%mm3, 24(%1) ;\n"
390*4882a593Smuzhiyun " movq 56(%1), %%mm7 ;\n"
391*4882a593Smuzhiyun " movq 48(%1), %%mm6 ;\n"
392*4882a593Smuzhiyun " pxor 40(%3), %%mm5 ;\n"
393*4882a593Smuzhiyun " pxor 32(%4), %%mm4 ;\n"
394*4882a593Smuzhiyun " pxor 48(%2), %%mm6 ;\n"
395*4882a593Smuzhiyun " movq %%mm4, 32(%1) ;\n"
396*4882a593Smuzhiyun " pxor 56(%2), %%mm7 ;\n"
397*4882a593Smuzhiyun " pxor 40(%4), %%mm5 ;\n"
398*4882a593Smuzhiyun " pxor 48(%3), %%mm6 ;\n"
399*4882a593Smuzhiyun " pxor 56(%3), %%mm7 ;\n"
400*4882a593Smuzhiyun " movq %%mm5, 40(%1) ;\n"
401*4882a593Smuzhiyun " pxor 48(%4), %%mm6 ;\n"
402*4882a593Smuzhiyun " pxor 56(%4), %%mm7 ;\n"
403*4882a593Smuzhiyun " movq %%mm6, 48(%1) ;\n"
404*4882a593Smuzhiyun " movq %%mm7, 56(%1) ;\n"
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun " addl $64, %1 ;\n"
407*4882a593Smuzhiyun " addl $64, %2 ;\n"
408*4882a593Smuzhiyun " addl $64, %3 ;\n"
409*4882a593Smuzhiyun " addl $64, %4 ;\n"
410*4882a593Smuzhiyun " decl %0 ;\n"
411*4882a593Smuzhiyun " jnz 1b ;\n"
412*4882a593Smuzhiyun : "+r" (lines),
413*4882a593Smuzhiyun "+r" (p1), "+r" (p2), "+r" (p3), "+r" (p4)
414*4882a593Smuzhiyun :
415*4882a593Smuzhiyun : "memory");
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun kernel_fpu_end();
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun static void
xor_p5_mmx_5(unsigned long bytes,unsigned long * p1,unsigned long * p2,unsigned long * p3,unsigned long * p4,unsigned long * p5)421*4882a593Smuzhiyun xor_p5_mmx_5(unsigned long bytes, unsigned long *p1, unsigned long *p2,
422*4882a593Smuzhiyun unsigned long *p3, unsigned long *p4, unsigned long *p5)
423*4882a593Smuzhiyun {
424*4882a593Smuzhiyun unsigned long lines = bytes >> 6;
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun kernel_fpu_begin();
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun /* Make sure GCC forgets anything it knows about p4 or p5,
429*4882a593Smuzhiyun such that it won't pass to the asm volatile below a
430*4882a593Smuzhiyun register that is shared with any other variable. That's
431*4882a593Smuzhiyun because we modify p4 and p5 there, but we can't mark them
432*4882a593Smuzhiyun as read/write, otherwise we'd overflow the 10-asm-operands
433*4882a593Smuzhiyun limit of GCC < 3.1. */
434*4882a593Smuzhiyun asm("" : "+r" (p4), "+r" (p5));
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun asm volatile(
437*4882a593Smuzhiyun " .align 32,0x90 ;\n"
438*4882a593Smuzhiyun " 1: ;\n"
439*4882a593Smuzhiyun " movq (%1), %%mm0 ;\n"
440*4882a593Smuzhiyun " movq 8(%1), %%mm1 ;\n"
441*4882a593Smuzhiyun " pxor (%2), %%mm0 ;\n"
442*4882a593Smuzhiyun " pxor 8(%2), %%mm1 ;\n"
443*4882a593Smuzhiyun " movq 16(%1), %%mm2 ;\n"
444*4882a593Smuzhiyun " pxor (%3), %%mm0 ;\n"
445*4882a593Smuzhiyun " pxor 8(%3), %%mm1 ;\n"
446*4882a593Smuzhiyun " pxor 16(%2), %%mm2 ;\n"
447*4882a593Smuzhiyun " pxor (%4), %%mm0 ;\n"
448*4882a593Smuzhiyun " pxor 8(%4), %%mm1 ;\n"
449*4882a593Smuzhiyun " pxor 16(%3), %%mm2 ;\n"
450*4882a593Smuzhiyun " movq 24(%1), %%mm3 ;\n"
451*4882a593Smuzhiyun " pxor (%5), %%mm0 ;\n"
452*4882a593Smuzhiyun " pxor 8(%5), %%mm1 ;\n"
453*4882a593Smuzhiyun " movq %%mm0, (%1) ;\n"
454*4882a593Smuzhiyun " pxor 16(%4), %%mm2 ;\n"
455*4882a593Smuzhiyun " pxor 24(%2), %%mm3 ;\n"
456*4882a593Smuzhiyun " movq %%mm1, 8(%1) ;\n"
457*4882a593Smuzhiyun " pxor 16(%5), %%mm2 ;\n"
458*4882a593Smuzhiyun " pxor 24(%3), %%mm3 ;\n"
459*4882a593Smuzhiyun " movq 32(%1), %%mm4 ;\n"
460*4882a593Smuzhiyun " movq %%mm2, 16(%1) ;\n"
461*4882a593Smuzhiyun " pxor 24(%4), %%mm3 ;\n"
462*4882a593Smuzhiyun " pxor 32(%2), %%mm4 ;\n"
463*4882a593Smuzhiyun " movq 40(%1), %%mm5 ;\n"
464*4882a593Smuzhiyun " pxor 24(%5), %%mm3 ;\n"
465*4882a593Smuzhiyun " pxor 32(%3), %%mm4 ;\n"
466*4882a593Smuzhiyun " pxor 40(%2), %%mm5 ;\n"
467*4882a593Smuzhiyun " movq %%mm3, 24(%1) ;\n"
468*4882a593Smuzhiyun " pxor 32(%4), %%mm4 ;\n"
469*4882a593Smuzhiyun " pxor 40(%3), %%mm5 ;\n"
470*4882a593Smuzhiyun " movq 48(%1), %%mm6 ;\n"
471*4882a593Smuzhiyun " movq 56(%1), %%mm7 ;\n"
472*4882a593Smuzhiyun " pxor 32(%5), %%mm4 ;\n"
473*4882a593Smuzhiyun " pxor 40(%4), %%mm5 ;\n"
474*4882a593Smuzhiyun " pxor 48(%2), %%mm6 ;\n"
475*4882a593Smuzhiyun " pxor 56(%2), %%mm7 ;\n"
476*4882a593Smuzhiyun " movq %%mm4, 32(%1) ;\n"
477*4882a593Smuzhiyun " pxor 48(%3), %%mm6 ;\n"
478*4882a593Smuzhiyun " pxor 56(%3), %%mm7 ;\n"
479*4882a593Smuzhiyun " pxor 40(%5), %%mm5 ;\n"
480*4882a593Smuzhiyun " pxor 48(%4), %%mm6 ;\n"
481*4882a593Smuzhiyun " pxor 56(%4), %%mm7 ;\n"
482*4882a593Smuzhiyun " movq %%mm5, 40(%1) ;\n"
483*4882a593Smuzhiyun " pxor 48(%5), %%mm6 ;\n"
484*4882a593Smuzhiyun " pxor 56(%5), %%mm7 ;\n"
485*4882a593Smuzhiyun " movq %%mm6, 48(%1) ;\n"
486*4882a593Smuzhiyun " movq %%mm7, 56(%1) ;\n"
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun " addl $64, %1 ;\n"
489*4882a593Smuzhiyun " addl $64, %2 ;\n"
490*4882a593Smuzhiyun " addl $64, %3 ;\n"
491*4882a593Smuzhiyun " addl $64, %4 ;\n"
492*4882a593Smuzhiyun " addl $64, %5 ;\n"
493*4882a593Smuzhiyun " decl %0 ;\n"
494*4882a593Smuzhiyun " jnz 1b ;\n"
495*4882a593Smuzhiyun : "+r" (lines),
496*4882a593Smuzhiyun "+r" (p1), "+r" (p2), "+r" (p3)
497*4882a593Smuzhiyun : "r" (p4), "r" (p5)
498*4882a593Smuzhiyun : "memory");
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun /* p4 and p5 were modified, and now the variables are dead.
501*4882a593Smuzhiyun Clobber them just to be sure nobody does something stupid
502*4882a593Smuzhiyun like assuming they have some legal value. */
503*4882a593Smuzhiyun asm("" : "=r" (p4), "=r" (p5));
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun kernel_fpu_end();
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun static struct xor_block_template xor_block_pII_mmx = {
509*4882a593Smuzhiyun .name = "pII_mmx",
510*4882a593Smuzhiyun .do_2 = xor_pII_mmx_2,
511*4882a593Smuzhiyun .do_3 = xor_pII_mmx_3,
512*4882a593Smuzhiyun .do_4 = xor_pII_mmx_4,
513*4882a593Smuzhiyun .do_5 = xor_pII_mmx_5,
514*4882a593Smuzhiyun };
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun static struct xor_block_template xor_block_p5_mmx = {
517*4882a593Smuzhiyun .name = "p5_mmx",
518*4882a593Smuzhiyun .do_2 = xor_p5_mmx_2,
519*4882a593Smuzhiyun .do_3 = xor_p5_mmx_3,
520*4882a593Smuzhiyun .do_4 = xor_p5_mmx_4,
521*4882a593Smuzhiyun .do_5 = xor_p5_mmx_5,
522*4882a593Smuzhiyun };
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun static struct xor_block_template xor_block_pIII_sse = {
525*4882a593Smuzhiyun .name = "pIII_sse",
526*4882a593Smuzhiyun .do_2 = xor_sse_2,
527*4882a593Smuzhiyun .do_3 = xor_sse_3,
528*4882a593Smuzhiyun .do_4 = xor_sse_4,
529*4882a593Smuzhiyun .do_5 = xor_sse_5,
530*4882a593Smuzhiyun };
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun /* Also try the AVX routines */
533*4882a593Smuzhiyun #include <asm/xor_avx.h>
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun /* Also try the generic routines. */
536*4882a593Smuzhiyun #include <asm-generic/xor.h>
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun /* We force the use of the SSE xor block because it can write around L2.
539*4882a593Smuzhiyun We may also be able to load into the L1 only depending on how the cpu
540*4882a593Smuzhiyun deals with a load to a line that is being prefetched. */
541*4882a593Smuzhiyun #undef XOR_TRY_TEMPLATES
542*4882a593Smuzhiyun #define XOR_TRY_TEMPLATES \
543*4882a593Smuzhiyun do { \
544*4882a593Smuzhiyun AVX_XOR_SPEED; \
545*4882a593Smuzhiyun if (boot_cpu_has(X86_FEATURE_XMM)) { \
546*4882a593Smuzhiyun xor_speed(&xor_block_pIII_sse); \
547*4882a593Smuzhiyun xor_speed(&xor_block_sse_pf64); \
548*4882a593Smuzhiyun } else if (boot_cpu_has(X86_FEATURE_MMX)) { \
549*4882a593Smuzhiyun xor_speed(&xor_block_pII_mmx); \
550*4882a593Smuzhiyun xor_speed(&xor_block_p5_mmx); \
551*4882a593Smuzhiyun } else { \
552*4882a593Smuzhiyun xor_speed(&xor_block_8regs); \
553*4882a593Smuzhiyun xor_speed(&xor_block_8regs_p); \
554*4882a593Smuzhiyun xor_speed(&xor_block_32regs); \
555*4882a593Smuzhiyun xor_speed(&xor_block_32regs_p); \
556*4882a593Smuzhiyun } \
557*4882a593Smuzhiyun } while (0)
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun #endif /* _ASM_X86_XOR_32_H */
560