1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * vmx.h: VMX Architecture related definitions
4*4882a593Smuzhiyun * Copyright (c) 2004, Intel Corporation.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * A few random additions are:
7*4882a593Smuzhiyun * Copyright (C) 2006 Qumranet
8*4882a593Smuzhiyun * Avi Kivity <avi@qumranet.com>
9*4882a593Smuzhiyun * Yaniv Kamay <yaniv@qumranet.com>
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun #ifndef VMX_H
12*4882a593Smuzhiyun #define VMX_H
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include <linux/bitops.h>
16*4882a593Smuzhiyun #include <linux/types.h>
17*4882a593Smuzhiyun #include <uapi/asm/vmx.h>
18*4882a593Smuzhiyun #include <asm/vmxfeatures.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #define VMCS_CONTROL_BIT(x) BIT(VMX_FEATURE_##x & 0x1f)
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun /*
23*4882a593Smuzhiyun * Definitions of Primary Processor-Based VM-Execution Controls.
24*4882a593Smuzhiyun */
25*4882a593Smuzhiyun #define CPU_BASED_INTR_WINDOW_EXITING VMCS_CONTROL_BIT(INTR_WINDOW_EXITING)
26*4882a593Smuzhiyun #define CPU_BASED_USE_TSC_OFFSETTING VMCS_CONTROL_BIT(USE_TSC_OFFSETTING)
27*4882a593Smuzhiyun #define CPU_BASED_HLT_EXITING VMCS_CONTROL_BIT(HLT_EXITING)
28*4882a593Smuzhiyun #define CPU_BASED_INVLPG_EXITING VMCS_CONTROL_BIT(INVLPG_EXITING)
29*4882a593Smuzhiyun #define CPU_BASED_MWAIT_EXITING VMCS_CONTROL_BIT(MWAIT_EXITING)
30*4882a593Smuzhiyun #define CPU_BASED_RDPMC_EXITING VMCS_CONTROL_BIT(RDPMC_EXITING)
31*4882a593Smuzhiyun #define CPU_BASED_RDTSC_EXITING VMCS_CONTROL_BIT(RDTSC_EXITING)
32*4882a593Smuzhiyun #define CPU_BASED_CR3_LOAD_EXITING VMCS_CONTROL_BIT(CR3_LOAD_EXITING)
33*4882a593Smuzhiyun #define CPU_BASED_CR3_STORE_EXITING VMCS_CONTROL_BIT(CR3_STORE_EXITING)
34*4882a593Smuzhiyun #define CPU_BASED_CR8_LOAD_EXITING VMCS_CONTROL_BIT(CR8_LOAD_EXITING)
35*4882a593Smuzhiyun #define CPU_BASED_CR8_STORE_EXITING VMCS_CONTROL_BIT(CR8_STORE_EXITING)
36*4882a593Smuzhiyun #define CPU_BASED_TPR_SHADOW VMCS_CONTROL_BIT(VIRTUAL_TPR)
37*4882a593Smuzhiyun #define CPU_BASED_NMI_WINDOW_EXITING VMCS_CONTROL_BIT(NMI_WINDOW_EXITING)
38*4882a593Smuzhiyun #define CPU_BASED_MOV_DR_EXITING VMCS_CONTROL_BIT(MOV_DR_EXITING)
39*4882a593Smuzhiyun #define CPU_BASED_UNCOND_IO_EXITING VMCS_CONTROL_BIT(UNCOND_IO_EXITING)
40*4882a593Smuzhiyun #define CPU_BASED_USE_IO_BITMAPS VMCS_CONTROL_BIT(USE_IO_BITMAPS)
41*4882a593Smuzhiyun #define CPU_BASED_MONITOR_TRAP_FLAG VMCS_CONTROL_BIT(MONITOR_TRAP_FLAG)
42*4882a593Smuzhiyun #define CPU_BASED_USE_MSR_BITMAPS VMCS_CONTROL_BIT(USE_MSR_BITMAPS)
43*4882a593Smuzhiyun #define CPU_BASED_MONITOR_EXITING VMCS_CONTROL_BIT(MONITOR_EXITING)
44*4882a593Smuzhiyun #define CPU_BASED_PAUSE_EXITING VMCS_CONTROL_BIT(PAUSE_EXITING)
45*4882a593Smuzhiyun #define CPU_BASED_ACTIVATE_SECONDARY_CONTROLS VMCS_CONTROL_BIT(SEC_CONTROLS)
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #define CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR 0x0401e172
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun /*
50*4882a593Smuzhiyun * Definitions of Secondary Processor-Based VM-Execution Controls.
51*4882a593Smuzhiyun */
52*4882a593Smuzhiyun #define SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES VMCS_CONTROL_BIT(VIRT_APIC_ACCESSES)
53*4882a593Smuzhiyun #define SECONDARY_EXEC_ENABLE_EPT VMCS_CONTROL_BIT(EPT)
54*4882a593Smuzhiyun #define SECONDARY_EXEC_DESC VMCS_CONTROL_BIT(DESC_EXITING)
55*4882a593Smuzhiyun #define SECONDARY_EXEC_ENABLE_RDTSCP VMCS_CONTROL_BIT(RDTSCP)
56*4882a593Smuzhiyun #define SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE VMCS_CONTROL_BIT(VIRTUAL_X2APIC)
57*4882a593Smuzhiyun #define SECONDARY_EXEC_ENABLE_VPID VMCS_CONTROL_BIT(VPID)
58*4882a593Smuzhiyun #define SECONDARY_EXEC_WBINVD_EXITING VMCS_CONTROL_BIT(WBINVD_EXITING)
59*4882a593Smuzhiyun #define SECONDARY_EXEC_UNRESTRICTED_GUEST VMCS_CONTROL_BIT(UNRESTRICTED_GUEST)
60*4882a593Smuzhiyun #define SECONDARY_EXEC_APIC_REGISTER_VIRT VMCS_CONTROL_BIT(APIC_REGISTER_VIRT)
61*4882a593Smuzhiyun #define SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY VMCS_CONTROL_BIT(VIRT_INTR_DELIVERY)
62*4882a593Smuzhiyun #define SECONDARY_EXEC_PAUSE_LOOP_EXITING VMCS_CONTROL_BIT(PAUSE_LOOP_EXITING)
63*4882a593Smuzhiyun #define SECONDARY_EXEC_RDRAND_EXITING VMCS_CONTROL_BIT(RDRAND_EXITING)
64*4882a593Smuzhiyun #define SECONDARY_EXEC_ENABLE_INVPCID VMCS_CONTROL_BIT(INVPCID)
65*4882a593Smuzhiyun #define SECONDARY_EXEC_ENABLE_VMFUNC VMCS_CONTROL_BIT(VMFUNC)
66*4882a593Smuzhiyun #define SECONDARY_EXEC_SHADOW_VMCS VMCS_CONTROL_BIT(SHADOW_VMCS)
67*4882a593Smuzhiyun #define SECONDARY_EXEC_ENCLS_EXITING VMCS_CONTROL_BIT(ENCLS_EXITING)
68*4882a593Smuzhiyun #define SECONDARY_EXEC_RDSEED_EXITING VMCS_CONTROL_BIT(RDSEED_EXITING)
69*4882a593Smuzhiyun #define SECONDARY_EXEC_ENABLE_PML VMCS_CONTROL_BIT(PAGE_MOD_LOGGING)
70*4882a593Smuzhiyun #define SECONDARY_EXEC_PT_CONCEAL_VMX VMCS_CONTROL_BIT(PT_CONCEAL_VMX)
71*4882a593Smuzhiyun #define SECONDARY_EXEC_XSAVES VMCS_CONTROL_BIT(XSAVES)
72*4882a593Smuzhiyun #define SECONDARY_EXEC_MODE_BASED_EPT_EXEC VMCS_CONTROL_BIT(MODE_BASED_EPT_EXEC)
73*4882a593Smuzhiyun #define SECONDARY_EXEC_PT_USE_GPA VMCS_CONTROL_BIT(PT_USE_GPA)
74*4882a593Smuzhiyun #define SECONDARY_EXEC_TSC_SCALING VMCS_CONTROL_BIT(TSC_SCALING)
75*4882a593Smuzhiyun #define SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE VMCS_CONTROL_BIT(USR_WAIT_PAUSE)
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun #define PIN_BASED_EXT_INTR_MASK VMCS_CONTROL_BIT(INTR_EXITING)
78*4882a593Smuzhiyun #define PIN_BASED_NMI_EXITING VMCS_CONTROL_BIT(NMI_EXITING)
79*4882a593Smuzhiyun #define PIN_BASED_VIRTUAL_NMIS VMCS_CONTROL_BIT(VIRTUAL_NMIS)
80*4882a593Smuzhiyun #define PIN_BASED_VMX_PREEMPTION_TIMER VMCS_CONTROL_BIT(PREEMPTION_TIMER)
81*4882a593Smuzhiyun #define PIN_BASED_POSTED_INTR VMCS_CONTROL_BIT(POSTED_INTR)
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun #define PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR 0x00000016
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun #define VM_EXIT_SAVE_DEBUG_CONTROLS 0x00000004
86*4882a593Smuzhiyun #define VM_EXIT_HOST_ADDR_SPACE_SIZE 0x00000200
87*4882a593Smuzhiyun #define VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL 0x00001000
88*4882a593Smuzhiyun #define VM_EXIT_ACK_INTR_ON_EXIT 0x00008000
89*4882a593Smuzhiyun #define VM_EXIT_SAVE_IA32_PAT 0x00040000
90*4882a593Smuzhiyun #define VM_EXIT_LOAD_IA32_PAT 0x00080000
91*4882a593Smuzhiyun #define VM_EXIT_SAVE_IA32_EFER 0x00100000
92*4882a593Smuzhiyun #define VM_EXIT_LOAD_IA32_EFER 0x00200000
93*4882a593Smuzhiyun #define VM_EXIT_SAVE_VMX_PREEMPTION_TIMER 0x00400000
94*4882a593Smuzhiyun #define VM_EXIT_CLEAR_BNDCFGS 0x00800000
95*4882a593Smuzhiyun #define VM_EXIT_PT_CONCEAL_PIP 0x01000000
96*4882a593Smuzhiyun #define VM_EXIT_CLEAR_IA32_RTIT_CTL 0x02000000
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun #define VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR 0x00036dff
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun #define VM_ENTRY_LOAD_DEBUG_CONTROLS 0x00000004
101*4882a593Smuzhiyun #define VM_ENTRY_IA32E_MODE 0x00000200
102*4882a593Smuzhiyun #define VM_ENTRY_SMM 0x00000400
103*4882a593Smuzhiyun #define VM_ENTRY_DEACT_DUAL_MONITOR 0x00000800
104*4882a593Smuzhiyun #define VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL 0x00002000
105*4882a593Smuzhiyun #define VM_ENTRY_LOAD_IA32_PAT 0x00004000
106*4882a593Smuzhiyun #define VM_ENTRY_LOAD_IA32_EFER 0x00008000
107*4882a593Smuzhiyun #define VM_ENTRY_LOAD_BNDCFGS 0x00010000
108*4882a593Smuzhiyun #define VM_ENTRY_PT_CONCEAL_PIP 0x00020000
109*4882a593Smuzhiyun #define VM_ENTRY_LOAD_IA32_RTIT_CTL 0x00040000
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun #define VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR 0x000011ff
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun #define VMX_MISC_PREEMPTION_TIMER_RATE_MASK 0x0000001f
114*4882a593Smuzhiyun #define VMX_MISC_SAVE_EFER_LMA 0x00000020
115*4882a593Smuzhiyun #define VMX_MISC_ACTIVITY_HLT 0x00000040
116*4882a593Smuzhiyun #define VMX_MISC_ZERO_LEN_INS 0x40000000
117*4882a593Smuzhiyun #define VMX_MISC_MSR_LIST_MULTIPLIER 512
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun /* VMFUNC functions */
120*4882a593Smuzhiyun #define VMFUNC_CONTROL_BIT(x) BIT((VMX_FEATURE_##x & 0x1f) - 28)
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun #define VMX_VMFUNC_EPTP_SWITCHING VMFUNC_CONTROL_BIT(EPTP_SWITCHING)
123*4882a593Smuzhiyun #define VMFUNC_EPTP_ENTRIES 512
124*4882a593Smuzhiyun
vmx_basic_vmcs_revision_id(u64 vmx_basic)125*4882a593Smuzhiyun static inline u32 vmx_basic_vmcs_revision_id(u64 vmx_basic)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun return vmx_basic & GENMASK_ULL(30, 0);
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun
vmx_basic_vmcs_size(u64 vmx_basic)130*4882a593Smuzhiyun static inline u32 vmx_basic_vmcs_size(u64 vmx_basic)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun return (vmx_basic & GENMASK_ULL(44, 32)) >> 32;
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun
vmx_misc_preemption_timer_rate(u64 vmx_misc)135*4882a593Smuzhiyun static inline int vmx_misc_preemption_timer_rate(u64 vmx_misc)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun return vmx_misc & VMX_MISC_PREEMPTION_TIMER_RATE_MASK;
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun
vmx_misc_cr3_count(u64 vmx_misc)140*4882a593Smuzhiyun static inline int vmx_misc_cr3_count(u64 vmx_misc)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun return (vmx_misc & GENMASK_ULL(24, 16)) >> 16;
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
vmx_misc_max_msr(u64 vmx_misc)145*4882a593Smuzhiyun static inline int vmx_misc_max_msr(u64 vmx_misc)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun return (vmx_misc & GENMASK_ULL(27, 25)) >> 25;
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun
vmx_misc_mseg_revid(u64 vmx_misc)150*4882a593Smuzhiyun static inline int vmx_misc_mseg_revid(u64 vmx_misc)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun return (vmx_misc & GENMASK_ULL(63, 32)) >> 32;
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun /* VMCS Encodings */
156*4882a593Smuzhiyun enum vmcs_field {
157*4882a593Smuzhiyun VIRTUAL_PROCESSOR_ID = 0x00000000,
158*4882a593Smuzhiyun POSTED_INTR_NV = 0x00000002,
159*4882a593Smuzhiyun GUEST_ES_SELECTOR = 0x00000800,
160*4882a593Smuzhiyun GUEST_CS_SELECTOR = 0x00000802,
161*4882a593Smuzhiyun GUEST_SS_SELECTOR = 0x00000804,
162*4882a593Smuzhiyun GUEST_DS_SELECTOR = 0x00000806,
163*4882a593Smuzhiyun GUEST_FS_SELECTOR = 0x00000808,
164*4882a593Smuzhiyun GUEST_GS_SELECTOR = 0x0000080a,
165*4882a593Smuzhiyun GUEST_LDTR_SELECTOR = 0x0000080c,
166*4882a593Smuzhiyun GUEST_TR_SELECTOR = 0x0000080e,
167*4882a593Smuzhiyun GUEST_INTR_STATUS = 0x00000810,
168*4882a593Smuzhiyun GUEST_PML_INDEX = 0x00000812,
169*4882a593Smuzhiyun HOST_ES_SELECTOR = 0x00000c00,
170*4882a593Smuzhiyun HOST_CS_SELECTOR = 0x00000c02,
171*4882a593Smuzhiyun HOST_SS_SELECTOR = 0x00000c04,
172*4882a593Smuzhiyun HOST_DS_SELECTOR = 0x00000c06,
173*4882a593Smuzhiyun HOST_FS_SELECTOR = 0x00000c08,
174*4882a593Smuzhiyun HOST_GS_SELECTOR = 0x00000c0a,
175*4882a593Smuzhiyun HOST_TR_SELECTOR = 0x00000c0c,
176*4882a593Smuzhiyun IO_BITMAP_A = 0x00002000,
177*4882a593Smuzhiyun IO_BITMAP_A_HIGH = 0x00002001,
178*4882a593Smuzhiyun IO_BITMAP_B = 0x00002002,
179*4882a593Smuzhiyun IO_BITMAP_B_HIGH = 0x00002003,
180*4882a593Smuzhiyun MSR_BITMAP = 0x00002004,
181*4882a593Smuzhiyun MSR_BITMAP_HIGH = 0x00002005,
182*4882a593Smuzhiyun VM_EXIT_MSR_STORE_ADDR = 0x00002006,
183*4882a593Smuzhiyun VM_EXIT_MSR_STORE_ADDR_HIGH = 0x00002007,
184*4882a593Smuzhiyun VM_EXIT_MSR_LOAD_ADDR = 0x00002008,
185*4882a593Smuzhiyun VM_EXIT_MSR_LOAD_ADDR_HIGH = 0x00002009,
186*4882a593Smuzhiyun VM_ENTRY_MSR_LOAD_ADDR = 0x0000200a,
187*4882a593Smuzhiyun VM_ENTRY_MSR_LOAD_ADDR_HIGH = 0x0000200b,
188*4882a593Smuzhiyun PML_ADDRESS = 0x0000200e,
189*4882a593Smuzhiyun PML_ADDRESS_HIGH = 0x0000200f,
190*4882a593Smuzhiyun TSC_OFFSET = 0x00002010,
191*4882a593Smuzhiyun TSC_OFFSET_HIGH = 0x00002011,
192*4882a593Smuzhiyun VIRTUAL_APIC_PAGE_ADDR = 0x00002012,
193*4882a593Smuzhiyun VIRTUAL_APIC_PAGE_ADDR_HIGH = 0x00002013,
194*4882a593Smuzhiyun APIC_ACCESS_ADDR = 0x00002014,
195*4882a593Smuzhiyun APIC_ACCESS_ADDR_HIGH = 0x00002015,
196*4882a593Smuzhiyun POSTED_INTR_DESC_ADDR = 0x00002016,
197*4882a593Smuzhiyun POSTED_INTR_DESC_ADDR_HIGH = 0x00002017,
198*4882a593Smuzhiyun VM_FUNCTION_CONTROL = 0x00002018,
199*4882a593Smuzhiyun VM_FUNCTION_CONTROL_HIGH = 0x00002019,
200*4882a593Smuzhiyun EPT_POINTER = 0x0000201a,
201*4882a593Smuzhiyun EPT_POINTER_HIGH = 0x0000201b,
202*4882a593Smuzhiyun EOI_EXIT_BITMAP0 = 0x0000201c,
203*4882a593Smuzhiyun EOI_EXIT_BITMAP0_HIGH = 0x0000201d,
204*4882a593Smuzhiyun EOI_EXIT_BITMAP1 = 0x0000201e,
205*4882a593Smuzhiyun EOI_EXIT_BITMAP1_HIGH = 0x0000201f,
206*4882a593Smuzhiyun EOI_EXIT_BITMAP2 = 0x00002020,
207*4882a593Smuzhiyun EOI_EXIT_BITMAP2_HIGH = 0x00002021,
208*4882a593Smuzhiyun EOI_EXIT_BITMAP3 = 0x00002022,
209*4882a593Smuzhiyun EOI_EXIT_BITMAP3_HIGH = 0x00002023,
210*4882a593Smuzhiyun EPTP_LIST_ADDRESS = 0x00002024,
211*4882a593Smuzhiyun EPTP_LIST_ADDRESS_HIGH = 0x00002025,
212*4882a593Smuzhiyun VMREAD_BITMAP = 0x00002026,
213*4882a593Smuzhiyun VMREAD_BITMAP_HIGH = 0x00002027,
214*4882a593Smuzhiyun VMWRITE_BITMAP = 0x00002028,
215*4882a593Smuzhiyun VMWRITE_BITMAP_HIGH = 0x00002029,
216*4882a593Smuzhiyun XSS_EXIT_BITMAP = 0x0000202C,
217*4882a593Smuzhiyun XSS_EXIT_BITMAP_HIGH = 0x0000202D,
218*4882a593Smuzhiyun ENCLS_EXITING_BITMAP = 0x0000202E,
219*4882a593Smuzhiyun ENCLS_EXITING_BITMAP_HIGH = 0x0000202F,
220*4882a593Smuzhiyun TSC_MULTIPLIER = 0x00002032,
221*4882a593Smuzhiyun TSC_MULTIPLIER_HIGH = 0x00002033,
222*4882a593Smuzhiyun GUEST_PHYSICAL_ADDRESS = 0x00002400,
223*4882a593Smuzhiyun GUEST_PHYSICAL_ADDRESS_HIGH = 0x00002401,
224*4882a593Smuzhiyun VMCS_LINK_POINTER = 0x00002800,
225*4882a593Smuzhiyun VMCS_LINK_POINTER_HIGH = 0x00002801,
226*4882a593Smuzhiyun GUEST_IA32_DEBUGCTL = 0x00002802,
227*4882a593Smuzhiyun GUEST_IA32_DEBUGCTL_HIGH = 0x00002803,
228*4882a593Smuzhiyun GUEST_IA32_PAT = 0x00002804,
229*4882a593Smuzhiyun GUEST_IA32_PAT_HIGH = 0x00002805,
230*4882a593Smuzhiyun GUEST_IA32_EFER = 0x00002806,
231*4882a593Smuzhiyun GUEST_IA32_EFER_HIGH = 0x00002807,
232*4882a593Smuzhiyun GUEST_IA32_PERF_GLOBAL_CTRL = 0x00002808,
233*4882a593Smuzhiyun GUEST_IA32_PERF_GLOBAL_CTRL_HIGH= 0x00002809,
234*4882a593Smuzhiyun GUEST_PDPTR0 = 0x0000280a,
235*4882a593Smuzhiyun GUEST_PDPTR0_HIGH = 0x0000280b,
236*4882a593Smuzhiyun GUEST_PDPTR1 = 0x0000280c,
237*4882a593Smuzhiyun GUEST_PDPTR1_HIGH = 0x0000280d,
238*4882a593Smuzhiyun GUEST_PDPTR2 = 0x0000280e,
239*4882a593Smuzhiyun GUEST_PDPTR2_HIGH = 0x0000280f,
240*4882a593Smuzhiyun GUEST_PDPTR3 = 0x00002810,
241*4882a593Smuzhiyun GUEST_PDPTR3_HIGH = 0x00002811,
242*4882a593Smuzhiyun GUEST_BNDCFGS = 0x00002812,
243*4882a593Smuzhiyun GUEST_BNDCFGS_HIGH = 0x00002813,
244*4882a593Smuzhiyun GUEST_IA32_RTIT_CTL = 0x00002814,
245*4882a593Smuzhiyun GUEST_IA32_RTIT_CTL_HIGH = 0x00002815,
246*4882a593Smuzhiyun HOST_IA32_PAT = 0x00002c00,
247*4882a593Smuzhiyun HOST_IA32_PAT_HIGH = 0x00002c01,
248*4882a593Smuzhiyun HOST_IA32_EFER = 0x00002c02,
249*4882a593Smuzhiyun HOST_IA32_EFER_HIGH = 0x00002c03,
250*4882a593Smuzhiyun HOST_IA32_PERF_GLOBAL_CTRL = 0x00002c04,
251*4882a593Smuzhiyun HOST_IA32_PERF_GLOBAL_CTRL_HIGH = 0x00002c05,
252*4882a593Smuzhiyun PIN_BASED_VM_EXEC_CONTROL = 0x00004000,
253*4882a593Smuzhiyun CPU_BASED_VM_EXEC_CONTROL = 0x00004002,
254*4882a593Smuzhiyun EXCEPTION_BITMAP = 0x00004004,
255*4882a593Smuzhiyun PAGE_FAULT_ERROR_CODE_MASK = 0x00004006,
256*4882a593Smuzhiyun PAGE_FAULT_ERROR_CODE_MATCH = 0x00004008,
257*4882a593Smuzhiyun CR3_TARGET_COUNT = 0x0000400a,
258*4882a593Smuzhiyun VM_EXIT_CONTROLS = 0x0000400c,
259*4882a593Smuzhiyun VM_EXIT_MSR_STORE_COUNT = 0x0000400e,
260*4882a593Smuzhiyun VM_EXIT_MSR_LOAD_COUNT = 0x00004010,
261*4882a593Smuzhiyun VM_ENTRY_CONTROLS = 0x00004012,
262*4882a593Smuzhiyun VM_ENTRY_MSR_LOAD_COUNT = 0x00004014,
263*4882a593Smuzhiyun VM_ENTRY_INTR_INFO_FIELD = 0x00004016,
264*4882a593Smuzhiyun VM_ENTRY_EXCEPTION_ERROR_CODE = 0x00004018,
265*4882a593Smuzhiyun VM_ENTRY_INSTRUCTION_LEN = 0x0000401a,
266*4882a593Smuzhiyun TPR_THRESHOLD = 0x0000401c,
267*4882a593Smuzhiyun SECONDARY_VM_EXEC_CONTROL = 0x0000401e,
268*4882a593Smuzhiyun PLE_GAP = 0x00004020,
269*4882a593Smuzhiyun PLE_WINDOW = 0x00004022,
270*4882a593Smuzhiyun VM_INSTRUCTION_ERROR = 0x00004400,
271*4882a593Smuzhiyun VM_EXIT_REASON = 0x00004402,
272*4882a593Smuzhiyun VM_EXIT_INTR_INFO = 0x00004404,
273*4882a593Smuzhiyun VM_EXIT_INTR_ERROR_CODE = 0x00004406,
274*4882a593Smuzhiyun IDT_VECTORING_INFO_FIELD = 0x00004408,
275*4882a593Smuzhiyun IDT_VECTORING_ERROR_CODE = 0x0000440a,
276*4882a593Smuzhiyun VM_EXIT_INSTRUCTION_LEN = 0x0000440c,
277*4882a593Smuzhiyun VMX_INSTRUCTION_INFO = 0x0000440e,
278*4882a593Smuzhiyun GUEST_ES_LIMIT = 0x00004800,
279*4882a593Smuzhiyun GUEST_CS_LIMIT = 0x00004802,
280*4882a593Smuzhiyun GUEST_SS_LIMIT = 0x00004804,
281*4882a593Smuzhiyun GUEST_DS_LIMIT = 0x00004806,
282*4882a593Smuzhiyun GUEST_FS_LIMIT = 0x00004808,
283*4882a593Smuzhiyun GUEST_GS_LIMIT = 0x0000480a,
284*4882a593Smuzhiyun GUEST_LDTR_LIMIT = 0x0000480c,
285*4882a593Smuzhiyun GUEST_TR_LIMIT = 0x0000480e,
286*4882a593Smuzhiyun GUEST_GDTR_LIMIT = 0x00004810,
287*4882a593Smuzhiyun GUEST_IDTR_LIMIT = 0x00004812,
288*4882a593Smuzhiyun GUEST_ES_AR_BYTES = 0x00004814,
289*4882a593Smuzhiyun GUEST_CS_AR_BYTES = 0x00004816,
290*4882a593Smuzhiyun GUEST_SS_AR_BYTES = 0x00004818,
291*4882a593Smuzhiyun GUEST_DS_AR_BYTES = 0x0000481a,
292*4882a593Smuzhiyun GUEST_FS_AR_BYTES = 0x0000481c,
293*4882a593Smuzhiyun GUEST_GS_AR_BYTES = 0x0000481e,
294*4882a593Smuzhiyun GUEST_LDTR_AR_BYTES = 0x00004820,
295*4882a593Smuzhiyun GUEST_TR_AR_BYTES = 0x00004822,
296*4882a593Smuzhiyun GUEST_INTERRUPTIBILITY_INFO = 0x00004824,
297*4882a593Smuzhiyun GUEST_ACTIVITY_STATE = 0X00004826,
298*4882a593Smuzhiyun GUEST_SYSENTER_CS = 0x0000482A,
299*4882a593Smuzhiyun VMX_PREEMPTION_TIMER_VALUE = 0x0000482E,
300*4882a593Smuzhiyun HOST_IA32_SYSENTER_CS = 0x00004c00,
301*4882a593Smuzhiyun CR0_GUEST_HOST_MASK = 0x00006000,
302*4882a593Smuzhiyun CR4_GUEST_HOST_MASK = 0x00006002,
303*4882a593Smuzhiyun CR0_READ_SHADOW = 0x00006004,
304*4882a593Smuzhiyun CR4_READ_SHADOW = 0x00006006,
305*4882a593Smuzhiyun CR3_TARGET_VALUE0 = 0x00006008,
306*4882a593Smuzhiyun CR3_TARGET_VALUE1 = 0x0000600a,
307*4882a593Smuzhiyun CR3_TARGET_VALUE2 = 0x0000600c,
308*4882a593Smuzhiyun CR3_TARGET_VALUE3 = 0x0000600e,
309*4882a593Smuzhiyun EXIT_QUALIFICATION = 0x00006400,
310*4882a593Smuzhiyun GUEST_LINEAR_ADDRESS = 0x0000640a,
311*4882a593Smuzhiyun GUEST_CR0 = 0x00006800,
312*4882a593Smuzhiyun GUEST_CR3 = 0x00006802,
313*4882a593Smuzhiyun GUEST_CR4 = 0x00006804,
314*4882a593Smuzhiyun GUEST_ES_BASE = 0x00006806,
315*4882a593Smuzhiyun GUEST_CS_BASE = 0x00006808,
316*4882a593Smuzhiyun GUEST_SS_BASE = 0x0000680a,
317*4882a593Smuzhiyun GUEST_DS_BASE = 0x0000680c,
318*4882a593Smuzhiyun GUEST_FS_BASE = 0x0000680e,
319*4882a593Smuzhiyun GUEST_GS_BASE = 0x00006810,
320*4882a593Smuzhiyun GUEST_LDTR_BASE = 0x00006812,
321*4882a593Smuzhiyun GUEST_TR_BASE = 0x00006814,
322*4882a593Smuzhiyun GUEST_GDTR_BASE = 0x00006816,
323*4882a593Smuzhiyun GUEST_IDTR_BASE = 0x00006818,
324*4882a593Smuzhiyun GUEST_DR7 = 0x0000681a,
325*4882a593Smuzhiyun GUEST_RSP = 0x0000681c,
326*4882a593Smuzhiyun GUEST_RIP = 0x0000681e,
327*4882a593Smuzhiyun GUEST_RFLAGS = 0x00006820,
328*4882a593Smuzhiyun GUEST_PENDING_DBG_EXCEPTIONS = 0x00006822,
329*4882a593Smuzhiyun GUEST_SYSENTER_ESP = 0x00006824,
330*4882a593Smuzhiyun GUEST_SYSENTER_EIP = 0x00006826,
331*4882a593Smuzhiyun HOST_CR0 = 0x00006c00,
332*4882a593Smuzhiyun HOST_CR3 = 0x00006c02,
333*4882a593Smuzhiyun HOST_CR4 = 0x00006c04,
334*4882a593Smuzhiyun HOST_FS_BASE = 0x00006c06,
335*4882a593Smuzhiyun HOST_GS_BASE = 0x00006c08,
336*4882a593Smuzhiyun HOST_TR_BASE = 0x00006c0a,
337*4882a593Smuzhiyun HOST_GDTR_BASE = 0x00006c0c,
338*4882a593Smuzhiyun HOST_IDTR_BASE = 0x00006c0e,
339*4882a593Smuzhiyun HOST_IA32_SYSENTER_ESP = 0x00006c10,
340*4882a593Smuzhiyun HOST_IA32_SYSENTER_EIP = 0x00006c12,
341*4882a593Smuzhiyun HOST_RSP = 0x00006c14,
342*4882a593Smuzhiyun HOST_RIP = 0x00006c16,
343*4882a593Smuzhiyun };
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun /*
346*4882a593Smuzhiyun * Interruption-information format
347*4882a593Smuzhiyun */
348*4882a593Smuzhiyun #define INTR_INFO_VECTOR_MASK 0xff /* 7:0 */
349*4882a593Smuzhiyun #define INTR_INFO_INTR_TYPE_MASK 0x700 /* 10:8 */
350*4882a593Smuzhiyun #define INTR_INFO_DELIVER_CODE_MASK 0x800 /* 11 */
351*4882a593Smuzhiyun #define INTR_INFO_UNBLOCK_NMI 0x1000 /* 12 */
352*4882a593Smuzhiyun #define INTR_INFO_VALID_MASK 0x80000000 /* 31 */
353*4882a593Smuzhiyun #define INTR_INFO_RESVD_BITS_MASK 0x7ffff000
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun #define VECTORING_INFO_VECTOR_MASK INTR_INFO_VECTOR_MASK
356*4882a593Smuzhiyun #define VECTORING_INFO_TYPE_MASK INTR_INFO_INTR_TYPE_MASK
357*4882a593Smuzhiyun #define VECTORING_INFO_DELIVER_CODE_MASK INTR_INFO_DELIVER_CODE_MASK
358*4882a593Smuzhiyun #define VECTORING_INFO_VALID_MASK INTR_INFO_VALID_MASK
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun #define INTR_TYPE_EXT_INTR (0 << 8) /* external interrupt */
361*4882a593Smuzhiyun #define INTR_TYPE_RESERVED (1 << 8) /* reserved */
362*4882a593Smuzhiyun #define INTR_TYPE_NMI_INTR (2 << 8) /* NMI */
363*4882a593Smuzhiyun #define INTR_TYPE_HARD_EXCEPTION (3 << 8) /* processor exception */
364*4882a593Smuzhiyun #define INTR_TYPE_SOFT_INTR (4 << 8) /* software interrupt */
365*4882a593Smuzhiyun #define INTR_TYPE_PRIV_SW_EXCEPTION (5 << 8) /* ICE breakpoint - undocumented */
366*4882a593Smuzhiyun #define INTR_TYPE_SOFT_EXCEPTION (6 << 8) /* software exception */
367*4882a593Smuzhiyun #define INTR_TYPE_OTHER_EVENT (7 << 8) /* other event */
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun /* GUEST_INTERRUPTIBILITY_INFO flags. */
370*4882a593Smuzhiyun #define GUEST_INTR_STATE_STI 0x00000001
371*4882a593Smuzhiyun #define GUEST_INTR_STATE_MOV_SS 0x00000002
372*4882a593Smuzhiyun #define GUEST_INTR_STATE_SMI 0x00000004
373*4882a593Smuzhiyun #define GUEST_INTR_STATE_NMI 0x00000008
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun /* GUEST_ACTIVITY_STATE flags */
376*4882a593Smuzhiyun #define GUEST_ACTIVITY_ACTIVE 0
377*4882a593Smuzhiyun #define GUEST_ACTIVITY_HLT 1
378*4882a593Smuzhiyun #define GUEST_ACTIVITY_SHUTDOWN 2
379*4882a593Smuzhiyun #define GUEST_ACTIVITY_WAIT_SIPI 3
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun /*
382*4882a593Smuzhiyun * Exit Qualifications for MOV for Control Register Access
383*4882a593Smuzhiyun */
384*4882a593Smuzhiyun #define CONTROL_REG_ACCESS_NUM 0x7 /* 2:0, number of control reg.*/
385*4882a593Smuzhiyun #define CONTROL_REG_ACCESS_TYPE 0x30 /* 5:4, access type */
386*4882a593Smuzhiyun #define CONTROL_REG_ACCESS_REG 0xf00 /* 10:8, general purpose reg. */
387*4882a593Smuzhiyun #define LMSW_SOURCE_DATA_SHIFT 16
388*4882a593Smuzhiyun #define LMSW_SOURCE_DATA (0xFFFF << LMSW_SOURCE_DATA_SHIFT) /* 16:31 lmsw source */
389*4882a593Smuzhiyun #define REG_EAX (0 << 8)
390*4882a593Smuzhiyun #define REG_ECX (1 << 8)
391*4882a593Smuzhiyun #define REG_EDX (2 << 8)
392*4882a593Smuzhiyun #define REG_EBX (3 << 8)
393*4882a593Smuzhiyun #define REG_ESP (4 << 8)
394*4882a593Smuzhiyun #define REG_EBP (5 << 8)
395*4882a593Smuzhiyun #define REG_ESI (6 << 8)
396*4882a593Smuzhiyun #define REG_EDI (7 << 8)
397*4882a593Smuzhiyun #define REG_R8 (8 << 8)
398*4882a593Smuzhiyun #define REG_R9 (9 << 8)
399*4882a593Smuzhiyun #define REG_R10 (10 << 8)
400*4882a593Smuzhiyun #define REG_R11 (11 << 8)
401*4882a593Smuzhiyun #define REG_R12 (12 << 8)
402*4882a593Smuzhiyun #define REG_R13 (13 << 8)
403*4882a593Smuzhiyun #define REG_R14 (14 << 8)
404*4882a593Smuzhiyun #define REG_R15 (15 << 8)
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun /*
407*4882a593Smuzhiyun * Exit Qualifications for MOV for Debug Register Access
408*4882a593Smuzhiyun */
409*4882a593Smuzhiyun #define DEBUG_REG_ACCESS_NUM 0x7 /* 2:0, number of debug reg. */
410*4882a593Smuzhiyun #define DEBUG_REG_ACCESS_TYPE 0x10 /* 4, direction of access */
411*4882a593Smuzhiyun #define TYPE_MOV_TO_DR (0 << 4)
412*4882a593Smuzhiyun #define TYPE_MOV_FROM_DR (1 << 4)
413*4882a593Smuzhiyun #define DEBUG_REG_ACCESS_REG(eq) (((eq) >> 8) & 0xf) /* 11:8, general purpose reg. */
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun /*
417*4882a593Smuzhiyun * Exit Qualifications for APIC-Access
418*4882a593Smuzhiyun */
419*4882a593Smuzhiyun #define APIC_ACCESS_OFFSET 0xfff /* 11:0, offset within the APIC page */
420*4882a593Smuzhiyun #define APIC_ACCESS_TYPE 0xf000 /* 15:12, access type */
421*4882a593Smuzhiyun #define TYPE_LINEAR_APIC_INST_READ (0 << 12)
422*4882a593Smuzhiyun #define TYPE_LINEAR_APIC_INST_WRITE (1 << 12)
423*4882a593Smuzhiyun #define TYPE_LINEAR_APIC_INST_FETCH (2 << 12)
424*4882a593Smuzhiyun #define TYPE_LINEAR_APIC_EVENT (3 << 12)
425*4882a593Smuzhiyun #define TYPE_PHYSICAL_APIC_EVENT (10 << 12)
426*4882a593Smuzhiyun #define TYPE_PHYSICAL_APIC_INST (15 << 12)
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun /* segment AR in VMCS -- these are different from what LAR reports */
429*4882a593Smuzhiyun #define VMX_SEGMENT_AR_L_MASK (1 << 13)
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun #define VMX_AR_TYPE_ACCESSES_MASK 1
432*4882a593Smuzhiyun #define VMX_AR_TYPE_READABLE_MASK (1 << 1)
433*4882a593Smuzhiyun #define VMX_AR_TYPE_WRITEABLE_MASK (1 << 2)
434*4882a593Smuzhiyun #define VMX_AR_TYPE_CODE_MASK (1 << 3)
435*4882a593Smuzhiyun #define VMX_AR_TYPE_MASK 0x0f
436*4882a593Smuzhiyun #define VMX_AR_TYPE_BUSY_64_TSS 11
437*4882a593Smuzhiyun #define VMX_AR_TYPE_BUSY_32_TSS 11
438*4882a593Smuzhiyun #define VMX_AR_TYPE_BUSY_16_TSS 3
439*4882a593Smuzhiyun #define VMX_AR_TYPE_LDT 2
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun #define VMX_AR_UNUSABLE_MASK (1 << 16)
442*4882a593Smuzhiyun #define VMX_AR_S_MASK (1 << 4)
443*4882a593Smuzhiyun #define VMX_AR_P_MASK (1 << 7)
444*4882a593Smuzhiyun #define VMX_AR_L_MASK (1 << 13)
445*4882a593Smuzhiyun #define VMX_AR_DB_MASK (1 << 14)
446*4882a593Smuzhiyun #define VMX_AR_G_MASK (1 << 15)
447*4882a593Smuzhiyun #define VMX_AR_DPL_SHIFT 5
448*4882a593Smuzhiyun #define VMX_AR_DPL(ar) (((ar) >> VMX_AR_DPL_SHIFT) & 3)
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun #define VMX_AR_RESERVD_MASK 0xfffe0f00
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun #define TSS_PRIVATE_MEMSLOT (KVM_USER_MEM_SLOTS + 0)
453*4882a593Smuzhiyun #define APIC_ACCESS_PAGE_PRIVATE_MEMSLOT (KVM_USER_MEM_SLOTS + 1)
454*4882a593Smuzhiyun #define IDENTITY_PAGETABLE_PRIVATE_MEMSLOT (KVM_USER_MEM_SLOTS + 2)
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun #define VMX_NR_VPIDS (1 << 16)
457*4882a593Smuzhiyun #define VMX_VPID_EXTENT_INDIVIDUAL_ADDR 0
458*4882a593Smuzhiyun #define VMX_VPID_EXTENT_SINGLE_CONTEXT 1
459*4882a593Smuzhiyun #define VMX_VPID_EXTENT_ALL_CONTEXT 2
460*4882a593Smuzhiyun #define VMX_VPID_EXTENT_SINGLE_NON_GLOBAL 3
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun #define VMX_EPT_EXTENT_CONTEXT 1
463*4882a593Smuzhiyun #define VMX_EPT_EXTENT_GLOBAL 2
464*4882a593Smuzhiyun #define VMX_EPT_EXTENT_SHIFT 24
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun #define VMX_EPT_EXECUTE_ONLY_BIT (1ull)
467*4882a593Smuzhiyun #define VMX_EPT_PAGE_WALK_4_BIT (1ull << 6)
468*4882a593Smuzhiyun #define VMX_EPT_PAGE_WALK_5_BIT (1ull << 7)
469*4882a593Smuzhiyun #define VMX_EPTP_UC_BIT (1ull << 8)
470*4882a593Smuzhiyun #define VMX_EPTP_WB_BIT (1ull << 14)
471*4882a593Smuzhiyun #define VMX_EPT_2MB_PAGE_BIT (1ull << 16)
472*4882a593Smuzhiyun #define VMX_EPT_1GB_PAGE_BIT (1ull << 17)
473*4882a593Smuzhiyun #define VMX_EPT_INVEPT_BIT (1ull << 20)
474*4882a593Smuzhiyun #define VMX_EPT_AD_BIT (1ull << 21)
475*4882a593Smuzhiyun #define VMX_EPT_EXTENT_CONTEXT_BIT (1ull << 25)
476*4882a593Smuzhiyun #define VMX_EPT_EXTENT_GLOBAL_BIT (1ull << 26)
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun #define VMX_VPID_INVVPID_BIT (1ull << 0) /* (32 - 32) */
479*4882a593Smuzhiyun #define VMX_VPID_EXTENT_INDIVIDUAL_ADDR_BIT (1ull << 8) /* (40 - 32) */
480*4882a593Smuzhiyun #define VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT (1ull << 9) /* (41 - 32) */
481*4882a593Smuzhiyun #define VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT (1ull << 10) /* (42 - 32) */
482*4882a593Smuzhiyun #define VMX_VPID_EXTENT_SINGLE_NON_GLOBAL_BIT (1ull << 11) /* (43 - 32) */
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun #define VMX_EPT_MT_EPTE_SHIFT 3
485*4882a593Smuzhiyun #define VMX_EPTP_PWL_MASK 0x38ull
486*4882a593Smuzhiyun #define VMX_EPTP_PWL_4 0x18ull
487*4882a593Smuzhiyun #define VMX_EPTP_PWL_5 0x20ull
488*4882a593Smuzhiyun #define VMX_EPTP_AD_ENABLE_BIT (1ull << 6)
489*4882a593Smuzhiyun #define VMX_EPTP_MT_MASK 0x7ull
490*4882a593Smuzhiyun #define VMX_EPTP_MT_WB 0x6ull
491*4882a593Smuzhiyun #define VMX_EPTP_MT_UC 0x0ull
492*4882a593Smuzhiyun #define VMX_EPT_READABLE_MASK 0x1ull
493*4882a593Smuzhiyun #define VMX_EPT_WRITABLE_MASK 0x2ull
494*4882a593Smuzhiyun #define VMX_EPT_EXECUTABLE_MASK 0x4ull
495*4882a593Smuzhiyun #define VMX_EPT_IPAT_BIT (1ull << 6)
496*4882a593Smuzhiyun #define VMX_EPT_ACCESS_BIT (1ull << 8)
497*4882a593Smuzhiyun #define VMX_EPT_DIRTY_BIT (1ull << 9)
498*4882a593Smuzhiyun #define VMX_EPT_RWX_MASK (VMX_EPT_READABLE_MASK | \
499*4882a593Smuzhiyun VMX_EPT_WRITABLE_MASK | \
500*4882a593Smuzhiyun VMX_EPT_EXECUTABLE_MASK)
501*4882a593Smuzhiyun #define VMX_EPT_MT_MASK (7ull << VMX_EPT_MT_EPTE_SHIFT)
502*4882a593Smuzhiyun
vmx_eptp_page_walk_level(u64 eptp)503*4882a593Smuzhiyun static inline u8 vmx_eptp_page_walk_level(u64 eptp)
504*4882a593Smuzhiyun {
505*4882a593Smuzhiyun u64 encoded_level = eptp & VMX_EPTP_PWL_MASK;
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun if (encoded_level == VMX_EPTP_PWL_5)
508*4882a593Smuzhiyun return 5;
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun /* @eptp must be pre-validated by the caller. */
511*4882a593Smuzhiyun WARN_ON_ONCE(encoded_level != VMX_EPTP_PWL_4);
512*4882a593Smuzhiyun return 4;
513*4882a593Smuzhiyun }
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun /* The mask to use to trigger an EPT Misconfiguration in order to track MMIO */
516*4882a593Smuzhiyun #define VMX_EPT_MISCONFIG_WX_VALUE (VMX_EPT_WRITABLE_MASK | \
517*4882a593Smuzhiyun VMX_EPT_EXECUTABLE_MASK)
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun #define VMX_EPT_IDENTITY_PAGETABLE_ADDR 0xfffbc000ul
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun struct vmx_msr_entry {
522*4882a593Smuzhiyun u32 index;
523*4882a593Smuzhiyun u32 reserved;
524*4882a593Smuzhiyun u64 value;
525*4882a593Smuzhiyun } __aligned(16);
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun /*
528*4882a593Smuzhiyun * Exit Qualifications for entry failure during or after loading guest state
529*4882a593Smuzhiyun */
530*4882a593Smuzhiyun enum vm_entry_failure_code {
531*4882a593Smuzhiyun ENTRY_FAIL_DEFAULT = 0,
532*4882a593Smuzhiyun ENTRY_FAIL_PDPTE = 2,
533*4882a593Smuzhiyun ENTRY_FAIL_NMI = 3,
534*4882a593Smuzhiyun ENTRY_FAIL_VMCS_LINK_PTR = 4,
535*4882a593Smuzhiyun };
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun /*
538*4882a593Smuzhiyun * Exit Qualifications for EPT Violations
539*4882a593Smuzhiyun */
540*4882a593Smuzhiyun #define EPT_VIOLATION_ACC_READ_BIT 0
541*4882a593Smuzhiyun #define EPT_VIOLATION_ACC_WRITE_BIT 1
542*4882a593Smuzhiyun #define EPT_VIOLATION_ACC_INSTR_BIT 2
543*4882a593Smuzhiyun #define EPT_VIOLATION_READABLE_BIT 3
544*4882a593Smuzhiyun #define EPT_VIOLATION_WRITABLE_BIT 4
545*4882a593Smuzhiyun #define EPT_VIOLATION_EXECUTABLE_BIT 5
546*4882a593Smuzhiyun #define EPT_VIOLATION_GVA_TRANSLATED_BIT 8
547*4882a593Smuzhiyun #define EPT_VIOLATION_ACC_READ (1 << EPT_VIOLATION_ACC_READ_BIT)
548*4882a593Smuzhiyun #define EPT_VIOLATION_ACC_WRITE (1 << EPT_VIOLATION_ACC_WRITE_BIT)
549*4882a593Smuzhiyun #define EPT_VIOLATION_ACC_INSTR (1 << EPT_VIOLATION_ACC_INSTR_BIT)
550*4882a593Smuzhiyun #define EPT_VIOLATION_READABLE (1 << EPT_VIOLATION_READABLE_BIT)
551*4882a593Smuzhiyun #define EPT_VIOLATION_WRITABLE (1 << EPT_VIOLATION_WRITABLE_BIT)
552*4882a593Smuzhiyun #define EPT_VIOLATION_EXECUTABLE (1 << EPT_VIOLATION_EXECUTABLE_BIT)
553*4882a593Smuzhiyun #define EPT_VIOLATION_GVA_TRANSLATED (1 << EPT_VIOLATION_GVA_TRANSLATED_BIT)
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun /*
556*4882a593Smuzhiyun * VM-instruction error numbers
557*4882a593Smuzhiyun */
558*4882a593Smuzhiyun enum vm_instruction_error_number {
559*4882a593Smuzhiyun VMXERR_VMCALL_IN_VMX_ROOT_OPERATION = 1,
560*4882a593Smuzhiyun VMXERR_VMCLEAR_INVALID_ADDRESS = 2,
561*4882a593Smuzhiyun VMXERR_VMCLEAR_VMXON_POINTER = 3,
562*4882a593Smuzhiyun VMXERR_VMLAUNCH_NONCLEAR_VMCS = 4,
563*4882a593Smuzhiyun VMXERR_VMRESUME_NONLAUNCHED_VMCS = 5,
564*4882a593Smuzhiyun VMXERR_VMRESUME_AFTER_VMXOFF = 6,
565*4882a593Smuzhiyun VMXERR_ENTRY_INVALID_CONTROL_FIELD = 7,
566*4882a593Smuzhiyun VMXERR_ENTRY_INVALID_HOST_STATE_FIELD = 8,
567*4882a593Smuzhiyun VMXERR_VMPTRLD_INVALID_ADDRESS = 9,
568*4882a593Smuzhiyun VMXERR_VMPTRLD_VMXON_POINTER = 10,
569*4882a593Smuzhiyun VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID = 11,
570*4882a593Smuzhiyun VMXERR_UNSUPPORTED_VMCS_COMPONENT = 12,
571*4882a593Smuzhiyun VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT = 13,
572*4882a593Smuzhiyun VMXERR_VMXON_IN_VMX_ROOT_OPERATION = 15,
573*4882a593Smuzhiyun VMXERR_ENTRY_INVALID_EXECUTIVE_VMCS_POINTER = 16,
574*4882a593Smuzhiyun VMXERR_ENTRY_NONLAUNCHED_EXECUTIVE_VMCS = 17,
575*4882a593Smuzhiyun VMXERR_ENTRY_EXECUTIVE_VMCS_POINTER_NOT_VMXON_POINTER = 18,
576*4882a593Smuzhiyun VMXERR_VMCALL_NONCLEAR_VMCS = 19,
577*4882a593Smuzhiyun VMXERR_VMCALL_INVALID_VM_EXIT_CONTROL_FIELDS = 20,
578*4882a593Smuzhiyun VMXERR_VMCALL_INCORRECT_MSEG_REVISION_ID = 22,
579*4882a593Smuzhiyun VMXERR_VMXOFF_UNDER_DUAL_MONITOR_TREATMENT_OF_SMIS_AND_SMM = 23,
580*4882a593Smuzhiyun VMXERR_VMCALL_INVALID_SMM_MONITOR_FEATURES = 24,
581*4882a593Smuzhiyun VMXERR_ENTRY_INVALID_VM_EXECUTION_CONTROL_FIELDS_IN_EXECUTIVE_VMCS = 25,
582*4882a593Smuzhiyun VMXERR_ENTRY_EVENTS_BLOCKED_BY_MOV_SS = 26,
583*4882a593Smuzhiyun VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID = 28,
584*4882a593Smuzhiyun };
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun /*
587*4882a593Smuzhiyun * VM-instruction errors that can be encountered on VM-Enter, used to trace
588*4882a593Smuzhiyun * nested VM-Enter failures reported by hardware. Errors unique to VM-Enter
589*4882a593Smuzhiyun * from a SMI Transfer Monitor are not included as things have gone seriously
590*4882a593Smuzhiyun * sideways if we get one of those...
591*4882a593Smuzhiyun */
592*4882a593Smuzhiyun #define VMX_VMENTER_INSTRUCTION_ERRORS \
593*4882a593Smuzhiyun { VMXERR_VMLAUNCH_NONCLEAR_VMCS, "VMLAUNCH_NONCLEAR_VMCS" }, \
594*4882a593Smuzhiyun { VMXERR_VMRESUME_NONLAUNCHED_VMCS, "VMRESUME_NONLAUNCHED_VMCS" }, \
595*4882a593Smuzhiyun { VMXERR_VMRESUME_AFTER_VMXOFF, "VMRESUME_AFTER_VMXOFF" }, \
596*4882a593Smuzhiyun { VMXERR_ENTRY_INVALID_CONTROL_FIELD, "VMENTRY_INVALID_CONTROL_FIELD" }, \
597*4882a593Smuzhiyun { VMXERR_ENTRY_INVALID_HOST_STATE_FIELD, "VMENTRY_INVALID_HOST_STATE_FIELD" }, \
598*4882a593Smuzhiyun { VMXERR_ENTRY_EVENTS_BLOCKED_BY_MOV_SS, "VMENTRY_EVENTS_BLOCKED_BY_MOV_SS" }
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun enum vmx_l1d_flush_state {
601*4882a593Smuzhiyun VMENTER_L1D_FLUSH_AUTO,
602*4882a593Smuzhiyun VMENTER_L1D_FLUSH_NEVER,
603*4882a593Smuzhiyun VMENTER_L1D_FLUSH_COND,
604*4882a593Smuzhiyun VMENTER_L1D_FLUSH_ALWAYS,
605*4882a593Smuzhiyun VMENTER_L1D_FLUSH_EPT_DISABLED,
606*4882a593Smuzhiyun VMENTER_L1D_FLUSH_NOT_REQUIRED,
607*4882a593Smuzhiyun };
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun extern enum vmx_l1d_flush_state l1tf_vmx_mitigation;
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun #endif
612