xref: /OK3568_Linux_fs/kernel/arch/x86/include/asm/svm.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun #ifndef __SVM_H
3*4882a593Smuzhiyun #define __SVM_H
4*4882a593Smuzhiyun 
5*4882a593Smuzhiyun #include <uapi/asm/svm.h>
6*4882a593Smuzhiyun #include <uapi/asm/kvm.h>
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun /*
9*4882a593Smuzhiyun  * 32-bit intercept words in the VMCB Control Area, starting
10*4882a593Smuzhiyun  * at Byte offset 000h.
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun enum intercept_words {
14*4882a593Smuzhiyun 	INTERCEPT_CR = 0,
15*4882a593Smuzhiyun 	INTERCEPT_DR,
16*4882a593Smuzhiyun 	INTERCEPT_EXCEPTION,
17*4882a593Smuzhiyun 	INTERCEPT_WORD3,
18*4882a593Smuzhiyun 	INTERCEPT_WORD4,
19*4882a593Smuzhiyun 	INTERCEPT_WORD5,
20*4882a593Smuzhiyun 	MAX_INTERCEPT,
21*4882a593Smuzhiyun };
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun enum {
24*4882a593Smuzhiyun 	/* Byte offset 000h (word 0) */
25*4882a593Smuzhiyun 	INTERCEPT_CR0_READ = 0,
26*4882a593Smuzhiyun 	INTERCEPT_CR3_READ = 3,
27*4882a593Smuzhiyun 	INTERCEPT_CR4_READ = 4,
28*4882a593Smuzhiyun 	INTERCEPT_CR8_READ = 8,
29*4882a593Smuzhiyun 	INTERCEPT_CR0_WRITE = 16,
30*4882a593Smuzhiyun 	INTERCEPT_CR3_WRITE = 16 + 3,
31*4882a593Smuzhiyun 	INTERCEPT_CR4_WRITE = 16 + 4,
32*4882a593Smuzhiyun 	INTERCEPT_CR8_WRITE = 16 + 8,
33*4882a593Smuzhiyun 	/* Byte offset 004h (word 1) */
34*4882a593Smuzhiyun 	INTERCEPT_DR0_READ = 32,
35*4882a593Smuzhiyun 	INTERCEPT_DR1_READ,
36*4882a593Smuzhiyun 	INTERCEPT_DR2_READ,
37*4882a593Smuzhiyun 	INTERCEPT_DR3_READ,
38*4882a593Smuzhiyun 	INTERCEPT_DR4_READ,
39*4882a593Smuzhiyun 	INTERCEPT_DR5_READ,
40*4882a593Smuzhiyun 	INTERCEPT_DR6_READ,
41*4882a593Smuzhiyun 	INTERCEPT_DR7_READ,
42*4882a593Smuzhiyun 	INTERCEPT_DR0_WRITE = 48,
43*4882a593Smuzhiyun 	INTERCEPT_DR1_WRITE,
44*4882a593Smuzhiyun 	INTERCEPT_DR2_WRITE,
45*4882a593Smuzhiyun 	INTERCEPT_DR3_WRITE,
46*4882a593Smuzhiyun 	INTERCEPT_DR4_WRITE,
47*4882a593Smuzhiyun 	INTERCEPT_DR5_WRITE,
48*4882a593Smuzhiyun 	INTERCEPT_DR6_WRITE,
49*4882a593Smuzhiyun 	INTERCEPT_DR7_WRITE,
50*4882a593Smuzhiyun 	/* Byte offset 008h (word 2) */
51*4882a593Smuzhiyun 	INTERCEPT_EXCEPTION_OFFSET = 64,
52*4882a593Smuzhiyun 	/* Byte offset 00Ch (word 3) */
53*4882a593Smuzhiyun 	INTERCEPT_INTR = 96,
54*4882a593Smuzhiyun 	INTERCEPT_NMI,
55*4882a593Smuzhiyun 	INTERCEPT_SMI,
56*4882a593Smuzhiyun 	INTERCEPT_INIT,
57*4882a593Smuzhiyun 	INTERCEPT_VINTR,
58*4882a593Smuzhiyun 	INTERCEPT_SELECTIVE_CR0,
59*4882a593Smuzhiyun 	INTERCEPT_STORE_IDTR,
60*4882a593Smuzhiyun 	INTERCEPT_STORE_GDTR,
61*4882a593Smuzhiyun 	INTERCEPT_STORE_LDTR,
62*4882a593Smuzhiyun 	INTERCEPT_STORE_TR,
63*4882a593Smuzhiyun 	INTERCEPT_LOAD_IDTR,
64*4882a593Smuzhiyun 	INTERCEPT_LOAD_GDTR,
65*4882a593Smuzhiyun 	INTERCEPT_LOAD_LDTR,
66*4882a593Smuzhiyun 	INTERCEPT_LOAD_TR,
67*4882a593Smuzhiyun 	INTERCEPT_RDTSC,
68*4882a593Smuzhiyun 	INTERCEPT_RDPMC,
69*4882a593Smuzhiyun 	INTERCEPT_PUSHF,
70*4882a593Smuzhiyun 	INTERCEPT_POPF,
71*4882a593Smuzhiyun 	INTERCEPT_CPUID,
72*4882a593Smuzhiyun 	INTERCEPT_RSM,
73*4882a593Smuzhiyun 	INTERCEPT_IRET,
74*4882a593Smuzhiyun 	INTERCEPT_INTn,
75*4882a593Smuzhiyun 	INTERCEPT_INVD,
76*4882a593Smuzhiyun 	INTERCEPT_PAUSE,
77*4882a593Smuzhiyun 	INTERCEPT_HLT,
78*4882a593Smuzhiyun 	INTERCEPT_INVLPG,
79*4882a593Smuzhiyun 	INTERCEPT_INVLPGA,
80*4882a593Smuzhiyun 	INTERCEPT_IOIO_PROT,
81*4882a593Smuzhiyun 	INTERCEPT_MSR_PROT,
82*4882a593Smuzhiyun 	INTERCEPT_TASK_SWITCH,
83*4882a593Smuzhiyun 	INTERCEPT_FERR_FREEZE,
84*4882a593Smuzhiyun 	INTERCEPT_SHUTDOWN,
85*4882a593Smuzhiyun 	/* Byte offset 010h (word 4) */
86*4882a593Smuzhiyun 	INTERCEPT_VMRUN = 128,
87*4882a593Smuzhiyun 	INTERCEPT_VMMCALL,
88*4882a593Smuzhiyun 	INTERCEPT_VMLOAD,
89*4882a593Smuzhiyun 	INTERCEPT_VMSAVE,
90*4882a593Smuzhiyun 	INTERCEPT_STGI,
91*4882a593Smuzhiyun 	INTERCEPT_CLGI,
92*4882a593Smuzhiyun 	INTERCEPT_SKINIT,
93*4882a593Smuzhiyun 	INTERCEPT_RDTSCP,
94*4882a593Smuzhiyun 	INTERCEPT_ICEBP,
95*4882a593Smuzhiyun 	INTERCEPT_WBINVD,
96*4882a593Smuzhiyun 	INTERCEPT_MONITOR,
97*4882a593Smuzhiyun 	INTERCEPT_MWAIT,
98*4882a593Smuzhiyun 	INTERCEPT_MWAIT_COND,
99*4882a593Smuzhiyun 	INTERCEPT_XSETBV,
100*4882a593Smuzhiyun 	INTERCEPT_RDPRU,
101*4882a593Smuzhiyun 	/* Byte offset 014h (word 5) */
102*4882a593Smuzhiyun 	INTERCEPT_INVLPGB = 160,
103*4882a593Smuzhiyun 	INTERCEPT_INVLPGB_ILLEGAL,
104*4882a593Smuzhiyun 	INTERCEPT_INVPCID,
105*4882a593Smuzhiyun 	INTERCEPT_MCOMMIT,
106*4882a593Smuzhiyun 	INTERCEPT_TLBSYNC,
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun struct __attribute__ ((__packed__)) vmcb_control_area {
111*4882a593Smuzhiyun 	u32 intercepts[MAX_INTERCEPT];
112*4882a593Smuzhiyun 	u32 reserved_1[15 - MAX_INTERCEPT];
113*4882a593Smuzhiyun 	u16 pause_filter_thresh;
114*4882a593Smuzhiyun 	u16 pause_filter_count;
115*4882a593Smuzhiyun 	u64 iopm_base_pa;
116*4882a593Smuzhiyun 	u64 msrpm_base_pa;
117*4882a593Smuzhiyun 	u64 tsc_offset;
118*4882a593Smuzhiyun 	u32 asid;
119*4882a593Smuzhiyun 	u8 tlb_ctl;
120*4882a593Smuzhiyun 	u8 reserved_2[3];
121*4882a593Smuzhiyun 	u32 int_ctl;
122*4882a593Smuzhiyun 	u32 int_vector;
123*4882a593Smuzhiyun 	u32 int_state;
124*4882a593Smuzhiyun 	u8 reserved_3[4];
125*4882a593Smuzhiyun 	u32 exit_code;
126*4882a593Smuzhiyun 	u32 exit_code_hi;
127*4882a593Smuzhiyun 	u64 exit_info_1;
128*4882a593Smuzhiyun 	u64 exit_info_2;
129*4882a593Smuzhiyun 	u32 exit_int_info;
130*4882a593Smuzhiyun 	u32 exit_int_info_err;
131*4882a593Smuzhiyun 	u64 nested_ctl;
132*4882a593Smuzhiyun 	u64 avic_vapic_bar;
133*4882a593Smuzhiyun 	u8 reserved_4[8];
134*4882a593Smuzhiyun 	u32 event_inj;
135*4882a593Smuzhiyun 	u32 event_inj_err;
136*4882a593Smuzhiyun 	u64 nested_cr3;
137*4882a593Smuzhiyun 	u64 virt_ext;
138*4882a593Smuzhiyun 	u32 clean;
139*4882a593Smuzhiyun 	u32 reserved_5;
140*4882a593Smuzhiyun 	u64 next_rip;
141*4882a593Smuzhiyun 	u8 insn_len;
142*4882a593Smuzhiyun 	u8 insn_bytes[15];
143*4882a593Smuzhiyun 	u64 avic_backing_page;	/* Offset 0xe0 */
144*4882a593Smuzhiyun 	u8 reserved_6[8];	/* Offset 0xe8 */
145*4882a593Smuzhiyun 	u64 avic_logical_id;	/* Offset 0xf0 */
146*4882a593Smuzhiyun 	u64 avic_physical_id;	/* Offset 0xf8 */
147*4882a593Smuzhiyun };
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun #define TLB_CONTROL_DO_NOTHING 0
151*4882a593Smuzhiyun #define TLB_CONTROL_FLUSH_ALL_ASID 1
152*4882a593Smuzhiyun #define TLB_CONTROL_FLUSH_ASID 3
153*4882a593Smuzhiyun #define TLB_CONTROL_FLUSH_ASID_LOCAL 7
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun #define V_TPR_MASK 0x0f
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun #define V_IRQ_SHIFT 8
158*4882a593Smuzhiyun #define V_IRQ_MASK (1 << V_IRQ_SHIFT)
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun #define V_GIF_SHIFT 9
161*4882a593Smuzhiyun #define V_GIF_MASK (1 << V_GIF_SHIFT)
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun #define V_INTR_PRIO_SHIFT 16
164*4882a593Smuzhiyun #define V_INTR_PRIO_MASK (0x0f << V_INTR_PRIO_SHIFT)
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun #define V_IGN_TPR_SHIFT 20
167*4882a593Smuzhiyun #define V_IGN_TPR_MASK (1 << V_IGN_TPR_SHIFT)
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun #define V_IRQ_INJECTION_BITS_MASK (V_IRQ_MASK | V_INTR_PRIO_MASK | V_IGN_TPR_MASK)
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun #define V_INTR_MASKING_SHIFT 24
172*4882a593Smuzhiyun #define V_INTR_MASKING_MASK (1 << V_INTR_MASKING_SHIFT)
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun #define V_GIF_ENABLE_SHIFT 25
175*4882a593Smuzhiyun #define V_GIF_ENABLE_MASK (1 << V_GIF_ENABLE_SHIFT)
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun #define AVIC_ENABLE_SHIFT 31
178*4882a593Smuzhiyun #define AVIC_ENABLE_MASK (1 << AVIC_ENABLE_SHIFT)
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun #define LBR_CTL_ENABLE_MASK BIT_ULL(0)
181*4882a593Smuzhiyun #define VIRTUAL_VMLOAD_VMSAVE_ENABLE_MASK BIT_ULL(1)
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun #define SVM_INTERRUPT_SHADOW_MASK 1
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun #define SVM_IOIO_STR_SHIFT 2
186*4882a593Smuzhiyun #define SVM_IOIO_REP_SHIFT 3
187*4882a593Smuzhiyun #define SVM_IOIO_SIZE_SHIFT 4
188*4882a593Smuzhiyun #define SVM_IOIO_ASIZE_SHIFT 7
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun #define SVM_IOIO_TYPE_MASK 1
191*4882a593Smuzhiyun #define SVM_IOIO_STR_MASK (1 << SVM_IOIO_STR_SHIFT)
192*4882a593Smuzhiyun #define SVM_IOIO_REP_MASK (1 << SVM_IOIO_REP_SHIFT)
193*4882a593Smuzhiyun #define SVM_IOIO_SIZE_MASK (7 << SVM_IOIO_SIZE_SHIFT)
194*4882a593Smuzhiyun #define SVM_IOIO_ASIZE_MASK (7 << SVM_IOIO_ASIZE_SHIFT)
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun #define SVM_VM_CR_VALID_MASK	0x001fULL
197*4882a593Smuzhiyun #define SVM_VM_CR_SVM_LOCK_MASK 0x0008ULL
198*4882a593Smuzhiyun #define SVM_VM_CR_SVM_DIS_MASK  0x0010ULL
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun #define SVM_NESTED_CTL_NP_ENABLE	BIT(0)
201*4882a593Smuzhiyun #define SVM_NESTED_CTL_SEV_ENABLE	BIT(1)
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun struct vmcb_seg {
204*4882a593Smuzhiyun 	u16 selector;
205*4882a593Smuzhiyun 	u16 attrib;
206*4882a593Smuzhiyun 	u32 limit;
207*4882a593Smuzhiyun 	u64 base;
208*4882a593Smuzhiyun } __packed;
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun struct vmcb_save_area {
211*4882a593Smuzhiyun 	struct vmcb_seg es;
212*4882a593Smuzhiyun 	struct vmcb_seg cs;
213*4882a593Smuzhiyun 	struct vmcb_seg ss;
214*4882a593Smuzhiyun 	struct vmcb_seg ds;
215*4882a593Smuzhiyun 	struct vmcb_seg fs;
216*4882a593Smuzhiyun 	struct vmcb_seg gs;
217*4882a593Smuzhiyun 	struct vmcb_seg gdtr;
218*4882a593Smuzhiyun 	struct vmcb_seg ldtr;
219*4882a593Smuzhiyun 	struct vmcb_seg idtr;
220*4882a593Smuzhiyun 	struct vmcb_seg tr;
221*4882a593Smuzhiyun 	u8 reserved_1[43];
222*4882a593Smuzhiyun 	u8 cpl;
223*4882a593Smuzhiyun 	u8 reserved_2[4];
224*4882a593Smuzhiyun 	u64 efer;
225*4882a593Smuzhiyun 	u8 reserved_3[112];
226*4882a593Smuzhiyun 	u64 cr4;
227*4882a593Smuzhiyun 	u64 cr3;
228*4882a593Smuzhiyun 	u64 cr0;
229*4882a593Smuzhiyun 	u64 dr7;
230*4882a593Smuzhiyun 	u64 dr6;
231*4882a593Smuzhiyun 	u64 rflags;
232*4882a593Smuzhiyun 	u64 rip;
233*4882a593Smuzhiyun 	u8 reserved_4[88];
234*4882a593Smuzhiyun 	u64 rsp;
235*4882a593Smuzhiyun 	u8 reserved_5[24];
236*4882a593Smuzhiyun 	u64 rax;
237*4882a593Smuzhiyun 	u64 star;
238*4882a593Smuzhiyun 	u64 lstar;
239*4882a593Smuzhiyun 	u64 cstar;
240*4882a593Smuzhiyun 	u64 sfmask;
241*4882a593Smuzhiyun 	u64 kernel_gs_base;
242*4882a593Smuzhiyun 	u64 sysenter_cs;
243*4882a593Smuzhiyun 	u64 sysenter_esp;
244*4882a593Smuzhiyun 	u64 sysenter_eip;
245*4882a593Smuzhiyun 	u64 cr2;
246*4882a593Smuzhiyun 	u8 reserved_6[32];
247*4882a593Smuzhiyun 	u64 g_pat;
248*4882a593Smuzhiyun 	u64 dbgctl;
249*4882a593Smuzhiyun 	u64 br_from;
250*4882a593Smuzhiyun 	u64 br_to;
251*4882a593Smuzhiyun 	u64 last_excp_from;
252*4882a593Smuzhiyun 	u64 last_excp_to;
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	/*
255*4882a593Smuzhiyun 	 * The following part of the save area is valid only for
256*4882a593Smuzhiyun 	 * SEV-ES guests when referenced through the GHCB.
257*4882a593Smuzhiyun 	 */
258*4882a593Smuzhiyun 	u8 reserved_7[104];
259*4882a593Smuzhiyun 	u64 reserved_8;		/* rax already available at 0x01f8 */
260*4882a593Smuzhiyun 	u64 rcx;
261*4882a593Smuzhiyun 	u64 rdx;
262*4882a593Smuzhiyun 	u64 rbx;
263*4882a593Smuzhiyun 	u64 reserved_9;		/* rsp already available at 0x01d8 */
264*4882a593Smuzhiyun 	u64 rbp;
265*4882a593Smuzhiyun 	u64 rsi;
266*4882a593Smuzhiyun 	u64 rdi;
267*4882a593Smuzhiyun 	u64 r8;
268*4882a593Smuzhiyun 	u64 r9;
269*4882a593Smuzhiyun 	u64 r10;
270*4882a593Smuzhiyun 	u64 r11;
271*4882a593Smuzhiyun 	u64 r12;
272*4882a593Smuzhiyun 	u64 r13;
273*4882a593Smuzhiyun 	u64 r14;
274*4882a593Smuzhiyun 	u64 r15;
275*4882a593Smuzhiyun 	u8 reserved_10[16];
276*4882a593Smuzhiyun 	u64 sw_exit_code;
277*4882a593Smuzhiyun 	u64 sw_exit_info_1;
278*4882a593Smuzhiyun 	u64 sw_exit_info_2;
279*4882a593Smuzhiyun 	u64 sw_scratch;
280*4882a593Smuzhiyun 	u8 reserved_11[56];
281*4882a593Smuzhiyun 	u64 xcr0;
282*4882a593Smuzhiyun 	u8 valid_bitmap[16];
283*4882a593Smuzhiyun 	u64 x87_state_gpa;
284*4882a593Smuzhiyun } __packed;
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun struct ghcb {
287*4882a593Smuzhiyun 	struct vmcb_save_area save;
288*4882a593Smuzhiyun 	u8 reserved_save[2048 - sizeof(struct vmcb_save_area)];
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	u8 shared_buffer[2032];
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	u8 reserved_1[10];
293*4882a593Smuzhiyun 	u16 protocol_version;	/* negotiated SEV-ES/GHCB protocol version */
294*4882a593Smuzhiyun 	u32 ghcb_usage;
295*4882a593Smuzhiyun } __packed;
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun #define EXPECTED_VMCB_SAVE_AREA_SIZE		1032
299*4882a593Smuzhiyun #define EXPECTED_VMCB_CONTROL_AREA_SIZE		256
300*4882a593Smuzhiyun #define EXPECTED_GHCB_SIZE			PAGE_SIZE
301*4882a593Smuzhiyun 
__unused_size_checks(void)302*4882a593Smuzhiyun static inline void __unused_size_checks(void)
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct vmcb_save_area)	!= EXPECTED_VMCB_SAVE_AREA_SIZE);
305*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct vmcb_control_area)	!= EXPECTED_VMCB_CONTROL_AREA_SIZE);
306*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct ghcb)		!= EXPECTED_GHCB_SIZE);
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun struct vmcb {
310*4882a593Smuzhiyun 	struct vmcb_control_area control;
311*4882a593Smuzhiyun 	u8 reserved_control[1024 - sizeof(struct vmcb_control_area)];
312*4882a593Smuzhiyun 	struct vmcb_save_area save;
313*4882a593Smuzhiyun } __packed;
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun #define SVM_CPUID_FUNC 0x8000000a
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun #define SVM_VM_CR_SVM_DISABLE 4
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun #define SVM_SELECTOR_S_SHIFT 4
320*4882a593Smuzhiyun #define SVM_SELECTOR_DPL_SHIFT 5
321*4882a593Smuzhiyun #define SVM_SELECTOR_P_SHIFT 7
322*4882a593Smuzhiyun #define SVM_SELECTOR_AVL_SHIFT 8
323*4882a593Smuzhiyun #define SVM_SELECTOR_L_SHIFT 9
324*4882a593Smuzhiyun #define SVM_SELECTOR_DB_SHIFT 10
325*4882a593Smuzhiyun #define SVM_SELECTOR_G_SHIFT 11
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun #define SVM_SELECTOR_TYPE_MASK (0xf)
328*4882a593Smuzhiyun #define SVM_SELECTOR_S_MASK (1 << SVM_SELECTOR_S_SHIFT)
329*4882a593Smuzhiyun #define SVM_SELECTOR_DPL_MASK (3 << SVM_SELECTOR_DPL_SHIFT)
330*4882a593Smuzhiyun #define SVM_SELECTOR_P_MASK (1 << SVM_SELECTOR_P_SHIFT)
331*4882a593Smuzhiyun #define SVM_SELECTOR_AVL_MASK (1 << SVM_SELECTOR_AVL_SHIFT)
332*4882a593Smuzhiyun #define SVM_SELECTOR_L_MASK (1 << SVM_SELECTOR_L_SHIFT)
333*4882a593Smuzhiyun #define SVM_SELECTOR_DB_MASK (1 << SVM_SELECTOR_DB_SHIFT)
334*4882a593Smuzhiyun #define SVM_SELECTOR_G_MASK (1 << SVM_SELECTOR_G_SHIFT)
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun #define SVM_SELECTOR_WRITE_MASK (1 << 1)
337*4882a593Smuzhiyun #define SVM_SELECTOR_READ_MASK SVM_SELECTOR_WRITE_MASK
338*4882a593Smuzhiyun #define SVM_SELECTOR_CODE_MASK (1 << 3)
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun #define SVM_EVTINJ_VEC_MASK 0xff
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun #define SVM_EVTINJ_TYPE_SHIFT 8
343*4882a593Smuzhiyun #define SVM_EVTINJ_TYPE_MASK (7 << SVM_EVTINJ_TYPE_SHIFT)
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun #define SVM_EVTINJ_TYPE_INTR (0 << SVM_EVTINJ_TYPE_SHIFT)
346*4882a593Smuzhiyun #define SVM_EVTINJ_TYPE_NMI (2 << SVM_EVTINJ_TYPE_SHIFT)
347*4882a593Smuzhiyun #define SVM_EVTINJ_TYPE_EXEPT (3 << SVM_EVTINJ_TYPE_SHIFT)
348*4882a593Smuzhiyun #define SVM_EVTINJ_TYPE_SOFT (4 << SVM_EVTINJ_TYPE_SHIFT)
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun #define SVM_EVTINJ_VALID (1 << 31)
351*4882a593Smuzhiyun #define SVM_EVTINJ_VALID_ERR (1 << 11)
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun #define SVM_EXITINTINFO_VEC_MASK SVM_EVTINJ_VEC_MASK
354*4882a593Smuzhiyun #define SVM_EXITINTINFO_TYPE_MASK SVM_EVTINJ_TYPE_MASK
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun #define	SVM_EXITINTINFO_TYPE_INTR SVM_EVTINJ_TYPE_INTR
357*4882a593Smuzhiyun #define	SVM_EXITINTINFO_TYPE_NMI SVM_EVTINJ_TYPE_NMI
358*4882a593Smuzhiyun #define	SVM_EXITINTINFO_TYPE_EXEPT SVM_EVTINJ_TYPE_EXEPT
359*4882a593Smuzhiyun #define	SVM_EXITINTINFO_TYPE_SOFT SVM_EVTINJ_TYPE_SOFT
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun #define SVM_EXITINTINFO_VALID SVM_EVTINJ_VALID
362*4882a593Smuzhiyun #define SVM_EXITINTINFO_VALID_ERR SVM_EVTINJ_VALID_ERR
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun #define SVM_EXITINFOSHIFT_TS_REASON_IRET 36
365*4882a593Smuzhiyun #define SVM_EXITINFOSHIFT_TS_REASON_JMP 38
366*4882a593Smuzhiyun #define SVM_EXITINFOSHIFT_TS_HAS_ERROR_CODE 44
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun #define SVM_EXITINFO_REG_MASK 0x0F
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun #define SVM_CR0_SELECTIVE_MASK (X86_CR0_TS | X86_CR0_MP)
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun /* GHCB Accessor functions */
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun #define GHCB_BITMAP_IDX(field)							\
375*4882a593Smuzhiyun 	(offsetof(struct vmcb_save_area, field) / sizeof(u64))
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun #define DEFINE_GHCB_ACCESSORS(field)						\
378*4882a593Smuzhiyun 	static inline bool ghcb_##field##_is_valid(const struct ghcb *ghcb)	\
379*4882a593Smuzhiyun 	{									\
380*4882a593Smuzhiyun 		return test_bit(GHCB_BITMAP_IDX(field),				\
381*4882a593Smuzhiyun 				(unsigned long *)&ghcb->save.valid_bitmap);	\
382*4882a593Smuzhiyun 	}									\
383*4882a593Smuzhiyun 										\
384*4882a593Smuzhiyun 	static inline void ghcb_set_##field(struct ghcb *ghcb, u64 value)	\
385*4882a593Smuzhiyun 	{									\
386*4882a593Smuzhiyun 		__set_bit(GHCB_BITMAP_IDX(field),				\
387*4882a593Smuzhiyun 			  (unsigned long *)&ghcb->save.valid_bitmap);		\
388*4882a593Smuzhiyun 		ghcb->save.field = value;					\
389*4882a593Smuzhiyun 	}
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun DEFINE_GHCB_ACCESSORS(cpl)
392*4882a593Smuzhiyun DEFINE_GHCB_ACCESSORS(rip)
393*4882a593Smuzhiyun DEFINE_GHCB_ACCESSORS(rsp)
394*4882a593Smuzhiyun DEFINE_GHCB_ACCESSORS(rax)
395*4882a593Smuzhiyun DEFINE_GHCB_ACCESSORS(rcx)
396*4882a593Smuzhiyun DEFINE_GHCB_ACCESSORS(rdx)
397*4882a593Smuzhiyun DEFINE_GHCB_ACCESSORS(rbx)
398*4882a593Smuzhiyun DEFINE_GHCB_ACCESSORS(rbp)
399*4882a593Smuzhiyun DEFINE_GHCB_ACCESSORS(rsi)
400*4882a593Smuzhiyun DEFINE_GHCB_ACCESSORS(rdi)
401*4882a593Smuzhiyun DEFINE_GHCB_ACCESSORS(r8)
402*4882a593Smuzhiyun DEFINE_GHCB_ACCESSORS(r9)
403*4882a593Smuzhiyun DEFINE_GHCB_ACCESSORS(r10)
404*4882a593Smuzhiyun DEFINE_GHCB_ACCESSORS(r11)
405*4882a593Smuzhiyun DEFINE_GHCB_ACCESSORS(r12)
406*4882a593Smuzhiyun DEFINE_GHCB_ACCESSORS(r13)
407*4882a593Smuzhiyun DEFINE_GHCB_ACCESSORS(r14)
408*4882a593Smuzhiyun DEFINE_GHCB_ACCESSORS(r15)
409*4882a593Smuzhiyun DEFINE_GHCB_ACCESSORS(sw_exit_code)
410*4882a593Smuzhiyun DEFINE_GHCB_ACCESSORS(sw_exit_info_1)
411*4882a593Smuzhiyun DEFINE_GHCB_ACCESSORS(sw_exit_info_2)
412*4882a593Smuzhiyun DEFINE_GHCB_ACCESSORS(sw_scratch)
413*4882a593Smuzhiyun DEFINE_GHCB_ACCESSORS(xcr0)
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun #endif
416