xref: /OK3568_Linux_fs/kernel/arch/x86/include/asm/msr-index.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun #ifndef _ASM_X86_MSR_INDEX_H
3*4882a593Smuzhiyun #define _ASM_X86_MSR_INDEX_H
4*4882a593Smuzhiyun 
5*4882a593Smuzhiyun #include <linux/bits.h>
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun /*
8*4882a593Smuzhiyun  * CPU model specific register (MSR) numbers.
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * Do not add new entries to this file unless the definitions are shared
11*4882a593Smuzhiyun  * between multiple compilation units.
12*4882a593Smuzhiyun  */
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun /* x86-64 specific MSRs */
15*4882a593Smuzhiyun #define MSR_EFER		0xc0000080 /* extended feature register */
16*4882a593Smuzhiyun #define MSR_STAR		0xc0000081 /* legacy mode SYSCALL target */
17*4882a593Smuzhiyun #define MSR_LSTAR		0xc0000082 /* long mode SYSCALL target */
18*4882a593Smuzhiyun #define MSR_CSTAR		0xc0000083 /* compat mode SYSCALL target */
19*4882a593Smuzhiyun #define MSR_SYSCALL_MASK	0xc0000084 /* EFLAGS mask for syscall */
20*4882a593Smuzhiyun #define MSR_FS_BASE		0xc0000100 /* 64bit FS base */
21*4882a593Smuzhiyun #define MSR_GS_BASE		0xc0000101 /* 64bit GS base */
22*4882a593Smuzhiyun #define MSR_KERNEL_GS_BASE	0xc0000102 /* SwapGS GS shadow */
23*4882a593Smuzhiyun #define MSR_TSC_AUX		0xc0000103 /* Auxiliary TSC */
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun /* EFER bits: */
26*4882a593Smuzhiyun #define _EFER_SCE		0  /* SYSCALL/SYSRET */
27*4882a593Smuzhiyun #define _EFER_LME		8  /* Long mode enable */
28*4882a593Smuzhiyun #define _EFER_LMA		10 /* Long mode active (read-only) */
29*4882a593Smuzhiyun #define _EFER_NX		11 /* No execute enable */
30*4882a593Smuzhiyun #define _EFER_SVME		12 /* Enable virtualization */
31*4882a593Smuzhiyun #define _EFER_LMSLE		13 /* Long Mode Segment Limit Enable */
32*4882a593Smuzhiyun #define _EFER_FFXSR		14 /* Enable Fast FXSAVE/FXRSTOR */
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #define EFER_SCE		(1<<_EFER_SCE)
35*4882a593Smuzhiyun #define EFER_LME		(1<<_EFER_LME)
36*4882a593Smuzhiyun #define EFER_LMA		(1<<_EFER_LMA)
37*4882a593Smuzhiyun #define EFER_NX			(1<<_EFER_NX)
38*4882a593Smuzhiyun #define EFER_SVME		(1<<_EFER_SVME)
39*4882a593Smuzhiyun #define EFER_LMSLE		(1<<_EFER_LMSLE)
40*4882a593Smuzhiyun #define EFER_FFXSR		(1<<_EFER_FFXSR)
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun /* Intel MSRs. Some also available on other CPUs */
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #define MSR_TEST_CTRL				0x00000033
45*4882a593Smuzhiyun #define MSR_TEST_CTRL_SPLIT_LOCK_DETECT_BIT	29
46*4882a593Smuzhiyun #define MSR_TEST_CTRL_SPLIT_LOCK_DETECT		BIT(MSR_TEST_CTRL_SPLIT_LOCK_DETECT_BIT)
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define MSR_IA32_SPEC_CTRL		0x00000048 /* Speculation Control */
49*4882a593Smuzhiyun #define SPEC_CTRL_IBRS			BIT(0)	   /* Indirect Branch Restricted Speculation */
50*4882a593Smuzhiyun #define SPEC_CTRL_STIBP_SHIFT		1	   /* Single Thread Indirect Branch Predictor (STIBP) bit */
51*4882a593Smuzhiyun #define SPEC_CTRL_STIBP			BIT(SPEC_CTRL_STIBP_SHIFT)	/* STIBP mask */
52*4882a593Smuzhiyun #define SPEC_CTRL_SSBD_SHIFT		2	   /* Speculative Store Bypass Disable bit */
53*4882a593Smuzhiyun #define SPEC_CTRL_SSBD			BIT(SPEC_CTRL_SSBD_SHIFT)	/* Speculative Store Bypass Disable */
54*4882a593Smuzhiyun #define SPEC_CTRL_RRSBA_DIS_S_SHIFT	6	   /* Disable RRSBA behavior */
55*4882a593Smuzhiyun #define SPEC_CTRL_RRSBA_DIS_S		BIT(SPEC_CTRL_RRSBA_DIS_S_SHIFT)
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #define MSR_IA32_PRED_CMD		0x00000049 /* Prediction Command */
58*4882a593Smuzhiyun #define PRED_CMD_IBPB			BIT(0)	   /* Indirect Branch Prediction Barrier */
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #define MSR_PPIN_CTL			0x0000004e
61*4882a593Smuzhiyun #define MSR_PPIN			0x0000004f
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun #define MSR_IA32_PERFCTR0		0x000000c1
64*4882a593Smuzhiyun #define MSR_IA32_PERFCTR1		0x000000c2
65*4882a593Smuzhiyun #define MSR_FSB_FREQ			0x000000cd
66*4882a593Smuzhiyun #define MSR_PLATFORM_INFO		0x000000ce
67*4882a593Smuzhiyun #define MSR_PLATFORM_INFO_CPUID_FAULT_BIT	31
68*4882a593Smuzhiyun #define MSR_PLATFORM_INFO_CPUID_FAULT		BIT_ULL(MSR_PLATFORM_INFO_CPUID_FAULT_BIT)
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun #define MSR_IA32_UMWAIT_CONTROL			0xe1
71*4882a593Smuzhiyun #define MSR_IA32_UMWAIT_CONTROL_C02_DISABLE	BIT(0)
72*4882a593Smuzhiyun #define MSR_IA32_UMWAIT_CONTROL_RESERVED	BIT(1)
73*4882a593Smuzhiyun /*
74*4882a593Smuzhiyun  * The time field is bit[31:2], but representing a 32bit value with
75*4882a593Smuzhiyun  * bit[1:0] zero.
76*4882a593Smuzhiyun  */
77*4882a593Smuzhiyun #define MSR_IA32_UMWAIT_CONTROL_TIME_MASK	(~0x03U)
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun /* Abbreviated from Intel SDM name IA32_CORE_CAPABILITIES */
80*4882a593Smuzhiyun #define MSR_IA32_CORE_CAPS			  0x000000cf
81*4882a593Smuzhiyun #define MSR_IA32_CORE_CAPS_SPLIT_LOCK_DETECT_BIT  5
82*4882a593Smuzhiyun #define MSR_IA32_CORE_CAPS_SPLIT_LOCK_DETECT	  BIT(MSR_IA32_CORE_CAPS_SPLIT_LOCK_DETECT_BIT)
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun #define MSR_PKG_CST_CONFIG_CONTROL	0x000000e2
85*4882a593Smuzhiyun #define NHM_C3_AUTO_DEMOTE		(1UL << 25)
86*4882a593Smuzhiyun #define NHM_C1_AUTO_DEMOTE		(1UL << 26)
87*4882a593Smuzhiyun #define ATM_LNC_C6_AUTO_DEMOTE		(1UL << 25)
88*4882a593Smuzhiyun #define SNB_C3_AUTO_UNDEMOTE		(1UL << 27)
89*4882a593Smuzhiyun #define SNB_C1_AUTO_UNDEMOTE		(1UL << 28)
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun #define MSR_MTRRcap			0x000000fe
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun #define MSR_IA32_ARCH_CAPABILITIES	0x0000010a
94*4882a593Smuzhiyun #define ARCH_CAP_RDCL_NO		BIT(0)	/* Not susceptible to Meltdown */
95*4882a593Smuzhiyun #define ARCH_CAP_IBRS_ALL		BIT(1)	/* Enhanced IBRS support */
96*4882a593Smuzhiyun #define ARCH_CAP_RSBA			BIT(2)	/* RET may use alternative branch predictors */
97*4882a593Smuzhiyun #define ARCH_CAP_SKIP_VMENTRY_L1DFLUSH	BIT(3)	/* Skip L1D flush on vmentry */
98*4882a593Smuzhiyun #define ARCH_CAP_SSB_NO			BIT(4)	/*
99*4882a593Smuzhiyun 						 * Not susceptible to Speculative Store Bypass
100*4882a593Smuzhiyun 						 * attack, so no Speculative Store Bypass
101*4882a593Smuzhiyun 						 * control required.
102*4882a593Smuzhiyun 						 */
103*4882a593Smuzhiyun #define ARCH_CAP_MDS_NO			BIT(5)   /*
104*4882a593Smuzhiyun 						  * Not susceptible to
105*4882a593Smuzhiyun 						  * Microarchitectural Data
106*4882a593Smuzhiyun 						  * Sampling (MDS) vulnerabilities.
107*4882a593Smuzhiyun 						  */
108*4882a593Smuzhiyun #define ARCH_CAP_PSCHANGE_MC_NO		BIT(6)	 /*
109*4882a593Smuzhiyun 						  * The processor is not susceptible to a
110*4882a593Smuzhiyun 						  * machine check error due to modifying the
111*4882a593Smuzhiyun 						  * code page size along with either the
112*4882a593Smuzhiyun 						  * physical address or cache type
113*4882a593Smuzhiyun 						  * without TLB invalidation.
114*4882a593Smuzhiyun 						  */
115*4882a593Smuzhiyun #define ARCH_CAP_TSX_CTRL_MSR		BIT(7)	/* MSR for TSX control is available. */
116*4882a593Smuzhiyun #define ARCH_CAP_TAA_NO			BIT(8)	/*
117*4882a593Smuzhiyun 						 * Not susceptible to
118*4882a593Smuzhiyun 						 * TSX Async Abort (TAA) vulnerabilities.
119*4882a593Smuzhiyun 						 */
120*4882a593Smuzhiyun #define ARCH_CAP_SBDR_SSDP_NO		BIT(13)	/*
121*4882a593Smuzhiyun 						 * Not susceptible to SBDR and SSDP
122*4882a593Smuzhiyun 						 * variants of Processor MMIO stale data
123*4882a593Smuzhiyun 						 * vulnerabilities.
124*4882a593Smuzhiyun 						 */
125*4882a593Smuzhiyun #define ARCH_CAP_FBSDP_NO		BIT(14)	/*
126*4882a593Smuzhiyun 						 * Not susceptible to FBSDP variant of
127*4882a593Smuzhiyun 						 * Processor MMIO stale data
128*4882a593Smuzhiyun 						 * vulnerabilities.
129*4882a593Smuzhiyun 						 */
130*4882a593Smuzhiyun #define ARCH_CAP_PSDP_NO		BIT(15)	/*
131*4882a593Smuzhiyun 						 * Not susceptible to PSDP variant of
132*4882a593Smuzhiyun 						 * Processor MMIO stale data
133*4882a593Smuzhiyun 						 * vulnerabilities.
134*4882a593Smuzhiyun 						 */
135*4882a593Smuzhiyun #define ARCH_CAP_FB_CLEAR		BIT(17)	/*
136*4882a593Smuzhiyun 						 * VERW clears CPU fill buffer
137*4882a593Smuzhiyun 						 * even on MDS_NO CPUs.
138*4882a593Smuzhiyun 						 */
139*4882a593Smuzhiyun #define ARCH_CAP_FB_CLEAR_CTRL		BIT(18)	/*
140*4882a593Smuzhiyun 						 * MSR_IA32_MCU_OPT_CTRL[FB_CLEAR_DIS]
141*4882a593Smuzhiyun 						 * bit available to control VERW
142*4882a593Smuzhiyun 						 * behavior.
143*4882a593Smuzhiyun 						 */
144*4882a593Smuzhiyun #define ARCH_CAP_RRSBA			BIT(19)	/*
145*4882a593Smuzhiyun 						 * Indicates RET may use predictors
146*4882a593Smuzhiyun 						 * other than the RSB. With eIBRS
147*4882a593Smuzhiyun 						 * enabled predictions in kernel mode
148*4882a593Smuzhiyun 						 * are restricted to targets in
149*4882a593Smuzhiyun 						 * kernel.
150*4882a593Smuzhiyun 						 */
151*4882a593Smuzhiyun #define ARCH_CAP_PBRSB_NO		BIT(24)	/*
152*4882a593Smuzhiyun 						 * Not susceptible to Post-Barrier
153*4882a593Smuzhiyun 						 * Return Stack Buffer Predictions.
154*4882a593Smuzhiyun 						 */
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun #define MSR_IA32_FLUSH_CMD		0x0000010b
157*4882a593Smuzhiyun #define L1D_FLUSH			BIT(0)	/*
158*4882a593Smuzhiyun 						 * Writeback and invalidate the
159*4882a593Smuzhiyun 						 * L1 data cache.
160*4882a593Smuzhiyun 						 */
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun #define MSR_IA32_BBL_CR_CTL		0x00000119
163*4882a593Smuzhiyun #define MSR_IA32_BBL_CR_CTL3		0x0000011e
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun #define MSR_IA32_TSX_CTRL		0x00000122
166*4882a593Smuzhiyun #define TSX_CTRL_RTM_DISABLE		BIT(0)	/* Disable RTM feature */
167*4882a593Smuzhiyun #define TSX_CTRL_CPUID_CLEAR		BIT(1)	/* Disable TSX enumeration */
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun /* SRBDS support */
170*4882a593Smuzhiyun #define MSR_IA32_MCU_OPT_CTRL		0x00000123
171*4882a593Smuzhiyun #define RNGDS_MITG_DIS			BIT(0)
172*4882a593Smuzhiyun #define FB_CLEAR_DIS			BIT(3)	/* CPU Fill buffer clear disable */
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun #define MSR_IA32_SYSENTER_CS		0x00000174
175*4882a593Smuzhiyun #define MSR_IA32_SYSENTER_ESP		0x00000175
176*4882a593Smuzhiyun #define MSR_IA32_SYSENTER_EIP		0x00000176
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun #define MSR_IA32_MCG_CAP		0x00000179
179*4882a593Smuzhiyun #define MSR_IA32_MCG_STATUS		0x0000017a
180*4882a593Smuzhiyun #define MSR_IA32_MCG_CTL		0x0000017b
181*4882a593Smuzhiyun #define MSR_IA32_MCG_EXT_CTL		0x000004d0
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun #define MSR_OFFCORE_RSP_0		0x000001a6
184*4882a593Smuzhiyun #define MSR_OFFCORE_RSP_1		0x000001a7
185*4882a593Smuzhiyun #define MSR_TURBO_RATIO_LIMIT		0x000001ad
186*4882a593Smuzhiyun #define MSR_TURBO_RATIO_LIMIT1		0x000001ae
187*4882a593Smuzhiyun #define MSR_TURBO_RATIO_LIMIT2		0x000001af
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun #define MSR_LBR_SELECT			0x000001c8
190*4882a593Smuzhiyun #define MSR_LBR_TOS			0x000001c9
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun #define MSR_IA32_POWER_CTL		0x000001fc
193*4882a593Smuzhiyun #define MSR_IA32_POWER_CTL_BIT_EE	19
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun #define MSR_LBR_NHM_FROM		0x00000680
196*4882a593Smuzhiyun #define MSR_LBR_NHM_TO			0x000006c0
197*4882a593Smuzhiyun #define MSR_LBR_CORE_FROM		0x00000040
198*4882a593Smuzhiyun #define MSR_LBR_CORE_TO			0x00000060
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun #define MSR_LBR_INFO_0			0x00000dc0 /* ... 0xddf for _31 */
201*4882a593Smuzhiyun #define LBR_INFO_MISPRED		BIT_ULL(63)
202*4882a593Smuzhiyun #define LBR_INFO_IN_TX			BIT_ULL(62)
203*4882a593Smuzhiyun #define LBR_INFO_ABORT			BIT_ULL(61)
204*4882a593Smuzhiyun #define LBR_INFO_CYC_CNT_VALID		BIT_ULL(60)
205*4882a593Smuzhiyun #define LBR_INFO_CYCLES			0xffff
206*4882a593Smuzhiyun #define LBR_INFO_BR_TYPE_OFFSET		56
207*4882a593Smuzhiyun #define LBR_INFO_BR_TYPE		(0xfull << LBR_INFO_BR_TYPE_OFFSET)
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun #define MSR_ARCH_LBR_CTL		0x000014ce
210*4882a593Smuzhiyun #define ARCH_LBR_CTL_LBREN		BIT(0)
211*4882a593Smuzhiyun #define ARCH_LBR_CTL_CPL_OFFSET		1
212*4882a593Smuzhiyun #define ARCH_LBR_CTL_CPL		(0x3ull << ARCH_LBR_CTL_CPL_OFFSET)
213*4882a593Smuzhiyun #define ARCH_LBR_CTL_STACK_OFFSET	3
214*4882a593Smuzhiyun #define ARCH_LBR_CTL_STACK		(0x1ull << ARCH_LBR_CTL_STACK_OFFSET)
215*4882a593Smuzhiyun #define ARCH_LBR_CTL_FILTER_OFFSET	16
216*4882a593Smuzhiyun #define ARCH_LBR_CTL_FILTER		(0x7full << ARCH_LBR_CTL_FILTER_OFFSET)
217*4882a593Smuzhiyun #define MSR_ARCH_LBR_DEPTH		0x000014cf
218*4882a593Smuzhiyun #define MSR_ARCH_LBR_FROM_0		0x00001500
219*4882a593Smuzhiyun #define MSR_ARCH_LBR_TO_0		0x00001600
220*4882a593Smuzhiyun #define MSR_ARCH_LBR_INFO_0		0x00001200
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun #define MSR_IA32_PEBS_ENABLE		0x000003f1
223*4882a593Smuzhiyun #define MSR_PEBS_DATA_CFG		0x000003f2
224*4882a593Smuzhiyun #define MSR_IA32_DS_AREA		0x00000600
225*4882a593Smuzhiyun #define MSR_IA32_PERF_CAPABILITIES	0x00000345
226*4882a593Smuzhiyun #define MSR_PEBS_LD_LAT_THRESHOLD	0x000003f6
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun #define MSR_IA32_RTIT_CTL		0x00000570
229*4882a593Smuzhiyun #define RTIT_CTL_TRACEEN		BIT(0)
230*4882a593Smuzhiyun #define RTIT_CTL_CYCLEACC		BIT(1)
231*4882a593Smuzhiyun #define RTIT_CTL_OS			BIT(2)
232*4882a593Smuzhiyun #define RTIT_CTL_USR			BIT(3)
233*4882a593Smuzhiyun #define RTIT_CTL_PWR_EVT_EN		BIT(4)
234*4882a593Smuzhiyun #define RTIT_CTL_FUP_ON_PTW		BIT(5)
235*4882a593Smuzhiyun #define RTIT_CTL_FABRIC_EN		BIT(6)
236*4882a593Smuzhiyun #define RTIT_CTL_CR3EN			BIT(7)
237*4882a593Smuzhiyun #define RTIT_CTL_TOPA			BIT(8)
238*4882a593Smuzhiyun #define RTIT_CTL_MTC_EN			BIT(9)
239*4882a593Smuzhiyun #define RTIT_CTL_TSC_EN			BIT(10)
240*4882a593Smuzhiyun #define RTIT_CTL_DISRETC		BIT(11)
241*4882a593Smuzhiyun #define RTIT_CTL_PTW_EN			BIT(12)
242*4882a593Smuzhiyun #define RTIT_CTL_BRANCH_EN		BIT(13)
243*4882a593Smuzhiyun #define RTIT_CTL_MTC_RANGE_OFFSET	14
244*4882a593Smuzhiyun #define RTIT_CTL_MTC_RANGE		(0x0full << RTIT_CTL_MTC_RANGE_OFFSET)
245*4882a593Smuzhiyun #define RTIT_CTL_CYC_THRESH_OFFSET	19
246*4882a593Smuzhiyun #define RTIT_CTL_CYC_THRESH		(0x0full << RTIT_CTL_CYC_THRESH_OFFSET)
247*4882a593Smuzhiyun #define RTIT_CTL_PSB_FREQ_OFFSET	24
248*4882a593Smuzhiyun #define RTIT_CTL_PSB_FREQ		(0x0full << RTIT_CTL_PSB_FREQ_OFFSET)
249*4882a593Smuzhiyun #define RTIT_CTL_ADDR0_OFFSET		32
250*4882a593Smuzhiyun #define RTIT_CTL_ADDR0			(0x0full << RTIT_CTL_ADDR0_OFFSET)
251*4882a593Smuzhiyun #define RTIT_CTL_ADDR1_OFFSET		36
252*4882a593Smuzhiyun #define RTIT_CTL_ADDR1			(0x0full << RTIT_CTL_ADDR1_OFFSET)
253*4882a593Smuzhiyun #define RTIT_CTL_ADDR2_OFFSET		40
254*4882a593Smuzhiyun #define RTIT_CTL_ADDR2			(0x0full << RTIT_CTL_ADDR2_OFFSET)
255*4882a593Smuzhiyun #define RTIT_CTL_ADDR3_OFFSET		44
256*4882a593Smuzhiyun #define RTIT_CTL_ADDR3			(0x0full << RTIT_CTL_ADDR3_OFFSET)
257*4882a593Smuzhiyun #define MSR_IA32_RTIT_STATUS		0x00000571
258*4882a593Smuzhiyun #define RTIT_STATUS_FILTEREN		BIT(0)
259*4882a593Smuzhiyun #define RTIT_STATUS_CONTEXTEN		BIT(1)
260*4882a593Smuzhiyun #define RTIT_STATUS_TRIGGEREN		BIT(2)
261*4882a593Smuzhiyun #define RTIT_STATUS_BUFFOVF		BIT(3)
262*4882a593Smuzhiyun #define RTIT_STATUS_ERROR		BIT(4)
263*4882a593Smuzhiyun #define RTIT_STATUS_STOPPED		BIT(5)
264*4882a593Smuzhiyun #define RTIT_STATUS_BYTECNT_OFFSET	32
265*4882a593Smuzhiyun #define RTIT_STATUS_BYTECNT		(0x1ffffull << RTIT_STATUS_BYTECNT_OFFSET)
266*4882a593Smuzhiyun #define MSR_IA32_RTIT_ADDR0_A		0x00000580
267*4882a593Smuzhiyun #define MSR_IA32_RTIT_ADDR0_B		0x00000581
268*4882a593Smuzhiyun #define MSR_IA32_RTIT_ADDR1_A		0x00000582
269*4882a593Smuzhiyun #define MSR_IA32_RTIT_ADDR1_B		0x00000583
270*4882a593Smuzhiyun #define MSR_IA32_RTIT_ADDR2_A		0x00000584
271*4882a593Smuzhiyun #define MSR_IA32_RTIT_ADDR2_B		0x00000585
272*4882a593Smuzhiyun #define MSR_IA32_RTIT_ADDR3_A		0x00000586
273*4882a593Smuzhiyun #define MSR_IA32_RTIT_ADDR3_B		0x00000587
274*4882a593Smuzhiyun #define MSR_IA32_RTIT_CR3_MATCH		0x00000572
275*4882a593Smuzhiyun #define MSR_IA32_RTIT_OUTPUT_BASE	0x00000560
276*4882a593Smuzhiyun #define MSR_IA32_RTIT_OUTPUT_MASK	0x00000561
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun #define MSR_MTRRfix64K_00000		0x00000250
279*4882a593Smuzhiyun #define MSR_MTRRfix16K_80000		0x00000258
280*4882a593Smuzhiyun #define MSR_MTRRfix16K_A0000		0x00000259
281*4882a593Smuzhiyun #define MSR_MTRRfix4K_C0000		0x00000268
282*4882a593Smuzhiyun #define MSR_MTRRfix4K_C8000		0x00000269
283*4882a593Smuzhiyun #define MSR_MTRRfix4K_D0000		0x0000026a
284*4882a593Smuzhiyun #define MSR_MTRRfix4K_D8000		0x0000026b
285*4882a593Smuzhiyun #define MSR_MTRRfix4K_E0000		0x0000026c
286*4882a593Smuzhiyun #define MSR_MTRRfix4K_E8000		0x0000026d
287*4882a593Smuzhiyun #define MSR_MTRRfix4K_F0000		0x0000026e
288*4882a593Smuzhiyun #define MSR_MTRRfix4K_F8000		0x0000026f
289*4882a593Smuzhiyun #define MSR_MTRRdefType			0x000002ff
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun #define MSR_IA32_CR_PAT			0x00000277
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun #define MSR_IA32_DEBUGCTLMSR		0x000001d9
294*4882a593Smuzhiyun #define MSR_IA32_LASTBRANCHFROMIP	0x000001db
295*4882a593Smuzhiyun #define MSR_IA32_LASTBRANCHTOIP		0x000001dc
296*4882a593Smuzhiyun #define MSR_IA32_LASTINTFROMIP		0x000001dd
297*4882a593Smuzhiyun #define MSR_IA32_LASTINTTOIP		0x000001de
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun #define MSR_IA32_PASID			0x00000d93
300*4882a593Smuzhiyun #define MSR_IA32_PASID_VALID		BIT_ULL(31)
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun /* DEBUGCTLMSR bits (others vary by model): */
303*4882a593Smuzhiyun #define DEBUGCTLMSR_LBR			(1UL <<  0) /* last branch recording */
304*4882a593Smuzhiyun #define DEBUGCTLMSR_BTF_SHIFT		1
305*4882a593Smuzhiyun #define DEBUGCTLMSR_BTF			(1UL <<  1) /* single-step on branches */
306*4882a593Smuzhiyun #define DEBUGCTLMSR_TR			(1UL <<  6)
307*4882a593Smuzhiyun #define DEBUGCTLMSR_BTS			(1UL <<  7)
308*4882a593Smuzhiyun #define DEBUGCTLMSR_BTINT		(1UL <<  8)
309*4882a593Smuzhiyun #define DEBUGCTLMSR_BTS_OFF_OS		(1UL <<  9)
310*4882a593Smuzhiyun #define DEBUGCTLMSR_BTS_OFF_USR		(1UL << 10)
311*4882a593Smuzhiyun #define DEBUGCTLMSR_FREEZE_LBRS_ON_PMI	(1UL << 11)
312*4882a593Smuzhiyun #define DEBUGCTLMSR_FREEZE_PERFMON_ON_PMI	(1UL << 12)
313*4882a593Smuzhiyun #define DEBUGCTLMSR_FREEZE_IN_SMM_BIT	14
314*4882a593Smuzhiyun #define DEBUGCTLMSR_FREEZE_IN_SMM	(1UL << DEBUGCTLMSR_FREEZE_IN_SMM_BIT)
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun #define MSR_PEBS_FRONTEND		0x000003f7
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun #define MSR_IA32_MC0_CTL		0x00000400
319*4882a593Smuzhiyun #define MSR_IA32_MC0_STATUS		0x00000401
320*4882a593Smuzhiyun #define MSR_IA32_MC0_ADDR		0x00000402
321*4882a593Smuzhiyun #define MSR_IA32_MC0_MISC		0x00000403
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun /* C-state Residency Counters */
324*4882a593Smuzhiyun #define MSR_PKG_C3_RESIDENCY		0x000003f8
325*4882a593Smuzhiyun #define MSR_PKG_C6_RESIDENCY		0x000003f9
326*4882a593Smuzhiyun #define MSR_ATOM_PKG_C6_RESIDENCY	0x000003fa
327*4882a593Smuzhiyun #define MSR_PKG_C7_RESIDENCY		0x000003fa
328*4882a593Smuzhiyun #define MSR_CORE_C3_RESIDENCY		0x000003fc
329*4882a593Smuzhiyun #define MSR_CORE_C6_RESIDENCY		0x000003fd
330*4882a593Smuzhiyun #define MSR_CORE_C7_RESIDENCY		0x000003fe
331*4882a593Smuzhiyun #define MSR_KNL_CORE_C6_RESIDENCY	0x000003ff
332*4882a593Smuzhiyun #define MSR_PKG_C2_RESIDENCY		0x0000060d
333*4882a593Smuzhiyun #define MSR_PKG_C8_RESIDENCY		0x00000630
334*4882a593Smuzhiyun #define MSR_PKG_C9_RESIDENCY		0x00000631
335*4882a593Smuzhiyun #define MSR_PKG_C10_RESIDENCY		0x00000632
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun /* Interrupt Response Limit */
338*4882a593Smuzhiyun #define MSR_PKGC3_IRTL			0x0000060a
339*4882a593Smuzhiyun #define MSR_PKGC6_IRTL			0x0000060b
340*4882a593Smuzhiyun #define MSR_PKGC7_IRTL			0x0000060c
341*4882a593Smuzhiyun #define MSR_PKGC8_IRTL			0x00000633
342*4882a593Smuzhiyun #define MSR_PKGC9_IRTL			0x00000634
343*4882a593Smuzhiyun #define MSR_PKGC10_IRTL			0x00000635
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun /* Run Time Average Power Limiting (RAPL) Interface */
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun #define MSR_RAPL_POWER_UNIT		0x00000606
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun #define MSR_PKG_POWER_LIMIT		0x00000610
350*4882a593Smuzhiyun #define MSR_PKG_ENERGY_STATUS		0x00000611
351*4882a593Smuzhiyun #define MSR_PKG_PERF_STATUS		0x00000613
352*4882a593Smuzhiyun #define MSR_PKG_POWER_INFO		0x00000614
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun #define MSR_DRAM_POWER_LIMIT		0x00000618
355*4882a593Smuzhiyun #define MSR_DRAM_ENERGY_STATUS		0x00000619
356*4882a593Smuzhiyun #define MSR_DRAM_PERF_STATUS		0x0000061b
357*4882a593Smuzhiyun #define MSR_DRAM_POWER_INFO		0x0000061c
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun #define MSR_PP0_POWER_LIMIT		0x00000638
360*4882a593Smuzhiyun #define MSR_PP0_ENERGY_STATUS		0x00000639
361*4882a593Smuzhiyun #define MSR_PP0_POLICY			0x0000063a
362*4882a593Smuzhiyun #define MSR_PP0_PERF_STATUS		0x0000063b
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun #define MSR_PP1_POWER_LIMIT		0x00000640
365*4882a593Smuzhiyun #define MSR_PP1_ENERGY_STATUS		0x00000641
366*4882a593Smuzhiyun #define MSR_PP1_POLICY			0x00000642
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun #define MSR_AMD_PKG_ENERGY_STATUS	0xc001029b
369*4882a593Smuzhiyun #define MSR_AMD_RAPL_POWER_UNIT		0xc0010299
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun /* Config TDP MSRs */
372*4882a593Smuzhiyun #define MSR_CONFIG_TDP_NOMINAL		0x00000648
373*4882a593Smuzhiyun #define MSR_CONFIG_TDP_LEVEL_1		0x00000649
374*4882a593Smuzhiyun #define MSR_CONFIG_TDP_LEVEL_2		0x0000064A
375*4882a593Smuzhiyun #define MSR_CONFIG_TDP_CONTROL		0x0000064B
376*4882a593Smuzhiyun #define MSR_TURBO_ACTIVATION_RATIO	0x0000064C
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun #define MSR_PLATFORM_ENERGY_STATUS	0x0000064D
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun #define MSR_PKG_WEIGHTED_CORE_C0_RES	0x00000658
381*4882a593Smuzhiyun #define MSR_PKG_ANY_CORE_C0_RES		0x00000659
382*4882a593Smuzhiyun #define MSR_PKG_ANY_GFXE_C0_RES		0x0000065A
383*4882a593Smuzhiyun #define MSR_PKG_BOTH_CORE_GFXE_C0_RES	0x0000065B
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun #define MSR_CORE_C1_RES			0x00000660
386*4882a593Smuzhiyun #define MSR_MODULE_C6_RES_MS		0x00000664
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun #define MSR_CC6_DEMOTION_POLICY_CONFIG	0x00000668
389*4882a593Smuzhiyun #define MSR_MC6_DEMOTION_POLICY_CONFIG	0x00000669
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun #define MSR_ATOM_CORE_RATIOS		0x0000066a
392*4882a593Smuzhiyun #define MSR_ATOM_CORE_VIDS		0x0000066b
393*4882a593Smuzhiyun #define MSR_ATOM_CORE_TURBO_RATIOS	0x0000066c
394*4882a593Smuzhiyun #define MSR_ATOM_CORE_TURBO_VIDS	0x0000066d
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun #define MSR_CORE_PERF_LIMIT_REASONS	0x00000690
398*4882a593Smuzhiyun #define MSR_GFX_PERF_LIMIT_REASONS	0x000006B0
399*4882a593Smuzhiyun #define MSR_RING_PERF_LIMIT_REASONS	0x000006B1
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun /* Hardware P state interface */
402*4882a593Smuzhiyun #define MSR_PPERF			0x0000064e
403*4882a593Smuzhiyun #define MSR_PERF_LIMIT_REASONS		0x0000064f
404*4882a593Smuzhiyun #define MSR_PM_ENABLE			0x00000770
405*4882a593Smuzhiyun #define MSR_HWP_CAPABILITIES		0x00000771
406*4882a593Smuzhiyun #define MSR_HWP_REQUEST_PKG		0x00000772
407*4882a593Smuzhiyun #define MSR_HWP_INTERRUPT		0x00000773
408*4882a593Smuzhiyun #define MSR_HWP_REQUEST 		0x00000774
409*4882a593Smuzhiyun #define MSR_HWP_STATUS			0x00000777
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun /* CPUID.6.EAX */
412*4882a593Smuzhiyun #define HWP_BASE_BIT			(1<<7)
413*4882a593Smuzhiyun #define HWP_NOTIFICATIONS_BIT		(1<<8)
414*4882a593Smuzhiyun #define HWP_ACTIVITY_WINDOW_BIT		(1<<9)
415*4882a593Smuzhiyun #define HWP_ENERGY_PERF_PREFERENCE_BIT	(1<<10)
416*4882a593Smuzhiyun #define HWP_PACKAGE_LEVEL_REQUEST_BIT	(1<<11)
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun /* IA32_HWP_CAPABILITIES */
419*4882a593Smuzhiyun #define HWP_HIGHEST_PERF(x)		(((x) >> 0) & 0xff)
420*4882a593Smuzhiyun #define HWP_GUARANTEED_PERF(x)		(((x) >> 8) & 0xff)
421*4882a593Smuzhiyun #define HWP_MOSTEFFICIENT_PERF(x)	(((x) >> 16) & 0xff)
422*4882a593Smuzhiyun #define HWP_LOWEST_PERF(x)		(((x) >> 24) & 0xff)
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun /* IA32_HWP_REQUEST */
425*4882a593Smuzhiyun #define HWP_MIN_PERF(x) 		(x & 0xff)
426*4882a593Smuzhiyun #define HWP_MAX_PERF(x) 		((x & 0xff) << 8)
427*4882a593Smuzhiyun #define HWP_DESIRED_PERF(x)		((x & 0xff) << 16)
428*4882a593Smuzhiyun #define HWP_ENERGY_PERF_PREFERENCE(x)	(((unsigned long long) x & 0xff) << 24)
429*4882a593Smuzhiyun #define HWP_EPP_PERFORMANCE		0x00
430*4882a593Smuzhiyun #define HWP_EPP_BALANCE_PERFORMANCE	0x80
431*4882a593Smuzhiyun #define HWP_EPP_BALANCE_POWERSAVE	0xC0
432*4882a593Smuzhiyun #define HWP_EPP_POWERSAVE		0xFF
433*4882a593Smuzhiyun #define HWP_ACTIVITY_WINDOW(x)		((unsigned long long)(x & 0xff3) << 32)
434*4882a593Smuzhiyun #define HWP_PACKAGE_CONTROL(x)		((unsigned long long)(x & 0x1) << 42)
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun /* IA32_HWP_STATUS */
437*4882a593Smuzhiyun #define HWP_GUARANTEED_CHANGE(x)	(x & 0x1)
438*4882a593Smuzhiyun #define HWP_EXCURSION_TO_MINIMUM(x)	(x & 0x4)
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun /* IA32_HWP_INTERRUPT */
441*4882a593Smuzhiyun #define HWP_CHANGE_TO_GUARANTEED_INT(x)	(x & 0x1)
442*4882a593Smuzhiyun #define HWP_EXCURSION_TO_MINIMUM_INT(x)	(x & 0x2)
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun #define MSR_AMD64_MC0_MASK		0xc0010044
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun #define MSR_IA32_MCx_CTL(x)		(MSR_IA32_MC0_CTL + 4*(x))
447*4882a593Smuzhiyun #define MSR_IA32_MCx_STATUS(x)		(MSR_IA32_MC0_STATUS + 4*(x))
448*4882a593Smuzhiyun #define MSR_IA32_MCx_ADDR(x)		(MSR_IA32_MC0_ADDR + 4*(x))
449*4882a593Smuzhiyun #define MSR_IA32_MCx_MISC(x)		(MSR_IA32_MC0_MISC + 4*(x))
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun #define MSR_AMD64_MCx_MASK(x)		(MSR_AMD64_MC0_MASK + (x))
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun /* These are consecutive and not in the normal 4er MCE bank block */
454*4882a593Smuzhiyun #define MSR_IA32_MC0_CTL2		0x00000280
455*4882a593Smuzhiyun #define MSR_IA32_MCx_CTL2(x)		(MSR_IA32_MC0_CTL2 + (x))
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun #define MSR_P6_PERFCTR0			0x000000c1
458*4882a593Smuzhiyun #define MSR_P6_PERFCTR1			0x000000c2
459*4882a593Smuzhiyun #define MSR_P6_EVNTSEL0			0x00000186
460*4882a593Smuzhiyun #define MSR_P6_EVNTSEL1			0x00000187
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun #define MSR_KNC_PERFCTR0               0x00000020
463*4882a593Smuzhiyun #define MSR_KNC_PERFCTR1               0x00000021
464*4882a593Smuzhiyun #define MSR_KNC_EVNTSEL0               0x00000028
465*4882a593Smuzhiyun #define MSR_KNC_EVNTSEL1               0x00000029
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun /* Alternative perfctr range with full access. */
468*4882a593Smuzhiyun #define MSR_IA32_PMC0			0x000004c1
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun /* Auto-reload via MSR instead of DS area */
471*4882a593Smuzhiyun #define MSR_RELOAD_PMC0			0x000014c1
472*4882a593Smuzhiyun #define MSR_RELOAD_FIXED_CTR0		0x00001309
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun /*
475*4882a593Smuzhiyun  * AMD64 MSRs. Not complete. See the architecture manual for a more
476*4882a593Smuzhiyun  * complete list.
477*4882a593Smuzhiyun  */
478*4882a593Smuzhiyun #define MSR_AMD64_PATCH_LEVEL		0x0000008b
479*4882a593Smuzhiyun #define MSR_AMD64_TSC_RATIO		0xc0000104
480*4882a593Smuzhiyun #define MSR_AMD64_NB_CFG		0xc001001f
481*4882a593Smuzhiyun #define MSR_AMD64_PATCH_LOADER		0xc0010020
482*4882a593Smuzhiyun #define MSR_AMD_PERF_CTL		0xc0010062
483*4882a593Smuzhiyun #define MSR_AMD_PERF_STATUS		0xc0010063
484*4882a593Smuzhiyun #define MSR_AMD_PSTATE_DEF_BASE		0xc0010064
485*4882a593Smuzhiyun #define MSR_AMD64_OSVW_ID_LENGTH	0xc0010140
486*4882a593Smuzhiyun #define MSR_AMD64_OSVW_STATUS		0xc0010141
487*4882a593Smuzhiyun #define MSR_AMD_PPIN_CTL		0xc00102f0
488*4882a593Smuzhiyun #define MSR_AMD_PPIN			0xc00102f1
489*4882a593Smuzhiyun #define MSR_AMD64_CPUID_FN_1		0xc0011004
490*4882a593Smuzhiyun #define MSR_AMD64_LS_CFG		0xc0011020
491*4882a593Smuzhiyun #define MSR_AMD64_DC_CFG		0xc0011022
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun #define MSR_AMD64_DE_CFG		0xc0011029
494*4882a593Smuzhiyun #define MSR_AMD64_DE_CFG_LFENCE_SERIALIZE_BIT	 1
495*4882a593Smuzhiyun #define MSR_AMD64_DE_CFG_LFENCE_SERIALIZE	BIT_ULL(MSR_AMD64_DE_CFG_LFENCE_SERIALIZE_BIT)
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun #define MSR_AMD64_BU_CFG2		0xc001102a
498*4882a593Smuzhiyun #define MSR_AMD64_IBSFETCHCTL		0xc0011030
499*4882a593Smuzhiyun #define MSR_AMD64_IBSFETCHLINAD		0xc0011031
500*4882a593Smuzhiyun #define MSR_AMD64_IBSFETCHPHYSAD	0xc0011032
501*4882a593Smuzhiyun #define MSR_AMD64_IBSFETCH_REG_COUNT	3
502*4882a593Smuzhiyun #define MSR_AMD64_IBSFETCH_REG_MASK	((1UL<<MSR_AMD64_IBSFETCH_REG_COUNT)-1)
503*4882a593Smuzhiyun #define MSR_AMD64_IBSOPCTL		0xc0011033
504*4882a593Smuzhiyun #define MSR_AMD64_IBSOPRIP		0xc0011034
505*4882a593Smuzhiyun #define MSR_AMD64_IBSOPDATA		0xc0011035
506*4882a593Smuzhiyun #define MSR_AMD64_IBSOPDATA2		0xc0011036
507*4882a593Smuzhiyun #define MSR_AMD64_IBSOPDATA3		0xc0011037
508*4882a593Smuzhiyun #define MSR_AMD64_IBSDCLINAD		0xc0011038
509*4882a593Smuzhiyun #define MSR_AMD64_IBSDCPHYSAD		0xc0011039
510*4882a593Smuzhiyun #define MSR_AMD64_IBSOP_REG_COUNT	7
511*4882a593Smuzhiyun #define MSR_AMD64_IBSOP_REG_MASK	((1UL<<MSR_AMD64_IBSOP_REG_COUNT)-1)
512*4882a593Smuzhiyun #define MSR_AMD64_IBSCTL		0xc001103a
513*4882a593Smuzhiyun #define MSR_AMD64_IBSBRTARGET		0xc001103b
514*4882a593Smuzhiyun #define MSR_AMD64_ICIBSEXTDCTL		0xc001103c
515*4882a593Smuzhiyun #define MSR_AMD64_IBSOPDATA4		0xc001103d
516*4882a593Smuzhiyun #define MSR_AMD64_IBS_REG_COUNT_MAX	8 /* includes MSR_AMD64_IBSBRTARGET */
517*4882a593Smuzhiyun #define MSR_AMD64_SEV_ES_GHCB		0xc0010130
518*4882a593Smuzhiyun #define MSR_AMD64_SEV			0xc0010131
519*4882a593Smuzhiyun #define MSR_AMD64_SEV_ENABLED_BIT	0
520*4882a593Smuzhiyun #define MSR_AMD64_SEV_ES_ENABLED_BIT	1
521*4882a593Smuzhiyun #define MSR_AMD64_SEV_ENABLED		BIT_ULL(MSR_AMD64_SEV_ENABLED_BIT)
522*4882a593Smuzhiyun #define MSR_AMD64_SEV_ES_ENABLED	BIT_ULL(MSR_AMD64_SEV_ES_ENABLED_BIT)
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun #define MSR_AMD64_VIRT_SPEC_CTRL	0xc001011f
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun /* Fam 17h MSRs */
527*4882a593Smuzhiyun #define MSR_F17H_IRPERF			0xc00000e9
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun #define MSR_ZEN2_SPECTRAL_CHICKEN	0xc00110e3
530*4882a593Smuzhiyun #define MSR_ZEN2_SPECTRAL_CHICKEN_BIT	BIT_ULL(1)
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun /* Fam 16h MSRs */
533*4882a593Smuzhiyun #define MSR_F16H_L2I_PERF_CTL		0xc0010230
534*4882a593Smuzhiyun #define MSR_F16H_L2I_PERF_CTR		0xc0010231
535*4882a593Smuzhiyun #define MSR_F16H_DR1_ADDR_MASK		0xc0011019
536*4882a593Smuzhiyun #define MSR_F16H_DR2_ADDR_MASK		0xc001101a
537*4882a593Smuzhiyun #define MSR_F16H_DR3_ADDR_MASK		0xc001101b
538*4882a593Smuzhiyun #define MSR_F16H_DR0_ADDR_MASK		0xc0011027
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun /* Fam 15h MSRs */
541*4882a593Smuzhiyun #define MSR_F15H_CU_PWR_ACCUMULATOR     0xc001007a
542*4882a593Smuzhiyun #define MSR_F15H_CU_MAX_PWR_ACCUMULATOR 0xc001007b
543*4882a593Smuzhiyun #define MSR_F15H_PERF_CTL		0xc0010200
544*4882a593Smuzhiyun #define MSR_F15H_PERF_CTL0		MSR_F15H_PERF_CTL
545*4882a593Smuzhiyun #define MSR_F15H_PERF_CTL1		(MSR_F15H_PERF_CTL + 2)
546*4882a593Smuzhiyun #define MSR_F15H_PERF_CTL2		(MSR_F15H_PERF_CTL + 4)
547*4882a593Smuzhiyun #define MSR_F15H_PERF_CTL3		(MSR_F15H_PERF_CTL + 6)
548*4882a593Smuzhiyun #define MSR_F15H_PERF_CTL4		(MSR_F15H_PERF_CTL + 8)
549*4882a593Smuzhiyun #define MSR_F15H_PERF_CTL5		(MSR_F15H_PERF_CTL + 10)
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun #define MSR_F15H_PERF_CTR		0xc0010201
552*4882a593Smuzhiyun #define MSR_F15H_PERF_CTR0		MSR_F15H_PERF_CTR
553*4882a593Smuzhiyun #define MSR_F15H_PERF_CTR1		(MSR_F15H_PERF_CTR + 2)
554*4882a593Smuzhiyun #define MSR_F15H_PERF_CTR2		(MSR_F15H_PERF_CTR + 4)
555*4882a593Smuzhiyun #define MSR_F15H_PERF_CTR3		(MSR_F15H_PERF_CTR + 6)
556*4882a593Smuzhiyun #define MSR_F15H_PERF_CTR4		(MSR_F15H_PERF_CTR + 8)
557*4882a593Smuzhiyun #define MSR_F15H_PERF_CTR5		(MSR_F15H_PERF_CTR + 10)
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun #define MSR_F15H_NB_PERF_CTL		0xc0010240
560*4882a593Smuzhiyun #define MSR_F15H_NB_PERF_CTR		0xc0010241
561*4882a593Smuzhiyun #define MSR_F15H_PTSC			0xc0010280
562*4882a593Smuzhiyun #define MSR_F15H_IC_CFG			0xc0011021
563*4882a593Smuzhiyun #define MSR_F15H_EX_CFG			0xc001102c
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun /* Fam 10h MSRs */
566*4882a593Smuzhiyun #define MSR_FAM10H_MMIO_CONF_BASE	0xc0010058
567*4882a593Smuzhiyun #define FAM10H_MMIO_CONF_ENABLE		(1<<0)
568*4882a593Smuzhiyun #define FAM10H_MMIO_CONF_BUSRANGE_MASK	0xf
569*4882a593Smuzhiyun #define FAM10H_MMIO_CONF_BUSRANGE_SHIFT 2
570*4882a593Smuzhiyun #define FAM10H_MMIO_CONF_BASE_MASK	0xfffffffULL
571*4882a593Smuzhiyun #define FAM10H_MMIO_CONF_BASE_SHIFT	20
572*4882a593Smuzhiyun #define MSR_FAM10H_NODE_ID		0xc001100c
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun /* K8 MSRs */
575*4882a593Smuzhiyun #define MSR_K8_TOP_MEM1			0xc001001a
576*4882a593Smuzhiyun #define MSR_K8_TOP_MEM2			0xc001001d
577*4882a593Smuzhiyun #define MSR_K8_SYSCFG			0xc0010010
578*4882a593Smuzhiyun #define MSR_K8_SYSCFG_MEM_ENCRYPT_BIT	23
579*4882a593Smuzhiyun #define MSR_K8_SYSCFG_MEM_ENCRYPT	BIT_ULL(MSR_K8_SYSCFG_MEM_ENCRYPT_BIT)
580*4882a593Smuzhiyun #define MSR_K8_INT_PENDING_MSG		0xc0010055
581*4882a593Smuzhiyun /* C1E active bits in int pending message */
582*4882a593Smuzhiyun #define K8_INTP_C1E_ACTIVE_MASK		0x18000000
583*4882a593Smuzhiyun #define MSR_K8_TSEG_ADDR		0xc0010112
584*4882a593Smuzhiyun #define MSR_K8_TSEG_MASK		0xc0010113
585*4882a593Smuzhiyun #define K8_MTRRFIXRANGE_DRAM_ENABLE	0x00040000 /* MtrrFixDramEn bit    */
586*4882a593Smuzhiyun #define K8_MTRRFIXRANGE_DRAM_MODIFY	0x00080000 /* MtrrFixDramModEn bit */
587*4882a593Smuzhiyun #define K8_MTRR_RDMEM_WRMEM_MASK	0x18181818 /* Mask: RdMem|WrMem    */
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun /* K7 MSRs */
590*4882a593Smuzhiyun #define MSR_K7_EVNTSEL0			0xc0010000
591*4882a593Smuzhiyun #define MSR_K7_PERFCTR0			0xc0010004
592*4882a593Smuzhiyun #define MSR_K7_EVNTSEL1			0xc0010001
593*4882a593Smuzhiyun #define MSR_K7_PERFCTR1			0xc0010005
594*4882a593Smuzhiyun #define MSR_K7_EVNTSEL2			0xc0010002
595*4882a593Smuzhiyun #define MSR_K7_PERFCTR2			0xc0010006
596*4882a593Smuzhiyun #define MSR_K7_EVNTSEL3			0xc0010003
597*4882a593Smuzhiyun #define MSR_K7_PERFCTR3			0xc0010007
598*4882a593Smuzhiyun #define MSR_K7_CLK_CTL			0xc001001b
599*4882a593Smuzhiyun #define MSR_K7_HWCR			0xc0010015
600*4882a593Smuzhiyun #define MSR_K7_HWCR_SMMLOCK_BIT		0
601*4882a593Smuzhiyun #define MSR_K7_HWCR_SMMLOCK		BIT_ULL(MSR_K7_HWCR_SMMLOCK_BIT)
602*4882a593Smuzhiyun #define MSR_K7_HWCR_IRPERF_EN_BIT	30
603*4882a593Smuzhiyun #define MSR_K7_HWCR_IRPERF_EN		BIT_ULL(MSR_K7_HWCR_IRPERF_EN_BIT)
604*4882a593Smuzhiyun #define MSR_K7_FID_VID_CTL		0xc0010041
605*4882a593Smuzhiyun #define MSR_K7_FID_VID_STATUS		0xc0010042
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun /* K6 MSRs */
608*4882a593Smuzhiyun #define MSR_K6_WHCR			0xc0000082
609*4882a593Smuzhiyun #define MSR_K6_UWCCR			0xc0000085
610*4882a593Smuzhiyun #define MSR_K6_EPMR			0xc0000086
611*4882a593Smuzhiyun #define MSR_K6_PSOR			0xc0000087
612*4882a593Smuzhiyun #define MSR_K6_PFIR			0xc0000088
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun /* Centaur-Hauls/IDT defined MSRs. */
615*4882a593Smuzhiyun #define MSR_IDT_FCR1			0x00000107
616*4882a593Smuzhiyun #define MSR_IDT_FCR2			0x00000108
617*4882a593Smuzhiyun #define MSR_IDT_FCR3			0x00000109
618*4882a593Smuzhiyun #define MSR_IDT_FCR4			0x0000010a
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun #define MSR_IDT_MCR0			0x00000110
621*4882a593Smuzhiyun #define MSR_IDT_MCR1			0x00000111
622*4882a593Smuzhiyun #define MSR_IDT_MCR2			0x00000112
623*4882a593Smuzhiyun #define MSR_IDT_MCR3			0x00000113
624*4882a593Smuzhiyun #define MSR_IDT_MCR4			0x00000114
625*4882a593Smuzhiyun #define MSR_IDT_MCR5			0x00000115
626*4882a593Smuzhiyun #define MSR_IDT_MCR6			0x00000116
627*4882a593Smuzhiyun #define MSR_IDT_MCR7			0x00000117
628*4882a593Smuzhiyun #define MSR_IDT_MCR_CTRL		0x00000120
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun /* VIA Cyrix defined MSRs*/
631*4882a593Smuzhiyun #define MSR_VIA_FCR			0x00001107
632*4882a593Smuzhiyun #define MSR_VIA_LONGHAUL		0x0000110a
633*4882a593Smuzhiyun #define MSR_VIA_RNG			0x0000110b
634*4882a593Smuzhiyun #define MSR_VIA_BCR2			0x00001147
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun /* Transmeta defined MSRs */
637*4882a593Smuzhiyun #define MSR_TMTA_LONGRUN_CTRL		0x80868010
638*4882a593Smuzhiyun #define MSR_TMTA_LONGRUN_FLAGS		0x80868011
639*4882a593Smuzhiyun #define MSR_TMTA_LRTI_READOUT		0x80868018
640*4882a593Smuzhiyun #define MSR_TMTA_LRTI_VOLT_MHZ		0x8086801a
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun /* Intel defined MSRs. */
643*4882a593Smuzhiyun #define MSR_IA32_P5_MC_ADDR		0x00000000
644*4882a593Smuzhiyun #define MSR_IA32_P5_MC_TYPE		0x00000001
645*4882a593Smuzhiyun #define MSR_IA32_TSC			0x00000010
646*4882a593Smuzhiyun #define MSR_IA32_PLATFORM_ID		0x00000017
647*4882a593Smuzhiyun #define MSR_IA32_EBL_CR_POWERON		0x0000002a
648*4882a593Smuzhiyun #define MSR_EBC_FREQUENCY_ID		0x0000002c
649*4882a593Smuzhiyun #define MSR_SMI_COUNT			0x00000034
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun /* Referred to as IA32_FEATURE_CONTROL in Intel's SDM. */
652*4882a593Smuzhiyun #define MSR_IA32_FEAT_CTL		0x0000003a
653*4882a593Smuzhiyun #define FEAT_CTL_LOCKED				BIT(0)
654*4882a593Smuzhiyun #define FEAT_CTL_VMX_ENABLED_INSIDE_SMX		BIT(1)
655*4882a593Smuzhiyun #define FEAT_CTL_VMX_ENABLED_OUTSIDE_SMX	BIT(2)
656*4882a593Smuzhiyun #define FEAT_CTL_LMCE_ENABLED			BIT(20)
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun #define MSR_IA32_TSC_ADJUST             0x0000003b
659*4882a593Smuzhiyun #define MSR_IA32_BNDCFGS		0x00000d90
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun #define MSR_IA32_BNDCFGS_RSVD		0x00000ffc
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun #define MSR_IA32_XSS			0x00000da0
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun #define MSR_IA32_APICBASE		0x0000001b
666*4882a593Smuzhiyun #define MSR_IA32_APICBASE_BSP		(1<<8)
667*4882a593Smuzhiyun #define MSR_IA32_APICBASE_ENABLE	(1<<11)
668*4882a593Smuzhiyun #define MSR_IA32_APICBASE_BASE		(0xfffff<<12)
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun #define MSR_IA32_TSCDEADLINE		0x000006e0
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun #define MSR_IA32_UCODE_WRITE		0x00000079
673*4882a593Smuzhiyun #define MSR_IA32_UCODE_REV		0x0000008b
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun #define MSR_IA32_SMM_MONITOR_CTL	0x0000009b
676*4882a593Smuzhiyun #define MSR_IA32_SMBASE			0x0000009e
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun #define MSR_IA32_PERF_STATUS		0x00000198
679*4882a593Smuzhiyun #define MSR_IA32_PERF_CTL		0x00000199
680*4882a593Smuzhiyun #define INTEL_PERF_CTL_MASK		0xffff
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun #define MSR_IA32_MPERF			0x000000e7
683*4882a593Smuzhiyun #define MSR_IA32_APERF			0x000000e8
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun #define MSR_IA32_THERM_CONTROL		0x0000019a
686*4882a593Smuzhiyun #define MSR_IA32_THERM_INTERRUPT	0x0000019b
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun #define THERM_INT_HIGH_ENABLE		(1 << 0)
689*4882a593Smuzhiyun #define THERM_INT_LOW_ENABLE		(1 << 1)
690*4882a593Smuzhiyun #define THERM_INT_PLN_ENABLE		(1 << 24)
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun #define MSR_IA32_THERM_STATUS		0x0000019c
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun #define THERM_STATUS_PROCHOT		(1 << 0)
695*4882a593Smuzhiyun #define THERM_STATUS_POWER_LIMIT	(1 << 10)
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun #define MSR_THERM2_CTL			0x0000019d
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun #define MSR_THERM2_CTL_TM_SELECT	(1ULL << 16)
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun #define MSR_IA32_MISC_ENABLE		0x000001a0
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun #define MSR_IA32_TEMPERATURE_TARGET	0x000001a2
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun #define MSR_MISC_FEATURE_CONTROL	0x000001a4
706*4882a593Smuzhiyun #define MSR_MISC_PWR_MGMT		0x000001aa
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun #define MSR_IA32_ENERGY_PERF_BIAS	0x000001b0
709*4882a593Smuzhiyun #define ENERGY_PERF_BIAS_PERFORMANCE		0
710*4882a593Smuzhiyun #define ENERGY_PERF_BIAS_BALANCE_PERFORMANCE	4
711*4882a593Smuzhiyun #define ENERGY_PERF_BIAS_NORMAL			6
712*4882a593Smuzhiyun #define ENERGY_PERF_BIAS_BALANCE_POWERSAVE	8
713*4882a593Smuzhiyun #define ENERGY_PERF_BIAS_POWERSAVE		15
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun #define MSR_IA32_PACKAGE_THERM_STATUS		0x000001b1
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun #define PACKAGE_THERM_STATUS_PROCHOT		(1 << 0)
718*4882a593Smuzhiyun #define PACKAGE_THERM_STATUS_POWER_LIMIT	(1 << 10)
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun #define MSR_IA32_PACKAGE_THERM_INTERRUPT	0x000001b2
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun #define PACKAGE_THERM_INT_HIGH_ENABLE		(1 << 0)
723*4882a593Smuzhiyun #define PACKAGE_THERM_INT_LOW_ENABLE		(1 << 1)
724*4882a593Smuzhiyun #define PACKAGE_THERM_INT_PLN_ENABLE		(1 << 24)
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun /* Thermal Thresholds Support */
727*4882a593Smuzhiyun #define THERM_INT_THRESHOLD0_ENABLE    (1 << 15)
728*4882a593Smuzhiyun #define THERM_SHIFT_THRESHOLD0        8
729*4882a593Smuzhiyun #define THERM_MASK_THRESHOLD0          (0x7f << THERM_SHIFT_THRESHOLD0)
730*4882a593Smuzhiyun #define THERM_INT_THRESHOLD1_ENABLE    (1 << 23)
731*4882a593Smuzhiyun #define THERM_SHIFT_THRESHOLD1        16
732*4882a593Smuzhiyun #define THERM_MASK_THRESHOLD1          (0x7f << THERM_SHIFT_THRESHOLD1)
733*4882a593Smuzhiyun #define THERM_STATUS_THRESHOLD0        (1 << 6)
734*4882a593Smuzhiyun #define THERM_LOG_THRESHOLD0           (1 << 7)
735*4882a593Smuzhiyun #define THERM_STATUS_THRESHOLD1        (1 << 8)
736*4882a593Smuzhiyun #define THERM_LOG_THRESHOLD1           (1 << 9)
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun /* MISC_ENABLE bits: architectural */
739*4882a593Smuzhiyun #define MSR_IA32_MISC_ENABLE_FAST_STRING_BIT		0
740*4882a593Smuzhiyun #define MSR_IA32_MISC_ENABLE_FAST_STRING		(1ULL << MSR_IA32_MISC_ENABLE_FAST_STRING_BIT)
741*4882a593Smuzhiyun #define MSR_IA32_MISC_ENABLE_TCC_BIT			1
742*4882a593Smuzhiyun #define MSR_IA32_MISC_ENABLE_TCC			(1ULL << MSR_IA32_MISC_ENABLE_TCC_BIT)
743*4882a593Smuzhiyun #define MSR_IA32_MISC_ENABLE_EMON_BIT			7
744*4882a593Smuzhiyun #define MSR_IA32_MISC_ENABLE_EMON			(1ULL << MSR_IA32_MISC_ENABLE_EMON_BIT)
745*4882a593Smuzhiyun #define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL_BIT		11
746*4882a593Smuzhiyun #define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL		(1ULL << MSR_IA32_MISC_ENABLE_BTS_UNAVAIL_BIT)
747*4882a593Smuzhiyun #define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL_BIT		12
748*4882a593Smuzhiyun #define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL		(1ULL << MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL_BIT)
749*4882a593Smuzhiyun #define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP_BIT	16
750*4882a593Smuzhiyun #define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP		(1ULL << MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP_BIT)
751*4882a593Smuzhiyun #define MSR_IA32_MISC_ENABLE_MWAIT_BIT			18
752*4882a593Smuzhiyun #define MSR_IA32_MISC_ENABLE_MWAIT			(1ULL << MSR_IA32_MISC_ENABLE_MWAIT_BIT)
753*4882a593Smuzhiyun #define MSR_IA32_MISC_ENABLE_LIMIT_CPUID_BIT		22
754*4882a593Smuzhiyun #define MSR_IA32_MISC_ENABLE_LIMIT_CPUID		(1ULL << MSR_IA32_MISC_ENABLE_LIMIT_CPUID_BIT)
755*4882a593Smuzhiyun #define MSR_IA32_MISC_ENABLE_XTPR_DISABLE_BIT		23
756*4882a593Smuzhiyun #define MSR_IA32_MISC_ENABLE_XTPR_DISABLE		(1ULL << MSR_IA32_MISC_ENABLE_XTPR_DISABLE_BIT)
757*4882a593Smuzhiyun #define MSR_IA32_MISC_ENABLE_XD_DISABLE_BIT		34
758*4882a593Smuzhiyun #define MSR_IA32_MISC_ENABLE_XD_DISABLE			(1ULL << MSR_IA32_MISC_ENABLE_XD_DISABLE_BIT)
759*4882a593Smuzhiyun 
760*4882a593Smuzhiyun /* MISC_ENABLE bits: model-specific, meaning may vary from core to core */
761*4882a593Smuzhiyun #define MSR_IA32_MISC_ENABLE_X87_COMPAT_BIT		2
762*4882a593Smuzhiyun #define MSR_IA32_MISC_ENABLE_X87_COMPAT			(1ULL << MSR_IA32_MISC_ENABLE_X87_COMPAT_BIT)
763*4882a593Smuzhiyun #define MSR_IA32_MISC_ENABLE_TM1_BIT			3
764*4882a593Smuzhiyun #define MSR_IA32_MISC_ENABLE_TM1			(1ULL << MSR_IA32_MISC_ENABLE_TM1_BIT)
765*4882a593Smuzhiyun #define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE_BIT	4
766*4882a593Smuzhiyun #define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE		(1ULL << MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE_BIT)
767*4882a593Smuzhiyun #define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE_BIT	6
768*4882a593Smuzhiyun #define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE		(1ULL << MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE_BIT)
769*4882a593Smuzhiyun #define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK_BIT		8
770*4882a593Smuzhiyun #define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK		(1ULL << MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK_BIT)
771*4882a593Smuzhiyun #define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE_BIT	9
772*4882a593Smuzhiyun #define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE		(1ULL << MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE_BIT)
773*4882a593Smuzhiyun #define MSR_IA32_MISC_ENABLE_FERR_BIT			10
774*4882a593Smuzhiyun #define MSR_IA32_MISC_ENABLE_FERR			(1ULL << MSR_IA32_MISC_ENABLE_FERR_BIT)
775*4882a593Smuzhiyun #define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX_BIT		10
776*4882a593Smuzhiyun #define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX		(1ULL << MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX_BIT)
777*4882a593Smuzhiyun #define MSR_IA32_MISC_ENABLE_TM2_BIT			13
778*4882a593Smuzhiyun #define MSR_IA32_MISC_ENABLE_TM2			(1ULL << MSR_IA32_MISC_ENABLE_TM2_BIT)
779*4882a593Smuzhiyun #define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE_BIT	19
780*4882a593Smuzhiyun #define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE		(1ULL << MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE_BIT)
781*4882a593Smuzhiyun #define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK_BIT		20
782*4882a593Smuzhiyun #define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK		(1ULL << MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK_BIT)
783*4882a593Smuzhiyun #define MSR_IA32_MISC_ENABLE_L1D_CONTEXT_BIT		24
784*4882a593Smuzhiyun #define MSR_IA32_MISC_ENABLE_L1D_CONTEXT		(1ULL << MSR_IA32_MISC_ENABLE_L1D_CONTEXT_BIT)
785*4882a593Smuzhiyun #define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE_BIT	37
786*4882a593Smuzhiyun #define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE		(1ULL << MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE_BIT)
787*4882a593Smuzhiyun #define MSR_IA32_MISC_ENABLE_TURBO_DISABLE_BIT		38
788*4882a593Smuzhiyun #define MSR_IA32_MISC_ENABLE_TURBO_DISABLE		(1ULL << MSR_IA32_MISC_ENABLE_TURBO_DISABLE_BIT)
789*4882a593Smuzhiyun #define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE_BIT	39
790*4882a593Smuzhiyun #define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE		(1ULL << MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE_BIT)
791*4882a593Smuzhiyun 
792*4882a593Smuzhiyun /* MISC_FEATURES_ENABLES non-architectural features */
793*4882a593Smuzhiyun #define MSR_MISC_FEATURES_ENABLES	0x00000140
794*4882a593Smuzhiyun 
795*4882a593Smuzhiyun #define MSR_MISC_FEATURES_ENABLES_CPUID_FAULT_BIT	0
796*4882a593Smuzhiyun #define MSR_MISC_FEATURES_ENABLES_CPUID_FAULT		BIT_ULL(MSR_MISC_FEATURES_ENABLES_CPUID_FAULT_BIT)
797*4882a593Smuzhiyun #define MSR_MISC_FEATURES_ENABLES_RING3MWAIT_BIT	1
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun #define MSR_IA32_TSC_DEADLINE		0x000006E0
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun #define MSR_TSX_FORCE_ABORT		0x0000010F
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun #define MSR_TFA_RTM_FORCE_ABORT_BIT	0
805*4882a593Smuzhiyun #define MSR_TFA_RTM_FORCE_ABORT		BIT_ULL(MSR_TFA_RTM_FORCE_ABORT_BIT)
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun /* P4/Xeon+ specific */
808*4882a593Smuzhiyun #define MSR_IA32_MCG_EAX		0x00000180
809*4882a593Smuzhiyun #define MSR_IA32_MCG_EBX		0x00000181
810*4882a593Smuzhiyun #define MSR_IA32_MCG_ECX		0x00000182
811*4882a593Smuzhiyun #define MSR_IA32_MCG_EDX		0x00000183
812*4882a593Smuzhiyun #define MSR_IA32_MCG_ESI		0x00000184
813*4882a593Smuzhiyun #define MSR_IA32_MCG_EDI		0x00000185
814*4882a593Smuzhiyun #define MSR_IA32_MCG_EBP		0x00000186
815*4882a593Smuzhiyun #define MSR_IA32_MCG_ESP		0x00000187
816*4882a593Smuzhiyun #define MSR_IA32_MCG_EFLAGS		0x00000188
817*4882a593Smuzhiyun #define MSR_IA32_MCG_EIP		0x00000189
818*4882a593Smuzhiyun #define MSR_IA32_MCG_RESERVED		0x0000018a
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun /* Pentium IV performance counter MSRs */
821*4882a593Smuzhiyun #define MSR_P4_BPU_PERFCTR0		0x00000300
822*4882a593Smuzhiyun #define MSR_P4_BPU_PERFCTR1		0x00000301
823*4882a593Smuzhiyun #define MSR_P4_BPU_PERFCTR2		0x00000302
824*4882a593Smuzhiyun #define MSR_P4_BPU_PERFCTR3		0x00000303
825*4882a593Smuzhiyun #define MSR_P4_MS_PERFCTR0		0x00000304
826*4882a593Smuzhiyun #define MSR_P4_MS_PERFCTR1		0x00000305
827*4882a593Smuzhiyun #define MSR_P4_MS_PERFCTR2		0x00000306
828*4882a593Smuzhiyun #define MSR_P4_MS_PERFCTR3		0x00000307
829*4882a593Smuzhiyun #define MSR_P4_FLAME_PERFCTR0		0x00000308
830*4882a593Smuzhiyun #define MSR_P4_FLAME_PERFCTR1		0x00000309
831*4882a593Smuzhiyun #define MSR_P4_FLAME_PERFCTR2		0x0000030a
832*4882a593Smuzhiyun #define MSR_P4_FLAME_PERFCTR3		0x0000030b
833*4882a593Smuzhiyun #define MSR_P4_IQ_PERFCTR0		0x0000030c
834*4882a593Smuzhiyun #define MSR_P4_IQ_PERFCTR1		0x0000030d
835*4882a593Smuzhiyun #define MSR_P4_IQ_PERFCTR2		0x0000030e
836*4882a593Smuzhiyun #define MSR_P4_IQ_PERFCTR3		0x0000030f
837*4882a593Smuzhiyun #define MSR_P4_IQ_PERFCTR4		0x00000310
838*4882a593Smuzhiyun #define MSR_P4_IQ_PERFCTR5		0x00000311
839*4882a593Smuzhiyun #define MSR_P4_BPU_CCCR0		0x00000360
840*4882a593Smuzhiyun #define MSR_P4_BPU_CCCR1		0x00000361
841*4882a593Smuzhiyun #define MSR_P4_BPU_CCCR2		0x00000362
842*4882a593Smuzhiyun #define MSR_P4_BPU_CCCR3		0x00000363
843*4882a593Smuzhiyun #define MSR_P4_MS_CCCR0			0x00000364
844*4882a593Smuzhiyun #define MSR_P4_MS_CCCR1			0x00000365
845*4882a593Smuzhiyun #define MSR_P4_MS_CCCR2			0x00000366
846*4882a593Smuzhiyun #define MSR_P4_MS_CCCR3			0x00000367
847*4882a593Smuzhiyun #define MSR_P4_FLAME_CCCR0		0x00000368
848*4882a593Smuzhiyun #define MSR_P4_FLAME_CCCR1		0x00000369
849*4882a593Smuzhiyun #define MSR_P4_FLAME_CCCR2		0x0000036a
850*4882a593Smuzhiyun #define MSR_P4_FLAME_CCCR3		0x0000036b
851*4882a593Smuzhiyun #define MSR_P4_IQ_CCCR0			0x0000036c
852*4882a593Smuzhiyun #define MSR_P4_IQ_CCCR1			0x0000036d
853*4882a593Smuzhiyun #define MSR_P4_IQ_CCCR2			0x0000036e
854*4882a593Smuzhiyun #define MSR_P4_IQ_CCCR3			0x0000036f
855*4882a593Smuzhiyun #define MSR_P4_IQ_CCCR4			0x00000370
856*4882a593Smuzhiyun #define MSR_P4_IQ_CCCR5			0x00000371
857*4882a593Smuzhiyun #define MSR_P4_ALF_ESCR0		0x000003ca
858*4882a593Smuzhiyun #define MSR_P4_ALF_ESCR1		0x000003cb
859*4882a593Smuzhiyun #define MSR_P4_BPU_ESCR0		0x000003b2
860*4882a593Smuzhiyun #define MSR_P4_BPU_ESCR1		0x000003b3
861*4882a593Smuzhiyun #define MSR_P4_BSU_ESCR0		0x000003a0
862*4882a593Smuzhiyun #define MSR_P4_BSU_ESCR1		0x000003a1
863*4882a593Smuzhiyun #define MSR_P4_CRU_ESCR0		0x000003b8
864*4882a593Smuzhiyun #define MSR_P4_CRU_ESCR1		0x000003b9
865*4882a593Smuzhiyun #define MSR_P4_CRU_ESCR2		0x000003cc
866*4882a593Smuzhiyun #define MSR_P4_CRU_ESCR3		0x000003cd
867*4882a593Smuzhiyun #define MSR_P4_CRU_ESCR4		0x000003e0
868*4882a593Smuzhiyun #define MSR_P4_CRU_ESCR5		0x000003e1
869*4882a593Smuzhiyun #define MSR_P4_DAC_ESCR0		0x000003a8
870*4882a593Smuzhiyun #define MSR_P4_DAC_ESCR1		0x000003a9
871*4882a593Smuzhiyun #define MSR_P4_FIRM_ESCR0		0x000003a4
872*4882a593Smuzhiyun #define MSR_P4_FIRM_ESCR1		0x000003a5
873*4882a593Smuzhiyun #define MSR_P4_FLAME_ESCR0		0x000003a6
874*4882a593Smuzhiyun #define MSR_P4_FLAME_ESCR1		0x000003a7
875*4882a593Smuzhiyun #define MSR_P4_FSB_ESCR0		0x000003a2
876*4882a593Smuzhiyun #define MSR_P4_FSB_ESCR1		0x000003a3
877*4882a593Smuzhiyun #define MSR_P4_IQ_ESCR0			0x000003ba
878*4882a593Smuzhiyun #define MSR_P4_IQ_ESCR1			0x000003bb
879*4882a593Smuzhiyun #define MSR_P4_IS_ESCR0			0x000003b4
880*4882a593Smuzhiyun #define MSR_P4_IS_ESCR1			0x000003b5
881*4882a593Smuzhiyun #define MSR_P4_ITLB_ESCR0		0x000003b6
882*4882a593Smuzhiyun #define MSR_P4_ITLB_ESCR1		0x000003b7
883*4882a593Smuzhiyun #define MSR_P4_IX_ESCR0			0x000003c8
884*4882a593Smuzhiyun #define MSR_P4_IX_ESCR1			0x000003c9
885*4882a593Smuzhiyun #define MSR_P4_MOB_ESCR0		0x000003aa
886*4882a593Smuzhiyun #define MSR_P4_MOB_ESCR1		0x000003ab
887*4882a593Smuzhiyun #define MSR_P4_MS_ESCR0			0x000003c0
888*4882a593Smuzhiyun #define MSR_P4_MS_ESCR1			0x000003c1
889*4882a593Smuzhiyun #define MSR_P4_PMH_ESCR0		0x000003ac
890*4882a593Smuzhiyun #define MSR_P4_PMH_ESCR1		0x000003ad
891*4882a593Smuzhiyun #define MSR_P4_RAT_ESCR0		0x000003bc
892*4882a593Smuzhiyun #define MSR_P4_RAT_ESCR1		0x000003bd
893*4882a593Smuzhiyun #define MSR_P4_SAAT_ESCR0		0x000003ae
894*4882a593Smuzhiyun #define MSR_P4_SAAT_ESCR1		0x000003af
895*4882a593Smuzhiyun #define MSR_P4_SSU_ESCR0		0x000003be
896*4882a593Smuzhiyun #define MSR_P4_SSU_ESCR1		0x000003bf /* guess: not in manual */
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun #define MSR_P4_TBPU_ESCR0		0x000003c2
899*4882a593Smuzhiyun #define MSR_P4_TBPU_ESCR1		0x000003c3
900*4882a593Smuzhiyun #define MSR_P4_TC_ESCR0			0x000003c4
901*4882a593Smuzhiyun #define MSR_P4_TC_ESCR1			0x000003c5
902*4882a593Smuzhiyun #define MSR_P4_U2L_ESCR0		0x000003b0
903*4882a593Smuzhiyun #define MSR_P4_U2L_ESCR1		0x000003b1
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun #define MSR_P4_PEBS_MATRIX_VERT		0x000003f2
906*4882a593Smuzhiyun 
907*4882a593Smuzhiyun /* Intel Core-based CPU performance counters */
908*4882a593Smuzhiyun #define MSR_CORE_PERF_FIXED_CTR0	0x00000309
909*4882a593Smuzhiyun #define MSR_CORE_PERF_FIXED_CTR1	0x0000030a
910*4882a593Smuzhiyun #define MSR_CORE_PERF_FIXED_CTR2	0x0000030b
911*4882a593Smuzhiyun #define MSR_CORE_PERF_FIXED_CTR3	0x0000030c
912*4882a593Smuzhiyun #define MSR_CORE_PERF_FIXED_CTR_CTRL	0x0000038d
913*4882a593Smuzhiyun #define MSR_CORE_PERF_GLOBAL_STATUS	0x0000038e
914*4882a593Smuzhiyun #define MSR_CORE_PERF_GLOBAL_CTRL	0x0000038f
915*4882a593Smuzhiyun #define MSR_CORE_PERF_GLOBAL_OVF_CTRL	0x00000390
916*4882a593Smuzhiyun 
917*4882a593Smuzhiyun #define MSR_PERF_METRICS		0x00000329
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun /* PERF_GLOBAL_OVF_CTL bits */
920*4882a593Smuzhiyun #define MSR_CORE_PERF_GLOBAL_OVF_CTRL_TRACE_TOPA_PMI_BIT	55
921*4882a593Smuzhiyun #define MSR_CORE_PERF_GLOBAL_OVF_CTRL_TRACE_TOPA_PMI		(1ULL << MSR_CORE_PERF_GLOBAL_OVF_CTRL_TRACE_TOPA_PMI_BIT)
922*4882a593Smuzhiyun #define MSR_CORE_PERF_GLOBAL_OVF_CTRL_OVF_BUF_BIT		62
923*4882a593Smuzhiyun #define MSR_CORE_PERF_GLOBAL_OVF_CTRL_OVF_BUF			(1ULL <<  MSR_CORE_PERF_GLOBAL_OVF_CTRL_OVF_BUF_BIT)
924*4882a593Smuzhiyun #define MSR_CORE_PERF_GLOBAL_OVF_CTRL_COND_CHGD_BIT		63
925*4882a593Smuzhiyun #define MSR_CORE_PERF_GLOBAL_OVF_CTRL_COND_CHGD			(1ULL << MSR_CORE_PERF_GLOBAL_OVF_CTRL_COND_CHGD_BIT)
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun /* Geode defined MSRs */
928*4882a593Smuzhiyun #define MSR_GEODE_BUSCONT_CONF0		0x00001900
929*4882a593Smuzhiyun 
930*4882a593Smuzhiyun /* Intel VT MSRs */
931*4882a593Smuzhiyun #define MSR_IA32_VMX_BASIC              0x00000480
932*4882a593Smuzhiyun #define MSR_IA32_VMX_PINBASED_CTLS      0x00000481
933*4882a593Smuzhiyun #define MSR_IA32_VMX_PROCBASED_CTLS     0x00000482
934*4882a593Smuzhiyun #define MSR_IA32_VMX_EXIT_CTLS          0x00000483
935*4882a593Smuzhiyun #define MSR_IA32_VMX_ENTRY_CTLS         0x00000484
936*4882a593Smuzhiyun #define MSR_IA32_VMX_MISC               0x00000485
937*4882a593Smuzhiyun #define MSR_IA32_VMX_CR0_FIXED0         0x00000486
938*4882a593Smuzhiyun #define MSR_IA32_VMX_CR0_FIXED1         0x00000487
939*4882a593Smuzhiyun #define MSR_IA32_VMX_CR4_FIXED0         0x00000488
940*4882a593Smuzhiyun #define MSR_IA32_VMX_CR4_FIXED1         0x00000489
941*4882a593Smuzhiyun #define MSR_IA32_VMX_VMCS_ENUM          0x0000048a
942*4882a593Smuzhiyun #define MSR_IA32_VMX_PROCBASED_CTLS2    0x0000048b
943*4882a593Smuzhiyun #define MSR_IA32_VMX_EPT_VPID_CAP       0x0000048c
944*4882a593Smuzhiyun #define MSR_IA32_VMX_TRUE_PINBASED_CTLS  0x0000048d
945*4882a593Smuzhiyun #define MSR_IA32_VMX_TRUE_PROCBASED_CTLS 0x0000048e
946*4882a593Smuzhiyun #define MSR_IA32_VMX_TRUE_EXIT_CTLS      0x0000048f
947*4882a593Smuzhiyun #define MSR_IA32_VMX_TRUE_ENTRY_CTLS     0x00000490
948*4882a593Smuzhiyun #define MSR_IA32_VMX_VMFUNC             0x00000491
949*4882a593Smuzhiyun 
950*4882a593Smuzhiyun /* VMX_BASIC bits and bitmasks */
951*4882a593Smuzhiyun #define VMX_BASIC_VMCS_SIZE_SHIFT	32
952*4882a593Smuzhiyun #define VMX_BASIC_TRUE_CTLS		(1ULL << 55)
953*4882a593Smuzhiyun #define VMX_BASIC_64		0x0001000000000000LLU
954*4882a593Smuzhiyun #define VMX_BASIC_MEM_TYPE_SHIFT	50
955*4882a593Smuzhiyun #define VMX_BASIC_MEM_TYPE_MASK	0x003c000000000000LLU
956*4882a593Smuzhiyun #define VMX_BASIC_MEM_TYPE_WB	6LLU
957*4882a593Smuzhiyun #define VMX_BASIC_INOUT		0x0040000000000000LLU
958*4882a593Smuzhiyun 
959*4882a593Smuzhiyun /* MSR_IA32_VMX_MISC bits */
960*4882a593Smuzhiyun #define MSR_IA32_VMX_MISC_INTEL_PT                 (1ULL << 14)
961*4882a593Smuzhiyun #define MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS (1ULL << 29)
962*4882a593Smuzhiyun #define MSR_IA32_VMX_MISC_PREEMPTION_TIMER_SCALE   0x1F
963*4882a593Smuzhiyun /* AMD-V MSRs */
964*4882a593Smuzhiyun 
965*4882a593Smuzhiyun #define MSR_VM_CR                       0xc0010114
966*4882a593Smuzhiyun #define MSR_VM_IGNNE                    0xc0010115
967*4882a593Smuzhiyun #define MSR_VM_HSAVE_PA                 0xc0010117
968*4882a593Smuzhiyun 
969*4882a593Smuzhiyun #endif /* _ASM_X86_MSR_INDEX_H */
970