1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun #ifndef _ASM_X86_MPSPEC_H
3*4882a593Smuzhiyun #define _ASM_X86_MPSPEC_H
4*4882a593Smuzhiyun
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <asm/mpspec_def.h>
7*4882a593Smuzhiyun #include <asm/x86_init.h>
8*4882a593Smuzhiyun #include <asm/apicdef.h>
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun extern int pic_mode;
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #ifdef CONFIG_X86_32
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun /*
15*4882a593Smuzhiyun * Summit or generic (i.e. installer) kernels need lots of bus entries.
16*4882a593Smuzhiyun * Maximum 256 PCI busses, plus 1 ISA bus in each of 4 cabinets.
17*4882a593Smuzhiyun */
18*4882a593Smuzhiyun #if CONFIG_BASE_SMALL == 0
19*4882a593Smuzhiyun # define MAX_MP_BUSSES 260
20*4882a593Smuzhiyun #else
21*4882a593Smuzhiyun # define MAX_MP_BUSSES 32
22*4882a593Smuzhiyun #endif
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define MAX_IRQ_SOURCES 256
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun extern unsigned int def_to_bigsmp;
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #else /* CONFIG_X86_64: */
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define MAX_MP_BUSSES 256
31*4882a593Smuzhiyun /* Each PCI slot may be a combo card with its own bus. 4 IRQ pins per slot. */
32*4882a593Smuzhiyun #define MAX_IRQ_SOURCES (MAX_MP_BUSSES * 4)
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #endif /* CONFIG_X86_64 */
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #ifdef CONFIG_EISA
37*4882a593Smuzhiyun extern int mp_bus_id_to_type[MAX_MP_BUSSES];
38*4882a593Smuzhiyun #endif
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun extern DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun extern unsigned int boot_cpu_physical_apicid;
43*4882a593Smuzhiyun extern u8 boot_cpu_apic_version;
44*4882a593Smuzhiyun extern unsigned long mp_lapic_addr;
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #ifdef CONFIG_X86_LOCAL_APIC
47*4882a593Smuzhiyun extern int smp_found_config;
48*4882a593Smuzhiyun #else
49*4882a593Smuzhiyun # define smp_found_config 0
50*4882a593Smuzhiyun #endif
51*4882a593Smuzhiyun
get_smp_config(void)52*4882a593Smuzhiyun static inline void get_smp_config(void)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun x86_init.mpparse.get_smp_config(0);
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun
early_get_smp_config(void)57*4882a593Smuzhiyun static inline void early_get_smp_config(void)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun x86_init.mpparse.get_smp_config(1);
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun
find_smp_config(void)62*4882a593Smuzhiyun static inline void find_smp_config(void)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun x86_init.mpparse.find_smp_config();
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun #ifdef CONFIG_X86_MPPARSE
68*4882a593Smuzhiyun extern void e820__memblock_alloc_reserved_mpc_new(void);
69*4882a593Smuzhiyun extern int enable_update_mptable;
70*4882a593Smuzhiyun extern void default_find_smp_config(void);
71*4882a593Smuzhiyun extern void default_get_smp_config(unsigned int early);
72*4882a593Smuzhiyun #else
e820__memblock_alloc_reserved_mpc_new(void)73*4882a593Smuzhiyun static inline void e820__memblock_alloc_reserved_mpc_new(void) { }
74*4882a593Smuzhiyun #define enable_update_mptable 0
75*4882a593Smuzhiyun #define default_find_smp_config x86_init_noop
76*4882a593Smuzhiyun #define default_get_smp_config x86_init_uint_noop
77*4882a593Smuzhiyun #endif
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun int generic_processor_info(int apicid, int version);
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun #define PHYSID_ARRAY_SIZE BITS_TO_LONGS(MAX_LOCAL_APIC)
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun struct physid_mask {
84*4882a593Smuzhiyun unsigned long mask[PHYSID_ARRAY_SIZE];
85*4882a593Smuzhiyun };
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun typedef struct physid_mask physid_mask_t;
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun #define physid_set(physid, map) set_bit(physid, (map).mask)
90*4882a593Smuzhiyun #define physid_clear(physid, map) clear_bit(physid, (map).mask)
91*4882a593Smuzhiyun #define physid_isset(physid, map) test_bit(physid, (map).mask)
92*4882a593Smuzhiyun #define physid_test_and_set(physid, map) \
93*4882a593Smuzhiyun test_and_set_bit(physid, (map).mask)
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun #define physids_and(dst, src1, src2) \
96*4882a593Smuzhiyun bitmap_and((dst).mask, (src1).mask, (src2).mask, MAX_LOCAL_APIC)
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun #define physids_or(dst, src1, src2) \
99*4882a593Smuzhiyun bitmap_or((dst).mask, (src1).mask, (src2).mask, MAX_LOCAL_APIC)
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun #define physids_clear(map) \
102*4882a593Smuzhiyun bitmap_zero((map).mask, MAX_LOCAL_APIC)
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun #define physids_complement(dst, src) \
105*4882a593Smuzhiyun bitmap_complement((dst).mask, (src).mask, MAX_LOCAL_APIC)
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun #define physids_empty(map) \
108*4882a593Smuzhiyun bitmap_empty((map).mask, MAX_LOCAL_APIC)
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun #define physids_equal(map1, map2) \
111*4882a593Smuzhiyun bitmap_equal((map1).mask, (map2).mask, MAX_LOCAL_APIC)
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun #define physids_weight(map) \
114*4882a593Smuzhiyun bitmap_weight((map).mask, MAX_LOCAL_APIC)
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun #define physids_shift_right(d, s, n) \
117*4882a593Smuzhiyun bitmap_shift_right((d).mask, (s).mask, n, MAX_LOCAL_APIC)
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun #define physids_shift_left(d, s, n) \
120*4882a593Smuzhiyun bitmap_shift_left((d).mask, (s).mask, n, MAX_LOCAL_APIC)
121*4882a593Smuzhiyun
physids_coerce(physid_mask_t * map)122*4882a593Smuzhiyun static inline unsigned long physids_coerce(physid_mask_t *map)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun return map->mask[0];
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun
physids_promote(unsigned long physids,physid_mask_t * map)127*4882a593Smuzhiyun static inline void physids_promote(unsigned long physids, physid_mask_t *map)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun physids_clear(*map);
130*4882a593Smuzhiyun map->mask[0] = physids;
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun
physid_set_mask_of_physid(int physid,physid_mask_t * map)133*4882a593Smuzhiyun static inline void physid_set_mask_of_physid(int physid, physid_mask_t *map)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun physids_clear(*map);
136*4882a593Smuzhiyun physid_set(physid, *map);
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun #define PHYSID_MASK_ALL { {[0 ... PHYSID_ARRAY_SIZE-1] = ~0UL} }
140*4882a593Smuzhiyun #define PHYSID_MASK_NONE { {[0 ... PHYSID_ARRAY_SIZE-1] = 0UL} }
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun extern physid_mask_t phys_cpu_present_map;
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun #endif /* _ASM_X86_MPSPEC_H */
145