1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun #ifndef _ASM_X86_MCE_H
3*4882a593Smuzhiyun #define _ASM_X86_MCE_H
4*4882a593Smuzhiyun
5*4882a593Smuzhiyun #include <uapi/asm/mce.h>
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun /*
8*4882a593Smuzhiyun * Machine Check support for x86
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun /* MCG_CAP register defines */
12*4882a593Smuzhiyun #define MCG_BANKCNT_MASK 0xff /* Number of Banks */
13*4882a593Smuzhiyun #define MCG_CTL_P BIT_ULL(8) /* MCG_CTL register available */
14*4882a593Smuzhiyun #define MCG_EXT_P BIT_ULL(9) /* Extended registers available */
15*4882a593Smuzhiyun #define MCG_CMCI_P BIT_ULL(10) /* CMCI supported */
16*4882a593Smuzhiyun #define MCG_EXT_CNT_MASK 0xff0000 /* Number of Extended registers */
17*4882a593Smuzhiyun #define MCG_EXT_CNT_SHIFT 16
18*4882a593Smuzhiyun #define MCG_EXT_CNT(c) (((c) & MCG_EXT_CNT_MASK) >> MCG_EXT_CNT_SHIFT)
19*4882a593Smuzhiyun #define MCG_SER_P BIT_ULL(24) /* MCA recovery/new status bits */
20*4882a593Smuzhiyun #define MCG_ELOG_P BIT_ULL(26) /* Extended error log supported */
21*4882a593Smuzhiyun #define MCG_LMCE_P BIT_ULL(27) /* Local machine check supported */
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun /* MCG_STATUS register defines */
24*4882a593Smuzhiyun #define MCG_STATUS_RIPV BIT_ULL(0) /* restart ip valid */
25*4882a593Smuzhiyun #define MCG_STATUS_EIPV BIT_ULL(1) /* ip points to correct instruction */
26*4882a593Smuzhiyun #define MCG_STATUS_MCIP BIT_ULL(2) /* machine check in progress */
27*4882a593Smuzhiyun #define MCG_STATUS_LMCES BIT_ULL(3) /* LMCE signaled */
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun /* MCG_EXT_CTL register defines */
30*4882a593Smuzhiyun #define MCG_EXT_CTL_LMCE_EN BIT_ULL(0) /* Enable LMCE */
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun /* MCi_STATUS register defines */
33*4882a593Smuzhiyun #define MCI_STATUS_VAL BIT_ULL(63) /* valid error */
34*4882a593Smuzhiyun #define MCI_STATUS_OVER BIT_ULL(62) /* previous errors lost */
35*4882a593Smuzhiyun #define MCI_STATUS_UC BIT_ULL(61) /* uncorrected error */
36*4882a593Smuzhiyun #define MCI_STATUS_EN BIT_ULL(60) /* error enabled */
37*4882a593Smuzhiyun #define MCI_STATUS_MISCV BIT_ULL(59) /* misc error reg. valid */
38*4882a593Smuzhiyun #define MCI_STATUS_ADDRV BIT_ULL(58) /* addr reg. valid */
39*4882a593Smuzhiyun #define MCI_STATUS_PCC BIT_ULL(57) /* processor context corrupt */
40*4882a593Smuzhiyun #define MCI_STATUS_S BIT_ULL(56) /* Signaled machine check */
41*4882a593Smuzhiyun #define MCI_STATUS_AR BIT_ULL(55) /* Action required */
42*4882a593Smuzhiyun #define MCI_STATUS_CEC_SHIFT 38 /* Corrected Error Count */
43*4882a593Smuzhiyun #define MCI_STATUS_CEC_MASK GENMASK_ULL(52,38)
44*4882a593Smuzhiyun #define MCI_STATUS_CEC(c) (((c) & MCI_STATUS_CEC_MASK) >> MCI_STATUS_CEC_SHIFT)
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun /* AMD-specific bits */
47*4882a593Smuzhiyun #define MCI_STATUS_TCC BIT_ULL(55) /* Task context corrupt */
48*4882a593Smuzhiyun #define MCI_STATUS_SYNDV BIT_ULL(53) /* synd reg. valid */
49*4882a593Smuzhiyun #define MCI_STATUS_DEFERRED BIT_ULL(44) /* uncorrected error, deferred exception */
50*4882a593Smuzhiyun #define MCI_STATUS_POISON BIT_ULL(43) /* access poisonous data */
51*4882a593Smuzhiyun #define MCI_STATUS_SCRUB BIT_ULL(40) /* Error detected during scrub operation */
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun /*
54*4882a593Smuzhiyun * McaX field if set indicates a given bank supports MCA extensions:
55*4882a593Smuzhiyun * - Deferred error interrupt type is specifiable by bank.
56*4882a593Smuzhiyun * - MCx_MISC0[BlkPtr] field indicates presence of extended MISC registers,
57*4882a593Smuzhiyun * But should not be used to determine MSR numbers.
58*4882a593Smuzhiyun * - TCC bit is present in MCx_STATUS.
59*4882a593Smuzhiyun */
60*4882a593Smuzhiyun #define MCI_CONFIG_MCAX 0x1
61*4882a593Smuzhiyun #define MCI_IPID_MCATYPE 0xFFFF0000
62*4882a593Smuzhiyun #define MCI_IPID_HWID 0xFFF
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun /*
65*4882a593Smuzhiyun * Note that the full MCACOD field of IA32_MCi_STATUS MSR is
66*4882a593Smuzhiyun * bits 15:0. But bit 12 is the 'F' bit, defined for corrected
67*4882a593Smuzhiyun * errors to indicate that errors are being filtered by hardware.
68*4882a593Smuzhiyun * We should mask out bit 12 when looking for specific signatures
69*4882a593Smuzhiyun * of uncorrected errors - so the F bit is deliberately skipped
70*4882a593Smuzhiyun * in this #define.
71*4882a593Smuzhiyun */
72*4882a593Smuzhiyun #define MCACOD 0xefff /* MCA Error Code */
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun /* Architecturally defined codes from SDM Vol. 3B Chapter 15 */
75*4882a593Smuzhiyun #define MCACOD_SCRUB 0x00C0 /* 0xC0-0xCF Memory Scrubbing */
76*4882a593Smuzhiyun #define MCACOD_SCRUBMSK 0xeff0 /* Skip bit 12 ('F' bit) */
77*4882a593Smuzhiyun #define MCACOD_L3WB 0x017A /* L3 Explicit Writeback */
78*4882a593Smuzhiyun #define MCACOD_DATA 0x0134 /* Data Load */
79*4882a593Smuzhiyun #define MCACOD_INSTR 0x0150 /* Instruction Fetch */
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun /* MCi_MISC register defines */
82*4882a593Smuzhiyun #define MCI_MISC_ADDR_LSB(m) ((m) & 0x3f)
83*4882a593Smuzhiyun #define MCI_MISC_ADDR_MODE(m) (((m) >> 6) & 7)
84*4882a593Smuzhiyun #define MCI_MISC_ADDR_SEGOFF 0 /* segment offset */
85*4882a593Smuzhiyun #define MCI_MISC_ADDR_LINEAR 1 /* linear address */
86*4882a593Smuzhiyun #define MCI_MISC_ADDR_PHYS 2 /* physical address */
87*4882a593Smuzhiyun #define MCI_MISC_ADDR_MEM 3 /* memory address */
88*4882a593Smuzhiyun #define MCI_MISC_ADDR_GENERIC 7 /* generic */
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun /* CTL2 register defines */
91*4882a593Smuzhiyun #define MCI_CTL2_CMCI_EN BIT_ULL(30)
92*4882a593Smuzhiyun #define MCI_CTL2_CMCI_THRESHOLD_MASK 0x7fffULL
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun #define MCJ_CTX_MASK 3
95*4882a593Smuzhiyun #define MCJ_CTX(flags) ((flags) & MCJ_CTX_MASK)
96*4882a593Smuzhiyun #define MCJ_CTX_RANDOM 0 /* inject context: random */
97*4882a593Smuzhiyun #define MCJ_CTX_PROCESS 0x1 /* inject context: process */
98*4882a593Smuzhiyun #define MCJ_CTX_IRQ 0x2 /* inject context: IRQ */
99*4882a593Smuzhiyun #define MCJ_NMI_BROADCAST 0x4 /* do NMI broadcasting */
100*4882a593Smuzhiyun #define MCJ_EXCEPTION 0x8 /* raise as exception */
101*4882a593Smuzhiyun #define MCJ_IRQ_BROADCAST 0x10 /* do IRQ broadcasting */
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun #define MCE_OVERFLOW 0 /* bit 0 in flags means overflow */
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun #define MCE_LOG_MIN_LEN 32U
106*4882a593Smuzhiyun #define MCE_LOG_SIGNATURE "MACHINECHECK"
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun /* AMD Scalable MCA */
109*4882a593Smuzhiyun #define MSR_AMD64_SMCA_MC0_CTL 0xc0002000
110*4882a593Smuzhiyun #define MSR_AMD64_SMCA_MC0_STATUS 0xc0002001
111*4882a593Smuzhiyun #define MSR_AMD64_SMCA_MC0_ADDR 0xc0002002
112*4882a593Smuzhiyun #define MSR_AMD64_SMCA_MC0_MISC0 0xc0002003
113*4882a593Smuzhiyun #define MSR_AMD64_SMCA_MC0_CONFIG 0xc0002004
114*4882a593Smuzhiyun #define MSR_AMD64_SMCA_MC0_IPID 0xc0002005
115*4882a593Smuzhiyun #define MSR_AMD64_SMCA_MC0_SYND 0xc0002006
116*4882a593Smuzhiyun #define MSR_AMD64_SMCA_MC0_DESTAT 0xc0002008
117*4882a593Smuzhiyun #define MSR_AMD64_SMCA_MC0_DEADDR 0xc0002009
118*4882a593Smuzhiyun #define MSR_AMD64_SMCA_MC0_MISC1 0xc000200a
119*4882a593Smuzhiyun #define MSR_AMD64_SMCA_MCx_CTL(x) (MSR_AMD64_SMCA_MC0_CTL + 0x10*(x))
120*4882a593Smuzhiyun #define MSR_AMD64_SMCA_MCx_STATUS(x) (MSR_AMD64_SMCA_MC0_STATUS + 0x10*(x))
121*4882a593Smuzhiyun #define MSR_AMD64_SMCA_MCx_ADDR(x) (MSR_AMD64_SMCA_MC0_ADDR + 0x10*(x))
122*4882a593Smuzhiyun #define MSR_AMD64_SMCA_MCx_MISC(x) (MSR_AMD64_SMCA_MC0_MISC0 + 0x10*(x))
123*4882a593Smuzhiyun #define MSR_AMD64_SMCA_MCx_CONFIG(x) (MSR_AMD64_SMCA_MC0_CONFIG + 0x10*(x))
124*4882a593Smuzhiyun #define MSR_AMD64_SMCA_MCx_IPID(x) (MSR_AMD64_SMCA_MC0_IPID + 0x10*(x))
125*4882a593Smuzhiyun #define MSR_AMD64_SMCA_MCx_SYND(x) (MSR_AMD64_SMCA_MC0_SYND + 0x10*(x))
126*4882a593Smuzhiyun #define MSR_AMD64_SMCA_MCx_DESTAT(x) (MSR_AMD64_SMCA_MC0_DESTAT + 0x10*(x))
127*4882a593Smuzhiyun #define MSR_AMD64_SMCA_MCx_DEADDR(x) (MSR_AMD64_SMCA_MC0_DEADDR + 0x10*(x))
128*4882a593Smuzhiyun #define MSR_AMD64_SMCA_MCx_MISCy(x, y) ((MSR_AMD64_SMCA_MC0_MISC1 + y) + (0x10*(x)))
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun #define XEC(x, mask) (((x) >> 16) & mask)
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun /* mce.kflags flag bits for logging etc. */
133*4882a593Smuzhiyun #define MCE_HANDLED_CEC BIT_ULL(0)
134*4882a593Smuzhiyun #define MCE_HANDLED_UC BIT_ULL(1)
135*4882a593Smuzhiyun #define MCE_HANDLED_EXTLOG BIT_ULL(2)
136*4882a593Smuzhiyun #define MCE_HANDLED_NFIT BIT_ULL(3)
137*4882a593Smuzhiyun #define MCE_HANDLED_EDAC BIT_ULL(4)
138*4882a593Smuzhiyun #define MCE_HANDLED_MCELOG BIT_ULL(5)
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun /*
141*4882a593Smuzhiyun * Indicates an MCE which has happened in kernel space but from
142*4882a593Smuzhiyun * which the kernel can recover simply by executing fixup_exception()
143*4882a593Smuzhiyun * so that an error is returned to the caller of the function that
144*4882a593Smuzhiyun * hit the machine check.
145*4882a593Smuzhiyun */
146*4882a593Smuzhiyun #define MCE_IN_KERNEL_RECOV BIT_ULL(6)
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun /*
149*4882a593Smuzhiyun * Indicates an MCE that happened in kernel space while copying data
150*4882a593Smuzhiyun * from user. In this case fixup_exception() gets the kernel to the
151*4882a593Smuzhiyun * error exit for the copy function. Machine check handler can then
152*4882a593Smuzhiyun * treat it like a fault taken in user mode.
153*4882a593Smuzhiyun */
154*4882a593Smuzhiyun #define MCE_IN_KERNEL_COPYIN BIT_ULL(7)
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun /*
157*4882a593Smuzhiyun * This structure contains all data related to the MCE log. Also
158*4882a593Smuzhiyun * carries a signature to make it easier to find from external
159*4882a593Smuzhiyun * debugging tools. Each entry is only valid when its finished flag
160*4882a593Smuzhiyun * is set.
161*4882a593Smuzhiyun */
162*4882a593Smuzhiyun struct mce_log_buffer {
163*4882a593Smuzhiyun char signature[12]; /* "MACHINECHECK" */
164*4882a593Smuzhiyun unsigned len; /* = elements in .mce_entry[] */
165*4882a593Smuzhiyun unsigned next;
166*4882a593Smuzhiyun unsigned flags;
167*4882a593Smuzhiyun unsigned recordlen; /* length of struct mce */
168*4882a593Smuzhiyun struct mce entry[];
169*4882a593Smuzhiyun };
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun /* Highest last */
172*4882a593Smuzhiyun enum mce_notifier_prios {
173*4882a593Smuzhiyun MCE_PRIO_LOWEST,
174*4882a593Smuzhiyun MCE_PRIO_MCELOG,
175*4882a593Smuzhiyun MCE_PRIO_EDAC,
176*4882a593Smuzhiyun MCE_PRIO_NFIT,
177*4882a593Smuzhiyun MCE_PRIO_EXTLOG,
178*4882a593Smuzhiyun MCE_PRIO_UC,
179*4882a593Smuzhiyun MCE_PRIO_EARLY,
180*4882a593Smuzhiyun MCE_PRIO_CEC,
181*4882a593Smuzhiyun MCE_PRIO_HIGHEST = MCE_PRIO_CEC
182*4882a593Smuzhiyun };
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun struct notifier_block;
185*4882a593Smuzhiyun extern void mce_register_decode_chain(struct notifier_block *nb);
186*4882a593Smuzhiyun extern void mce_unregister_decode_chain(struct notifier_block *nb);
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun #include <linux/percpu.h>
189*4882a593Smuzhiyun #include <linux/atomic.h>
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun extern int mce_p5_enabled;
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun #ifdef CONFIG_ARCH_HAS_COPY_MC
194*4882a593Smuzhiyun extern void enable_copy_mc_fragile(void);
195*4882a593Smuzhiyun unsigned long __must_check copy_mc_fragile(void *dst, const void *src, unsigned cnt);
196*4882a593Smuzhiyun #else
enable_copy_mc_fragile(void)197*4882a593Smuzhiyun static inline void enable_copy_mc_fragile(void)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun #endif
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun #ifdef CONFIG_X86_MCE
203*4882a593Smuzhiyun int mcheck_init(void);
204*4882a593Smuzhiyun void mcheck_cpu_init(struct cpuinfo_x86 *c);
205*4882a593Smuzhiyun void mcheck_cpu_clear(struct cpuinfo_x86 *c);
206*4882a593Smuzhiyun void mcheck_vendor_init_severity(void);
207*4882a593Smuzhiyun #else
mcheck_init(void)208*4882a593Smuzhiyun static inline int mcheck_init(void) { return 0; }
mcheck_cpu_init(struct cpuinfo_x86 * c)209*4882a593Smuzhiyun static inline void mcheck_cpu_init(struct cpuinfo_x86 *c) {}
mcheck_cpu_clear(struct cpuinfo_x86 * c)210*4882a593Smuzhiyun static inline void mcheck_cpu_clear(struct cpuinfo_x86 *c) {}
mcheck_vendor_init_severity(void)211*4882a593Smuzhiyun static inline void mcheck_vendor_init_severity(void) {}
212*4882a593Smuzhiyun #endif
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun #ifdef CONFIG_X86_ANCIENT_MCE
215*4882a593Smuzhiyun void intel_p5_mcheck_init(struct cpuinfo_x86 *c);
216*4882a593Smuzhiyun void winchip_mcheck_init(struct cpuinfo_x86 *c);
enable_p5_mce(void)217*4882a593Smuzhiyun static inline void enable_p5_mce(void) { mce_p5_enabled = 1; }
218*4882a593Smuzhiyun #else
intel_p5_mcheck_init(struct cpuinfo_x86 * c)219*4882a593Smuzhiyun static inline void intel_p5_mcheck_init(struct cpuinfo_x86 *c) {}
winchip_mcheck_init(struct cpuinfo_x86 * c)220*4882a593Smuzhiyun static inline void winchip_mcheck_init(struct cpuinfo_x86 *c) {}
enable_p5_mce(void)221*4882a593Smuzhiyun static inline void enable_p5_mce(void) {}
222*4882a593Smuzhiyun #endif
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun void mce_setup(struct mce *m);
225*4882a593Smuzhiyun void mce_log(struct mce *m);
226*4882a593Smuzhiyun DECLARE_PER_CPU(struct device *, mce_device);
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun /* Maximum number of MCA banks per CPU. */
229*4882a593Smuzhiyun #define MAX_NR_BANKS 64
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun #ifdef CONFIG_X86_MCE_INTEL
232*4882a593Smuzhiyun void mce_intel_feature_init(struct cpuinfo_x86 *c);
233*4882a593Smuzhiyun void mce_intel_feature_clear(struct cpuinfo_x86 *c);
234*4882a593Smuzhiyun void cmci_clear(void);
235*4882a593Smuzhiyun void cmci_reenable(void);
236*4882a593Smuzhiyun void cmci_rediscover(void);
237*4882a593Smuzhiyun void cmci_recheck(void);
238*4882a593Smuzhiyun #else
mce_intel_feature_init(struct cpuinfo_x86 * c)239*4882a593Smuzhiyun static inline void mce_intel_feature_init(struct cpuinfo_x86 *c) { }
mce_intel_feature_clear(struct cpuinfo_x86 * c)240*4882a593Smuzhiyun static inline void mce_intel_feature_clear(struct cpuinfo_x86 *c) { }
cmci_clear(void)241*4882a593Smuzhiyun static inline void cmci_clear(void) {}
cmci_reenable(void)242*4882a593Smuzhiyun static inline void cmci_reenable(void) {}
cmci_rediscover(void)243*4882a593Smuzhiyun static inline void cmci_rediscover(void) {}
cmci_recheck(void)244*4882a593Smuzhiyun static inline void cmci_recheck(void) {}
245*4882a593Smuzhiyun #endif
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun int mce_available(struct cpuinfo_x86 *c);
248*4882a593Smuzhiyun bool mce_is_memory_error(struct mce *m);
249*4882a593Smuzhiyun bool mce_is_correctable(struct mce *m);
250*4882a593Smuzhiyun int mce_usable_address(struct mce *m);
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun DECLARE_PER_CPU(unsigned, mce_exception_count);
253*4882a593Smuzhiyun DECLARE_PER_CPU(unsigned, mce_poll_count);
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun typedef DECLARE_BITMAP(mce_banks_t, MAX_NR_BANKS);
256*4882a593Smuzhiyun DECLARE_PER_CPU(mce_banks_t, mce_poll_banks);
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun enum mcp_flags {
259*4882a593Smuzhiyun MCP_TIMESTAMP = BIT(0), /* log time stamp */
260*4882a593Smuzhiyun MCP_UC = BIT(1), /* log uncorrected errors */
261*4882a593Smuzhiyun MCP_DONTLOG = BIT(2), /* only clear, don't log */
262*4882a593Smuzhiyun MCP_QUEUE_LOG = BIT(3), /* only queue to genpool */
263*4882a593Smuzhiyun };
264*4882a593Smuzhiyun bool machine_check_poll(enum mcp_flags flags, mce_banks_t *b);
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun int mce_notify_irq(void);
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun DECLARE_PER_CPU(struct mce, injectm);
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun /* Disable CMCI/polling for MCA bank claimed by firmware */
271*4882a593Smuzhiyun extern void mce_disable_bank(int bank);
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun /*
274*4882a593Smuzhiyun * Exception handler
275*4882a593Smuzhiyun */
276*4882a593Smuzhiyun void do_machine_check(struct pt_regs *pt_regs);
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun /*
279*4882a593Smuzhiyun * Threshold handler
280*4882a593Smuzhiyun */
281*4882a593Smuzhiyun extern void (*mce_threshold_vector)(void);
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun /* Deferred error interrupt handler */
284*4882a593Smuzhiyun extern void (*deferred_error_int_vector)(void);
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun /*
287*4882a593Smuzhiyun * Thermal handler
288*4882a593Smuzhiyun */
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun void intel_init_thermal(struct cpuinfo_x86 *c);
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun /* Interrupt Handler for core thermal thresholds */
293*4882a593Smuzhiyun extern int (*platform_thermal_notify)(__u64 msr_val);
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun /* Interrupt Handler for package thermal thresholds */
296*4882a593Smuzhiyun extern int (*platform_thermal_package_notify)(__u64 msr_val);
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun /* Callback support of rate control, return true, if
299*4882a593Smuzhiyun * callback has rate control */
300*4882a593Smuzhiyun extern bool (*platform_thermal_package_rate_control)(void);
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun #ifdef CONFIG_X86_THERMAL_VECTOR
303*4882a593Smuzhiyun extern void mcheck_intel_therm_init(void);
304*4882a593Smuzhiyun #else
mcheck_intel_therm_init(void)305*4882a593Smuzhiyun static inline void mcheck_intel_therm_init(void) { }
306*4882a593Smuzhiyun #endif
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun /*
309*4882a593Smuzhiyun * Used by APEI to report memory error via /dev/mcelog
310*4882a593Smuzhiyun */
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun struct cper_sec_mem_err;
313*4882a593Smuzhiyun extern void apei_mce_report_mem_error(int corrected,
314*4882a593Smuzhiyun struct cper_sec_mem_err *mem_err);
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun /*
317*4882a593Smuzhiyun * Enumerate new IP types and HWID values in AMD processors which support
318*4882a593Smuzhiyun * Scalable MCA.
319*4882a593Smuzhiyun */
320*4882a593Smuzhiyun #ifdef CONFIG_X86_MCE_AMD
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun /* These may be used by multiple smca_hwid_mcatypes */
323*4882a593Smuzhiyun enum smca_bank_types {
324*4882a593Smuzhiyun SMCA_LS = 0, /* Load Store */
325*4882a593Smuzhiyun SMCA_LS_V2, /* Load Store */
326*4882a593Smuzhiyun SMCA_IF, /* Instruction Fetch */
327*4882a593Smuzhiyun SMCA_L2_CACHE, /* L2 Cache */
328*4882a593Smuzhiyun SMCA_DE, /* Decoder Unit */
329*4882a593Smuzhiyun SMCA_RESERVED, /* Reserved */
330*4882a593Smuzhiyun SMCA_EX, /* Execution Unit */
331*4882a593Smuzhiyun SMCA_FP, /* Floating Point */
332*4882a593Smuzhiyun SMCA_L3_CACHE, /* L3 Cache */
333*4882a593Smuzhiyun SMCA_CS, /* Coherent Slave */
334*4882a593Smuzhiyun SMCA_CS_V2, /* Coherent Slave */
335*4882a593Smuzhiyun SMCA_PIE, /* Power, Interrupts, etc. */
336*4882a593Smuzhiyun SMCA_UMC, /* Unified Memory Controller */
337*4882a593Smuzhiyun SMCA_PB, /* Parameter Block */
338*4882a593Smuzhiyun SMCA_PSP, /* Platform Security Processor */
339*4882a593Smuzhiyun SMCA_PSP_V2, /* Platform Security Processor */
340*4882a593Smuzhiyun SMCA_SMU, /* System Management Unit */
341*4882a593Smuzhiyun SMCA_SMU_V2, /* System Management Unit */
342*4882a593Smuzhiyun SMCA_MP5, /* Microprocessor 5 Unit */
343*4882a593Smuzhiyun SMCA_NBIO, /* Northbridge IO Unit */
344*4882a593Smuzhiyun SMCA_PCIE, /* PCI Express Unit */
345*4882a593Smuzhiyun N_SMCA_BANK_TYPES
346*4882a593Smuzhiyun };
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun #define HWID_MCATYPE(hwid, mcatype) (((hwid) << 16) | (mcatype))
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun struct smca_hwid {
351*4882a593Smuzhiyun unsigned int bank_type; /* Use with smca_bank_types for easy indexing. */
352*4882a593Smuzhiyun u32 hwid_mcatype; /* (hwid,mcatype) tuple */
353*4882a593Smuzhiyun u8 count; /* Number of instances. */
354*4882a593Smuzhiyun };
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun struct smca_bank {
357*4882a593Smuzhiyun struct smca_hwid *hwid;
358*4882a593Smuzhiyun u32 id; /* Value of MCA_IPID[InstanceId]. */
359*4882a593Smuzhiyun u8 sysfs_id; /* Value used for sysfs name. */
360*4882a593Smuzhiyun };
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun extern struct smca_bank smca_banks[MAX_NR_BANKS];
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun extern const char *smca_get_long_name(enum smca_bank_types t);
365*4882a593Smuzhiyun extern bool amd_mce_is_memory_error(struct mce *m);
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun extern int mce_threshold_create_device(unsigned int cpu);
368*4882a593Smuzhiyun extern int mce_threshold_remove_device(unsigned int cpu);
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun void mce_amd_feature_init(struct cpuinfo_x86 *c);
371*4882a593Smuzhiyun int umc_normaddr_to_sysaddr(u64 norm_addr, u16 nid, u8 umc, u64 *sys_addr);
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun #else
374*4882a593Smuzhiyun
mce_threshold_create_device(unsigned int cpu)375*4882a593Smuzhiyun static inline int mce_threshold_create_device(unsigned int cpu) { return 0; };
mce_threshold_remove_device(unsigned int cpu)376*4882a593Smuzhiyun static inline int mce_threshold_remove_device(unsigned int cpu) { return 0; };
amd_mce_is_memory_error(struct mce * m)377*4882a593Smuzhiyun static inline bool amd_mce_is_memory_error(struct mce *m) { return false; };
mce_amd_feature_init(struct cpuinfo_x86 * c)378*4882a593Smuzhiyun static inline void mce_amd_feature_init(struct cpuinfo_x86 *c) { }
379*4882a593Smuzhiyun static inline int
umc_normaddr_to_sysaddr(u64 norm_addr,u16 nid,u8 umc,u64 * sys_addr)380*4882a593Smuzhiyun umc_normaddr_to_sysaddr(u64 norm_addr, u16 nid, u8 umc, u64 *sys_addr) { return -EINVAL; };
381*4882a593Smuzhiyun #endif
382*4882a593Smuzhiyun
mce_hygon_feature_init(struct cpuinfo_x86 * c)383*4882a593Smuzhiyun static inline void mce_hygon_feature_init(struct cpuinfo_x86 *c) { return mce_amd_feature_init(c); }
384*4882a593Smuzhiyun #endif /* _ASM_X86_MCE_H */
385