1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Kernel-based Virtual Machine driver for Linux
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * This header defines architecture specific interfaces, x86 version
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #ifndef _ASM_X86_KVM_HOST_H
9*4882a593Smuzhiyun #define _ASM_X86_KVM_HOST_H
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/types.h>
12*4882a593Smuzhiyun #include <linux/mm.h>
13*4882a593Smuzhiyun #include <linux/mmu_notifier.h>
14*4882a593Smuzhiyun #include <linux/tracepoint.h>
15*4882a593Smuzhiyun #include <linux/cpumask.h>
16*4882a593Smuzhiyun #include <linux/irq_work.h>
17*4882a593Smuzhiyun #include <linux/irq.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include <linux/kvm.h>
20*4882a593Smuzhiyun #include <linux/kvm_para.h>
21*4882a593Smuzhiyun #include <linux/kvm_types.h>
22*4882a593Smuzhiyun #include <linux/perf_event.h>
23*4882a593Smuzhiyun #include <linux/pvclock_gtod.h>
24*4882a593Smuzhiyun #include <linux/clocksource.h>
25*4882a593Smuzhiyun #include <linux/irqbypass.h>
26*4882a593Smuzhiyun #include <linux/hyperv.h>
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #include <asm/apic.h>
29*4882a593Smuzhiyun #include <asm/pvclock-abi.h>
30*4882a593Smuzhiyun #include <asm/desc.h>
31*4882a593Smuzhiyun #include <asm/mtrr.h>
32*4882a593Smuzhiyun #include <asm/msr-index.h>
33*4882a593Smuzhiyun #include <asm/asm.h>
34*4882a593Smuzhiyun #include <asm/kvm_page_track.h>
35*4882a593Smuzhiyun #include <asm/kvm_vcpu_regs.h>
36*4882a593Smuzhiyun #include <asm/hyperv-tlfs.h>
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define __KVM_HAVE_ARCH_VCPU_DEBUGFS
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #define KVM_MAX_VCPUS 288
41*4882a593Smuzhiyun #define KVM_SOFT_MAX_VCPUS 240
42*4882a593Smuzhiyun #define KVM_MAX_VCPU_ID 1023
43*4882a593Smuzhiyun #define KVM_USER_MEM_SLOTS 509
44*4882a593Smuzhiyun /* memory slots that are not exposed to userspace */
45*4882a593Smuzhiyun #define KVM_PRIVATE_MEM_SLOTS 3
46*4882a593Smuzhiyun #define KVM_MEM_SLOTS_NUM (KVM_USER_MEM_SLOTS + KVM_PRIVATE_MEM_SLOTS)
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun #define KVM_HALT_POLL_NS_DEFAULT 200000
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #define KVM_IRQCHIP_NUM_PINS KVM_IOAPIC_NUM_PINS
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #define KVM_DIRTY_LOG_MANUAL_CAPS (KVM_DIRTY_LOG_MANUAL_PROTECT_ENABLE | \
53*4882a593Smuzhiyun KVM_DIRTY_LOG_INITIALLY_SET)
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun /* x86-specific vcpu->requests bit members */
56*4882a593Smuzhiyun #define KVM_REQ_MIGRATE_TIMER KVM_ARCH_REQ(0)
57*4882a593Smuzhiyun #define KVM_REQ_REPORT_TPR_ACCESS KVM_ARCH_REQ(1)
58*4882a593Smuzhiyun #define KVM_REQ_TRIPLE_FAULT KVM_ARCH_REQ(2)
59*4882a593Smuzhiyun #define KVM_REQ_MMU_SYNC KVM_ARCH_REQ(3)
60*4882a593Smuzhiyun #define KVM_REQ_CLOCK_UPDATE KVM_ARCH_REQ(4)
61*4882a593Smuzhiyun #define KVM_REQ_LOAD_MMU_PGD KVM_ARCH_REQ(5)
62*4882a593Smuzhiyun #define KVM_REQ_EVENT KVM_ARCH_REQ(6)
63*4882a593Smuzhiyun #define KVM_REQ_APF_HALT KVM_ARCH_REQ(7)
64*4882a593Smuzhiyun #define KVM_REQ_STEAL_UPDATE KVM_ARCH_REQ(8)
65*4882a593Smuzhiyun #define KVM_REQ_NMI KVM_ARCH_REQ(9)
66*4882a593Smuzhiyun #define KVM_REQ_PMU KVM_ARCH_REQ(10)
67*4882a593Smuzhiyun #define KVM_REQ_PMI KVM_ARCH_REQ(11)
68*4882a593Smuzhiyun #define KVM_REQ_SMI KVM_ARCH_REQ(12)
69*4882a593Smuzhiyun #define KVM_REQ_MASTERCLOCK_UPDATE KVM_ARCH_REQ(13)
70*4882a593Smuzhiyun #define KVM_REQ_MCLOCK_INPROGRESS \
71*4882a593Smuzhiyun KVM_ARCH_REQ_FLAGS(14, KVM_REQUEST_WAIT | KVM_REQUEST_NO_WAKEUP)
72*4882a593Smuzhiyun #define KVM_REQ_SCAN_IOAPIC \
73*4882a593Smuzhiyun KVM_ARCH_REQ_FLAGS(15, KVM_REQUEST_WAIT | KVM_REQUEST_NO_WAKEUP)
74*4882a593Smuzhiyun #define KVM_REQ_GLOBAL_CLOCK_UPDATE KVM_ARCH_REQ(16)
75*4882a593Smuzhiyun #define KVM_REQ_APIC_PAGE_RELOAD \
76*4882a593Smuzhiyun KVM_ARCH_REQ_FLAGS(17, KVM_REQUEST_WAIT | KVM_REQUEST_NO_WAKEUP)
77*4882a593Smuzhiyun #define KVM_REQ_HV_CRASH KVM_ARCH_REQ(18)
78*4882a593Smuzhiyun #define KVM_REQ_IOAPIC_EOI_EXIT KVM_ARCH_REQ(19)
79*4882a593Smuzhiyun #define KVM_REQ_HV_RESET KVM_ARCH_REQ(20)
80*4882a593Smuzhiyun #define KVM_REQ_HV_EXIT KVM_ARCH_REQ(21)
81*4882a593Smuzhiyun #define KVM_REQ_HV_STIMER KVM_ARCH_REQ(22)
82*4882a593Smuzhiyun #define KVM_REQ_LOAD_EOI_EXITMAP KVM_ARCH_REQ(23)
83*4882a593Smuzhiyun #define KVM_REQ_GET_NESTED_STATE_PAGES KVM_ARCH_REQ(24)
84*4882a593Smuzhiyun #define KVM_REQ_APICV_UPDATE \
85*4882a593Smuzhiyun KVM_ARCH_REQ_FLAGS(25, KVM_REQUEST_WAIT | KVM_REQUEST_NO_WAKEUP)
86*4882a593Smuzhiyun #define KVM_REQ_TLB_FLUSH_CURRENT KVM_ARCH_REQ(26)
87*4882a593Smuzhiyun #define KVM_REQ_TLB_FLUSH_GUEST \
88*4882a593Smuzhiyun KVM_ARCH_REQ_FLAGS(27, KVM_REQUEST_WAIT | KVM_REQUEST_NO_WAKEUP)
89*4882a593Smuzhiyun #define KVM_REQ_APF_READY KVM_ARCH_REQ(28)
90*4882a593Smuzhiyun #define KVM_REQ_MSR_FILTER_CHANGED KVM_ARCH_REQ(29)
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun #define CR0_RESERVED_BITS \
93*4882a593Smuzhiyun (~(unsigned long)(X86_CR0_PE | X86_CR0_MP | X86_CR0_EM | X86_CR0_TS \
94*4882a593Smuzhiyun | X86_CR0_ET | X86_CR0_NE | X86_CR0_WP | X86_CR0_AM \
95*4882a593Smuzhiyun | X86_CR0_NW | X86_CR0_CD | X86_CR0_PG))
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun #define CR4_RESERVED_BITS \
98*4882a593Smuzhiyun (~(unsigned long)(X86_CR4_VME | X86_CR4_PVI | X86_CR4_TSD | X86_CR4_DE\
99*4882a593Smuzhiyun | X86_CR4_PSE | X86_CR4_PAE | X86_CR4_MCE \
100*4882a593Smuzhiyun | X86_CR4_PGE | X86_CR4_PCE | X86_CR4_OSFXSR | X86_CR4_PCIDE \
101*4882a593Smuzhiyun | X86_CR4_OSXSAVE | X86_CR4_SMEP | X86_CR4_FSGSBASE \
102*4882a593Smuzhiyun | X86_CR4_OSXMMEXCPT | X86_CR4_LA57 | X86_CR4_VMXE \
103*4882a593Smuzhiyun | X86_CR4_SMAP | X86_CR4_PKE | X86_CR4_UMIP))
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun #define CR8_RESERVED_BITS (~(unsigned long)X86_CR8_TPR)
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun #define INVALID_PAGE (~(hpa_t)0)
110*4882a593Smuzhiyun #define VALID_PAGE(x) ((x) != INVALID_PAGE)
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun #define UNMAPPED_GVA (~(gpa_t)0)
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun /* KVM Hugepage definitions for x86 */
115*4882a593Smuzhiyun #define KVM_MAX_HUGEPAGE_LEVEL PG_LEVEL_1G
116*4882a593Smuzhiyun #define KVM_NR_PAGE_SIZES (KVM_MAX_HUGEPAGE_LEVEL - PG_LEVEL_4K + 1)
117*4882a593Smuzhiyun #define KVM_HPAGE_GFN_SHIFT(x) (((x) - 1) * 9)
118*4882a593Smuzhiyun #define KVM_HPAGE_SHIFT(x) (PAGE_SHIFT + KVM_HPAGE_GFN_SHIFT(x))
119*4882a593Smuzhiyun #define KVM_HPAGE_SIZE(x) (1UL << KVM_HPAGE_SHIFT(x))
120*4882a593Smuzhiyun #define KVM_HPAGE_MASK(x) (~(KVM_HPAGE_SIZE(x) - 1))
121*4882a593Smuzhiyun #define KVM_PAGES_PER_HPAGE(x) (KVM_HPAGE_SIZE(x) / PAGE_SIZE)
122*4882a593Smuzhiyun
gfn_to_index(gfn_t gfn,gfn_t base_gfn,int level)123*4882a593Smuzhiyun static inline gfn_t gfn_to_index(gfn_t gfn, gfn_t base_gfn, int level)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun /* KVM_HPAGE_GFN_SHIFT(PG_LEVEL_4K) must be 0. */
126*4882a593Smuzhiyun return (gfn >> KVM_HPAGE_GFN_SHIFT(level)) -
127*4882a593Smuzhiyun (base_gfn >> KVM_HPAGE_GFN_SHIFT(level));
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun #define KVM_PERMILLE_MMU_PAGES 20
131*4882a593Smuzhiyun #define KVM_MIN_ALLOC_MMU_PAGES 64UL
132*4882a593Smuzhiyun #define KVM_MMU_HASH_SHIFT 12
133*4882a593Smuzhiyun #define KVM_NUM_MMU_PAGES (1 << KVM_MMU_HASH_SHIFT)
134*4882a593Smuzhiyun #define KVM_MIN_FREE_MMU_PAGES 5
135*4882a593Smuzhiyun #define KVM_REFILL_PAGES 25
136*4882a593Smuzhiyun #define KVM_MAX_CPUID_ENTRIES 256
137*4882a593Smuzhiyun #define KVM_NR_FIXED_MTRR_REGION 88
138*4882a593Smuzhiyun #define KVM_NR_VAR_MTRR 8
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun #define ASYNC_PF_PER_VCPU 64
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun enum kvm_reg {
143*4882a593Smuzhiyun VCPU_REGS_RAX = __VCPU_REGS_RAX,
144*4882a593Smuzhiyun VCPU_REGS_RCX = __VCPU_REGS_RCX,
145*4882a593Smuzhiyun VCPU_REGS_RDX = __VCPU_REGS_RDX,
146*4882a593Smuzhiyun VCPU_REGS_RBX = __VCPU_REGS_RBX,
147*4882a593Smuzhiyun VCPU_REGS_RSP = __VCPU_REGS_RSP,
148*4882a593Smuzhiyun VCPU_REGS_RBP = __VCPU_REGS_RBP,
149*4882a593Smuzhiyun VCPU_REGS_RSI = __VCPU_REGS_RSI,
150*4882a593Smuzhiyun VCPU_REGS_RDI = __VCPU_REGS_RDI,
151*4882a593Smuzhiyun #ifdef CONFIG_X86_64
152*4882a593Smuzhiyun VCPU_REGS_R8 = __VCPU_REGS_R8,
153*4882a593Smuzhiyun VCPU_REGS_R9 = __VCPU_REGS_R9,
154*4882a593Smuzhiyun VCPU_REGS_R10 = __VCPU_REGS_R10,
155*4882a593Smuzhiyun VCPU_REGS_R11 = __VCPU_REGS_R11,
156*4882a593Smuzhiyun VCPU_REGS_R12 = __VCPU_REGS_R12,
157*4882a593Smuzhiyun VCPU_REGS_R13 = __VCPU_REGS_R13,
158*4882a593Smuzhiyun VCPU_REGS_R14 = __VCPU_REGS_R14,
159*4882a593Smuzhiyun VCPU_REGS_R15 = __VCPU_REGS_R15,
160*4882a593Smuzhiyun #endif
161*4882a593Smuzhiyun VCPU_REGS_RIP,
162*4882a593Smuzhiyun NR_VCPU_REGS,
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun VCPU_EXREG_PDPTR = NR_VCPU_REGS,
165*4882a593Smuzhiyun VCPU_EXREG_CR0,
166*4882a593Smuzhiyun VCPU_EXREG_CR3,
167*4882a593Smuzhiyun VCPU_EXREG_CR4,
168*4882a593Smuzhiyun VCPU_EXREG_RFLAGS,
169*4882a593Smuzhiyun VCPU_EXREG_SEGMENTS,
170*4882a593Smuzhiyun VCPU_EXREG_EXIT_INFO_1,
171*4882a593Smuzhiyun VCPU_EXREG_EXIT_INFO_2,
172*4882a593Smuzhiyun };
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun enum {
175*4882a593Smuzhiyun VCPU_SREG_ES,
176*4882a593Smuzhiyun VCPU_SREG_CS,
177*4882a593Smuzhiyun VCPU_SREG_SS,
178*4882a593Smuzhiyun VCPU_SREG_DS,
179*4882a593Smuzhiyun VCPU_SREG_FS,
180*4882a593Smuzhiyun VCPU_SREG_GS,
181*4882a593Smuzhiyun VCPU_SREG_TR,
182*4882a593Smuzhiyun VCPU_SREG_LDTR,
183*4882a593Smuzhiyun };
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun enum exit_fastpath_completion {
186*4882a593Smuzhiyun EXIT_FASTPATH_NONE,
187*4882a593Smuzhiyun EXIT_FASTPATH_REENTER_GUEST,
188*4882a593Smuzhiyun EXIT_FASTPATH_EXIT_HANDLED,
189*4882a593Smuzhiyun };
190*4882a593Smuzhiyun typedef enum exit_fastpath_completion fastpath_t;
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun struct x86_emulate_ctxt;
193*4882a593Smuzhiyun struct x86_exception;
194*4882a593Smuzhiyun enum x86_intercept;
195*4882a593Smuzhiyun enum x86_intercept_stage;
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun #define KVM_NR_DB_REGS 4
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun #define DR6_BD (1 << 13)
200*4882a593Smuzhiyun #define DR6_BS (1 << 14)
201*4882a593Smuzhiyun #define DR6_BT (1 << 15)
202*4882a593Smuzhiyun #define DR6_RTM (1 << 16)
203*4882a593Smuzhiyun #define DR6_FIXED_1 0xfffe0ff0
204*4882a593Smuzhiyun #define DR6_INIT 0xffff0ff0
205*4882a593Smuzhiyun #define DR6_VOLATILE 0x0001e00f
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun #define DR7_BP_EN_MASK 0x000000ff
208*4882a593Smuzhiyun #define DR7_GE (1 << 9)
209*4882a593Smuzhiyun #define DR7_GD (1 << 13)
210*4882a593Smuzhiyun #define DR7_FIXED_1 0x00000400
211*4882a593Smuzhiyun #define DR7_VOLATILE 0xffff2bff
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun #define PFERR_PRESENT_BIT 0
214*4882a593Smuzhiyun #define PFERR_WRITE_BIT 1
215*4882a593Smuzhiyun #define PFERR_USER_BIT 2
216*4882a593Smuzhiyun #define PFERR_RSVD_BIT 3
217*4882a593Smuzhiyun #define PFERR_FETCH_BIT 4
218*4882a593Smuzhiyun #define PFERR_PK_BIT 5
219*4882a593Smuzhiyun #define PFERR_GUEST_FINAL_BIT 32
220*4882a593Smuzhiyun #define PFERR_GUEST_PAGE_BIT 33
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun #define PFERR_PRESENT_MASK (1U << PFERR_PRESENT_BIT)
223*4882a593Smuzhiyun #define PFERR_WRITE_MASK (1U << PFERR_WRITE_BIT)
224*4882a593Smuzhiyun #define PFERR_USER_MASK (1U << PFERR_USER_BIT)
225*4882a593Smuzhiyun #define PFERR_RSVD_MASK (1U << PFERR_RSVD_BIT)
226*4882a593Smuzhiyun #define PFERR_FETCH_MASK (1U << PFERR_FETCH_BIT)
227*4882a593Smuzhiyun #define PFERR_PK_MASK (1U << PFERR_PK_BIT)
228*4882a593Smuzhiyun #define PFERR_GUEST_FINAL_MASK (1ULL << PFERR_GUEST_FINAL_BIT)
229*4882a593Smuzhiyun #define PFERR_GUEST_PAGE_MASK (1ULL << PFERR_GUEST_PAGE_BIT)
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun #define PFERR_NESTED_GUEST_PAGE (PFERR_GUEST_PAGE_MASK | \
232*4882a593Smuzhiyun PFERR_WRITE_MASK | \
233*4882a593Smuzhiyun PFERR_PRESENT_MASK)
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun /* apic attention bits */
236*4882a593Smuzhiyun #define KVM_APIC_CHECK_VAPIC 0
237*4882a593Smuzhiyun /*
238*4882a593Smuzhiyun * The following bit is set with PV-EOI, unset on EOI.
239*4882a593Smuzhiyun * We detect PV-EOI changes by guest by comparing
240*4882a593Smuzhiyun * this bit with PV-EOI in guest memory.
241*4882a593Smuzhiyun * See the implementation in apic_update_pv_eoi.
242*4882a593Smuzhiyun */
243*4882a593Smuzhiyun #define KVM_APIC_PV_EOI_PENDING 1
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun struct kvm_kernel_irq_routing_entry;
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun /*
248*4882a593Smuzhiyun * the pages used as guest page table on soft mmu are tracked by
249*4882a593Smuzhiyun * kvm_memory_slot.arch.gfn_track which is 16 bits, so the role bits used
250*4882a593Smuzhiyun * by indirect shadow page can not be more than 15 bits.
251*4882a593Smuzhiyun *
252*4882a593Smuzhiyun * Currently, we used 14 bits that are @level, @gpte_is_8_bytes, @quadrant, @access,
253*4882a593Smuzhiyun * @nxe, @cr0_wp, @smep_andnot_wp and @smap_andnot_wp.
254*4882a593Smuzhiyun */
255*4882a593Smuzhiyun union kvm_mmu_page_role {
256*4882a593Smuzhiyun u32 word;
257*4882a593Smuzhiyun struct {
258*4882a593Smuzhiyun unsigned level:4;
259*4882a593Smuzhiyun unsigned gpte_is_8_bytes:1;
260*4882a593Smuzhiyun unsigned quadrant:2;
261*4882a593Smuzhiyun unsigned direct:1;
262*4882a593Smuzhiyun unsigned access:3;
263*4882a593Smuzhiyun unsigned invalid:1;
264*4882a593Smuzhiyun unsigned nxe:1;
265*4882a593Smuzhiyun unsigned cr0_wp:1;
266*4882a593Smuzhiyun unsigned smep_andnot_wp:1;
267*4882a593Smuzhiyun unsigned smap_andnot_wp:1;
268*4882a593Smuzhiyun unsigned ad_disabled:1;
269*4882a593Smuzhiyun unsigned guest_mode:1;
270*4882a593Smuzhiyun unsigned :6;
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun /*
273*4882a593Smuzhiyun * This is left at the top of the word so that
274*4882a593Smuzhiyun * kvm_memslots_for_spte_role can extract it with a
275*4882a593Smuzhiyun * simple shift. While there is room, give it a whole
276*4882a593Smuzhiyun * byte so it is also faster to load it from memory.
277*4882a593Smuzhiyun */
278*4882a593Smuzhiyun unsigned smm:8;
279*4882a593Smuzhiyun };
280*4882a593Smuzhiyun };
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun union kvm_mmu_extended_role {
283*4882a593Smuzhiyun /*
284*4882a593Smuzhiyun * This structure complements kvm_mmu_page_role caching everything needed for
285*4882a593Smuzhiyun * MMU configuration. If nothing in both these structures changed, MMU
286*4882a593Smuzhiyun * re-configuration can be skipped. @valid bit is set on first usage so we don't
287*4882a593Smuzhiyun * treat all-zero structure as valid data.
288*4882a593Smuzhiyun */
289*4882a593Smuzhiyun u32 word;
290*4882a593Smuzhiyun struct {
291*4882a593Smuzhiyun unsigned int valid:1;
292*4882a593Smuzhiyun unsigned int execonly:1;
293*4882a593Smuzhiyun unsigned int cr0_pg:1;
294*4882a593Smuzhiyun unsigned int cr4_pae:1;
295*4882a593Smuzhiyun unsigned int cr4_pse:1;
296*4882a593Smuzhiyun unsigned int cr4_pke:1;
297*4882a593Smuzhiyun unsigned int cr4_smap:1;
298*4882a593Smuzhiyun unsigned int cr4_smep:1;
299*4882a593Smuzhiyun unsigned int cr4_la57:1;
300*4882a593Smuzhiyun unsigned int maxphyaddr:6;
301*4882a593Smuzhiyun };
302*4882a593Smuzhiyun };
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun union kvm_mmu_role {
305*4882a593Smuzhiyun u64 as_u64;
306*4882a593Smuzhiyun struct {
307*4882a593Smuzhiyun union kvm_mmu_page_role base;
308*4882a593Smuzhiyun union kvm_mmu_extended_role ext;
309*4882a593Smuzhiyun };
310*4882a593Smuzhiyun };
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun struct kvm_rmap_head {
313*4882a593Smuzhiyun unsigned long val;
314*4882a593Smuzhiyun };
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun struct kvm_pio_request {
317*4882a593Smuzhiyun unsigned long linear_rip;
318*4882a593Smuzhiyun unsigned long count;
319*4882a593Smuzhiyun int in;
320*4882a593Smuzhiyun int port;
321*4882a593Smuzhiyun int size;
322*4882a593Smuzhiyun };
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun #define PT64_ROOT_MAX_LEVEL 5
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun struct rsvd_bits_validate {
327*4882a593Smuzhiyun u64 rsvd_bits_mask[2][PT64_ROOT_MAX_LEVEL];
328*4882a593Smuzhiyun u64 bad_mt_xwr;
329*4882a593Smuzhiyun };
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun struct kvm_mmu_root_info {
332*4882a593Smuzhiyun gpa_t pgd;
333*4882a593Smuzhiyun hpa_t hpa;
334*4882a593Smuzhiyun };
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun #define KVM_MMU_ROOT_INFO_INVALID \
337*4882a593Smuzhiyun ((struct kvm_mmu_root_info) { .pgd = INVALID_PAGE, .hpa = INVALID_PAGE })
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun #define KVM_MMU_NUM_PREV_ROOTS 3
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun struct kvm_mmu_page;
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun /*
344*4882a593Smuzhiyun * x86 supports 4 paging modes (5-level 64-bit, 4-level 64-bit, 3-level 32-bit,
345*4882a593Smuzhiyun * and 2-level 32-bit). The kvm_mmu structure abstracts the details of the
346*4882a593Smuzhiyun * current mmu mode.
347*4882a593Smuzhiyun */
348*4882a593Smuzhiyun struct kvm_mmu {
349*4882a593Smuzhiyun unsigned long (*get_guest_pgd)(struct kvm_vcpu *vcpu);
350*4882a593Smuzhiyun u64 (*get_pdptr)(struct kvm_vcpu *vcpu, int index);
351*4882a593Smuzhiyun int (*page_fault)(struct kvm_vcpu *vcpu, gpa_t cr2_or_gpa, u32 err,
352*4882a593Smuzhiyun bool prefault);
353*4882a593Smuzhiyun void (*inject_page_fault)(struct kvm_vcpu *vcpu,
354*4882a593Smuzhiyun struct x86_exception *fault);
355*4882a593Smuzhiyun gpa_t (*gva_to_gpa)(struct kvm_vcpu *vcpu, gpa_t gva_or_gpa,
356*4882a593Smuzhiyun u32 access, struct x86_exception *exception);
357*4882a593Smuzhiyun gpa_t (*translate_gpa)(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
358*4882a593Smuzhiyun struct x86_exception *exception);
359*4882a593Smuzhiyun int (*sync_page)(struct kvm_vcpu *vcpu,
360*4882a593Smuzhiyun struct kvm_mmu_page *sp);
361*4882a593Smuzhiyun void (*invlpg)(struct kvm_vcpu *vcpu, gva_t gva, hpa_t root_hpa);
362*4882a593Smuzhiyun hpa_t root_hpa;
363*4882a593Smuzhiyun gpa_t root_pgd;
364*4882a593Smuzhiyun union kvm_mmu_role mmu_role;
365*4882a593Smuzhiyun u8 root_level;
366*4882a593Smuzhiyun u8 shadow_root_level;
367*4882a593Smuzhiyun u8 ept_ad;
368*4882a593Smuzhiyun bool direct_map;
369*4882a593Smuzhiyun struct kvm_mmu_root_info prev_roots[KVM_MMU_NUM_PREV_ROOTS];
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun /*
372*4882a593Smuzhiyun * Bitmap; bit set = permission fault
373*4882a593Smuzhiyun * Byte index: page fault error code [4:1]
374*4882a593Smuzhiyun * Bit index: pte permissions in ACC_* format
375*4882a593Smuzhiyun */
376*4882a593Smuzhiyun u8 permissions[16];
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun /*
379*4882a593Smuzhiyun * The pkru_mask indicates if protection key checks are needed. It
380*4882a593Smuzhiyun * consists of 16 domains indexed by page fault error code bits [4:1],
381*4882a593Smuzhiyun * with PFEC.RSVD replaced by ACC_USER_MASK from the page tables.
382*4882a593Smuzhiyun * Each domain has 2 bits which are ANDed with AD and WD from PKRU.
383*4882a593Smuzhiyun */
384*4882a593Smuzhiyun u32 pkru_mask;
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun u64 *pae_root;
387*4882a593Smuzhiyun u64 *lm_root;
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun /*
390*4882a593Smuzhiyun * check zero bits on shadow page table entries, these
391*4882a593Smuzhiyun * bits include not only hardware reserved bits but also
392*4882a593Smuzhiyun * the bits spte never used.
393*4882a593Smuzhiyun */
394*4882a593Smuzhiyun struct rsvd_bits_validate shadow_zero_check;
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun struct rsvd_bits_validate guest_rsvd_check;
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun /* Can have large pages at levels 2..last_nonleaf_level-1. */
399*4882a593Smuzhiyun u8 last_nonleaf_level;
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun bool nx;
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun u64 pdptrs[4]; /* pae */
404*4882a593Smuzhiyun };
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun struct kvm_tlb_range {
407*4882a593Smuzhiyun u64 start_gfn;
408*4882a593Smuzhiyun u64 pages;
409*4882a593Smuzhiyun };
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun enum pmc_type {
412*4882a593Smuzhiyun KVM_PMC_GP = 0,
413*4882a593Smuzhiyun KVM_PMC_FIXED,
414*4882a593Smuzhiyun };
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun struct kvm_pmc {
417*4882a593Smuzhiyun enum pmc_type type;
418*4882a593Smuzhiyun u8 idx;
419*4882a593Smuzhiyun u64 counter;
420*4882a593Smuzhiyun u64 eventsel;
421*4882a593Smuzhiyun struct perf_event *perf_event;
422*4882a593Smuzhiyun struct kvm_vcpu *vcpu;
423*4882a593Smuzhiyun /*
424*4882a593Smuzhiyun * eventsel value for general purpose counters,
425*4882a593Smuzhiyun * ctrl value for fixed counters.
426*4882a593Smuzhiyun */
427*4882a593Smuzhiyun u64 current_config;
428*4882a593Smuzhiyun };
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun struct kvm_pmu {
431*4882a593Smuzhiyun unsigned nr_arch_gp_counters;
432*4882a593Smuzhiyun unsigned nr_arch_fixed_counters;
433*4882a593Smuzhiyun unsigned available_event_types;
434*4882a593Smuzhiyun u64 fixed_ctr_ctrl;
435*4882a593Smuzhiyun u64 fixed_ctr_ctrl_mask;
436*4882a593Smuzhiyun u64 global_ctrl;
437*4882a593Smuzhiyun u64 global_status;
438*4882a593Smuzhiyun u64 global_ovf_ctrl;
439*4882a593Smuzhiyun u64 counter_bitmask[2];
440*4882a593Smuzhiyun u64 global_ctrl_mask;
441*4882a593Smuzhiyun u64 global_ovf_ctrl_mask;
442*4882a593Smuzhiyun u64 reserved_bits;
443*4882a593Smuzhiyun u64 raw_event_mask;
444*4882a593Smuzhiyun u8 version;
445*4882a593Smuzhiyun struct kvm_pmc gp_counters[INTEL_PMC_MAX_GENERIC];
446*4882a593Smuzhiyun struct kvm_pmc fixed_counters[INTEL_PMC_MAX_FIXED];
447*4882a593Smuzhiyun struct irq_work irq_work;
448*4882a593Smuzhiyun DECLARE_BITMAP(reprogram_pmi, X86_PMC_IDX_MAX);
449*4882a593Smuzhiyun DECLARE_BITMAP(all_valid_pmc_idx, X86_PMC_IDX_MAX);
450*4882a593Smuzhiyun DECLARE_BITMAP(pmc_in_use, X86_PMC_IDX_MAX);
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun /*
453*4882a593Smuzhiyun * The gate to release perf_events not marked in
454*4882a593Smuzhiyun * pmc_in_use only once in a vcpu time slice.
455*4882a593Smuzhiyun */
456*4882a593Smuzhiyun bool need_cleanup;
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun /*
459*4882a593Smuzhiyun * The total number of programmed perf_events and it helps to avoid
460*4882a593Smuzhiyun * redundant check before cleanup if guest don't use vPMU at all.
461*4882a593Smuzhiyun */
462*4882a593Smuzhiyun u8 event_count;
463*4882a593Smuzhiyun };
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun struct kvm_pmu_ops;
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun enum {
468*4882a593Smuzhiyun KVM_DEBUGREG_BP_ENABLED = 1,
469*4882a593Smuzhiyun KVM_DEBUGREG_WONT_EXIT = 2,
470*4882a593Smuzhiyun KVM_DEBUGREG_RELOAD = 4,
471*4882a593Smuzhiyun };
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun struct kvm_mtrr_range {
474*4882a593Smuzhiyun u64 base;
475*4882a593Smuzhiyun u64 mask;
476*4882a593Smuzhiyun struct list_head node;
477*4882a593Smuzhiyun };
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun struct kvm_mtrr {
480*4882a593Smuzhiyun struct kvm_mtrr_range var_ranges[KVM_NR_VAR_MTRR];
481*4882a593Smuzhiyun mtrr_type fixed_ranges[KVM_NR_FIXED_MTRR_REGION];
482*4882a593Smuzhiyun u64 deftype;
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun struct list_head head;
485*4882a593Smuzhiyun };
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun /* Hyper-V SynIC timer */
488*4882a593Smuzhiyun struct kvm_vcpu_hv_stimer {
489*4882a593Smuzhiyun struct hrtimer timer;
490*4882a593Smuzhiyun int index;
491*4882a593Smuzhiyun union hv_stimer_config config;
492*4882a593Smuzhiyun u64 count;
493*4882a593Smuzhiyun u64 exp_time;
494*4882a593Smuzhiyun struct hv_message msg;
495*4882a593Smuzhiyun bool msg_pending;
496*4882a593Smuzhiyun };
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun /* Hyper-V synthetic interrupt controller (SynIC)*/
499*4882a593Smuzhiyun struct kvm_vcpu_hv_synic {
500*4882a593Smuzhiyun u64 version;
501*4882a593Smuzhiyun u64 control;
502*4882a593Smuzhiyun u64 msg_page;
503*4882a593Smuzhiyun u64 evt_page;
504*4882a593Smuzhiyun atomic64_t sint[HV_SYNIC_SINT_COUNT];
505*4882a593Smuzhiyun atomic_t sint_to_gsi[HV_SYNIC_SINT_COUNT];
506*4882a593Smuzhiyun DECLARE_BITMAP(auto_eoi_bitmap, 256);
507*4882a593Smuzhiyun DECLARE_BITMAP(vec_bitmap, 256);
508*4882a593Smuzhiyun bool active;
509*4882a593Smuzhiyun bool dont_zero_synic_pages;
510*4882a593Smuzhiyun };
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun /* Hyper-V per vcpu emulation context */
513*4882a593Smuzhiyun struct kvm_vcpu_hv {
514*4882a593Smuzhiyun u32 vp_index;
515*4882a593Smuzhiyun u64 hv_vapic;
516*4882a593Smuzhiyun s64 runtime_offset;
517*4882a593Smuzhiyun struct kvm_vcpu_hv_synic synic;
518*4882a593Smuzhiyun struct kvm_hyperv_exit exit;
519*4882a593Smuzhiyun struct kvm_vcpu_hv_stimer stimer[HV_SYNIC_STIMER_COUNT];
520*4882a593Smuzhiyun DECLARE_BITMAP(stimer_pending_bitmap, HV_SYNIC_STIMER_COUNT);
521*4882a593Smuzhiyun cpumask_t tlb_flush;
522*4882a593Smuzhiyun };
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun struct kvm_vcpu_arch {
525*4882a593Smuzhiyun /*
526*4882a593Smuzhiyun * rip and regs accesses must go through
527*4882a593Smuzhiyun * kvm_{register,rip}_{read,write} functions.
528*4882a593Smuzhiyun */
529*4882a593Smuzhiyun unsigned long regs[NR_VCPU_REGS];
530*4882a593Smuzhiyun u32 regs_avail;
531*4882a593Smuzhiyun u32 regs_dirty;
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun unsigned long cr0;
534*4882a593Smuzhiyun unsigned long cr0_guest_owned_bits;
535*4882a593Smuzhiyun unsigned long cr2;
536*4882a593Smuzhiyun unsigned long cr3;
537*4882a593Smuzhiyun unsigned long cr4;
538*4882a593Smuzhiyun unsigned long cr4_guest_owned_bits;
539*4882a593Smuzhiyun unsigned long cr4_guest_rsvd_bits;
540*4882a593Smuzhiyun unsigned long cr8;
541*4882a593Smuzhiyun u32 host_pkru;
542*4882a593Smuzhiyun u32 pkru;
543*4882a593Smuzhiyun u32 hflags;
544*4882a593Smuzhiyun u64 efer;
545*4882a593Smuzhiyun u64 apic_base;
546*4882a593Smuzhiyun struct kvm_lapic *apic; /* kernel irqchip context */
547*4882a593Smuzhiyun bool apicv_active;
548*4882a593Smuzhiyun bool load_eoi_exitmap_pending;
549*4882a593Smuzhiyun DECLARE_BITMAP(ioapic_handled_vectors, 256);
550*4882a593Smuzhiyun unsigned long apic_attention;
551*4882a593Smuzhiyun int32_t apic_arb_prio;
552*4882a593Smuzhiyun int mp_state;
553*4882a593Smuzhiyun u64 ia32_misc_enable_msr;
554*4882a593Smuzhiyun u64 smbase;
555*4882a593Smuzhiyun u64 smi_count;
556*4882a593Smuzhiyun bool tpr_access_reporting;
557*4882a593Smuzhiyun bool xsaves_enabled;
558*4882a593Smuzhiyun u64 ia32_xss;
559*4882a593Smuzhiyun u64 microcode_version;
560*4882a593Smuzhiyun u64 arch_capabilities;
561*4882a593Smuzhiyun u64 perf_capabilities;
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun /*
564*4882a593Smuzhiyun * Paging state of the vcpu
565*4882a593Smuzhiyun *
566*4882a593Smuzhiyun * If the vcpu runs in guest mode with two level paging this still saves
567*4882a593Smuzhiyun * the paging mode of the l1 guest. This context is always used to
568*4882a593Smuzhiyun * handle faults.
569*4882a593Smuzhiyun */
570*4882a593Smuzhiyun struct kvm_mmu *mmu;
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun /* Non-nested MMU for L1 */
573*4882a593Smuzhiyun struct kvm_mmu root_mmu;
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun /* L1 MMU when running nested */
576*4882a593Smuzhiyun struct kvm_mmu guest_mmu;
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun /*
579*4882a593Smuzhiyun * Paging state of an L2 guest (used for nested npt)
580*4882a593Smuzhiyun *
581*4882a593Smuzhiyun * This context will save all necessary information to walk page tables
582*4882a593Smuzhiyun * of an L2 guest. This context is only initialized for page table
583*4882a593Smuzhiyun * walking and not for faulting since we never handle l2 page faults on
584*4882a593Smuzhiyun * the host.
585*4882a593Smuzhiyun */
586*4882a593Smuzhiyun struct kvm_mmu nested_mmu;
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun /*
589*4882a593Smuzhiyun * Pointer to the mmu context currently used for
590*4882a593Smuzhiyun * gva_to_gpa translations.
591*4882a593Smuzhiyun */
592*4882a593Smuzhiyun struct kvm_mmu *walk_mmu;
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun struct kvm_mmu_memory_cache mmu_pte_list_desc_cache;
595*4882a593Smuzhiyun struct kvm_mmu_memory_cache mmu_shadow_page_cache;
596*4882a593Smuzhiyun struct kvm_mmu_memory_cache mmu_gfn_array_cache;
597*4882a593Smuzhiyun struct kvm_mmu_memory_cache mmu_page_header_cache;
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun /*
600*4882a593Smuzhiyun * QEMU userspace and the guest each have their own FPU state.
601*4882a593Smuzhiyun * In vcpu_run, we switch between the user and guest FPU contexts.
602*4882a593Smuzhiyun * While running a VCPU, the VCPU thread will have the guest FPU
603*4882a593Smuzhiyun * context.
604*4882a593Smuzhiyun *
605*4882a593Smuzhiyun * Note that while the PKRU state lives inside the fpu registers,
606*4882a593Smuzhiyun * it is switched out separately at VMENTER and VMEXIT time. The
607*4882a593Smuzhiyun * "guest_fpu" state here contains the guest FPU context, with the
608*4882a593Smuzhiyun * host PRKU bits.
609*4882a593Smuzhiyun */
610*4882a593Smuzhiyun struct fpu *user_fpu;
611*4882a593Smuzhiyun struct fpu *guest_fpu;
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun u64 xcr0;
614*4882a593Smuzhiyun u64 guest_supported_xcr0;
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun struct kvm_pio_request pio;
617*4882a593Smuzhiyun void *pio_data;
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun u8 event_exit_inst_len;
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun struct kvm_queued_exception {
622*4882a593Smuzhiyun bool pending;
623*4882a593Smuzhiyun bool injected;
624*4882a593Smuzhiyun bool has_error_code;
625*4882a593Smuzhiyun u8 nr;
626*4882a593Smuzhiyun u32 error_code;
627*4882a593Smuzhiyun unsigned long payload;
628*4882a593Smuzhiyun bool has_payload;
629*4882a593Smuzhiyun u8 nested_apf;
630*4882a593Smuzhiyun } exception;
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun struct kvm_queued_interrupt {
633*4882a593Smuzhiyun bool injected;
634*4882a593Smuzhiyun bool soft;
635*4882a593Smuzhiyun u8 nr;
636*4882a593Smuzhiyun } interrupt;
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun int halt_request; /* real mode on Intel only */
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun int cpuid_nent;
641*4882a593Smuzhiyun struct kvm_cpuid_entry2 *cpuid_entries;
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun unsigned long cr3_lm_rsvd_bits;
644*4882a593Smuzhiyun int maxphyaddr;
645*4882a593Smuzhiyun int max_tdp_level;
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun /* emulate context */
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun struct x86_emulate_ctxt *emulate_ctxt;
650*4882a593Smuzhiyun bool emulate_regs_need_sync_to_vcpu;
651*4882a593Smuzhiyun bool emulate_regs_need_sync_from_vcpu;
652*4882a593Smuzhiyun int (*complete_userspace_io)(struct kvm_vcpu *vcpu);
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun gpa_t time;
655*4882a593Smuzhiyun struct pvclock_vcpu_time_info hv_clock;
656*4882a593Smuzhiyun unsigned int hw_tsc_khz;
657*4882a593Smuzhiyun struct gfn_to_hva_cache pv_time;
658*4882a593Smuzhiyun bool pv_time_enabled;
659*4882a593Smuzhiyun /* set guest stopped flag in pvclock flags field */
660*4882a593Smuzhiyun bool pvclock_set_guest_stopped_request;
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun struct {
663*4882a593Smuzhiyun u8 preempted;
664*4882a593Smuzhiyun u64 msr_val;
665*4882a593Smuzhiyun u64 last_steal;
666*4882a593Smuzhiyun struct gfn_to_pfn_cache cache;
667*4882a593Smuzhiyun } st;
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun u64 l1_tsc_offset;
670*4882a593Smuzhiyun u64 tsc_offset;
671*4882a593Smuzhiyun u64 last_guest_tsc;
672*4882a593Smuzhiyun u64 last_host_tsc;
673*4882a593Smuzhiyun u64 tsc_offset_adjustment;
674*4882a593Smuzhiyun u64 this_tsc_nsec;
675*4882a593Smuzhiyun u64 this_tsc_write;
676*4882a593Smuzhiyun u64 this_tsc_generation;
677*4882a593Smuzhiyun bool tsc_catchup;
678*4882a593Smuzhiyun bool tsc_always_catchup;
679*4882a593Smuzhiyun s8 virtual_tsc_shift;
680*4882a593Smuzhiyun u32 virtual_tsc_mult;
681*4882a593Smuzhiyun u32 virtual_tsc_khz;
682*4882a593Smuzhiyun s64 ia32_tsc_adjust_msr;
683*4882a593Smuzhiyun u64 msr_ia32_power_ctl;
684*4882a593Smuzhiyun u64 tsc_scaling_ratio;
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun atomic_t nmi_queued; /* unprocessed asynchronous NMIs */
687*4882a593Smuzhiyun unsigned nmi_pending; /* NMI queued after currently running handler */
688*4882a593Smuzhiyun bool nmi_injected; /* Trying to inject an NMI this entry */
689*4882a593Smuzhiyun bool smi_pending; /* SMI queued after currently running handler */
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun struct kvm_mtrr mtrr_state;
692*4882a593Smuzhiyun u64 pat;
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun unsigned switch_db_regs;
695*4882a593Smuzhiyun unsigned long db[KVM_NR_DB_REGS];
696*4882a593Smuzhiyun unsigned long dr6;
697*4882a593Smuzhiyun unsigned long dr7;
698*4882a593Smuzhiyun unsigned long eff_db[KVM_NR_DB_REGS];
699*4882a593Smuzhiyun unsigned long guest_debug_dr7;
700*4882a593Smuzhiyun u64 msr_platform_info;
701*4882a593Smuzhiyun u64 msr_misc_features_enables;
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun u64 mcg_cap;
704*4882a593Smuzhiyun u64 mcg_status;
705*4882a593Smuzhiyun u64 mcg_ctl;
706*4882a593Smuzhiyun u64 mcg_ext_ctl;
707*4882a593Smuzhiyun u64 *mce_banks;
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun /* Cache MMIO info */
710*4882a593Smuzhiyun u64 mmio_gva;
711*4882a593Smuzhiyun unsigned mmio_access;
712*4882a593Smuzhiyun gfn_t mmio_gfn;
713*4882a593Smuzhiyun u64 mmio_gen;
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun struct kvm_pmu pmu;
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun /* used for guest single stepping over the given code position */
718*4882a593Smuzhiyun unsigned long singlestep_rip;
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun struct kvm_vcpu_hv hyperv;
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun cpumask_var_t wbinvd_dirty_mask;
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun unsigned long last_retry_eip;
725*4882a593Smuzhiyun unsigned long last_retry_addr;
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun struct {
728*4882a593Smuzhiyun bool halted;
729*4882a593Smuzhiyun gfn_t gfns[ASYNC_PF_PER_VCPU];
730*4882a593Smuzhiyun struct gfn_to_hva_cache data;
731*4882a593Smuzhiyun u64 msr_en_val; /* MSR_KVM_ASYNC_PF_EN */
732*4882a593Smuzhiyun u64 msr_int_val; /* MSR_KVM_ASYNC_PF_INT */
733*4882a593Smuzhiyun u16 vec;
734*4882a593Smuzhiyun u32 id;
735*4882a593Smuzhiyun bool send_user_only;
736*4882a593Smuzhiyun u32 host_apf_flags;
737*4882a593Smuzhiyun unsigned long nested_apf_token;
738*4882a593Smuzhiyun bool delivery_as_pf_vmexit;
739*4882a593Smuzhiyun bool pageready_pending;
740*4882a593Smuzhiyun } apf;
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun /* OSVW MSRs (AMD only) */
743*4882a593Smuzhiyun struct {
744*4882a593Smuzhiyun u64 length;
745*4882a593Smuzhiyun u64 status;
746*4882a593Smuzhiyun } osvw;
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun struct {
749*4882a593Smuzhiyun u64 msr_val;
750*4882a593Smuzhiyun struct gfn_to_hva_cache data;
751*4882a593Smuzhiyun } pv_eoi;
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun u64 msr_kvm_poll_control;
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun /*
756*4882a593Smuzhiyun * Indicates the guest is trying to write a gfn that contains one or
757*4882a593Smuzhiyun * more of the PTEs used to translate the write itself, i.e. the access
758*4882a593Smuzhiyun * is changing its own translation in the guest page tables. KVM exits
759*4882a593Smuzhiyun * to userspace if emulation of the faulting instruction fails and this
760*4882a593Smuzhiyun * flag is set, as KVM cannot make forward progress.
761*4882a593Smuzhiyun *
762*4882a593Smuzhiyun * If emulation fails for a write to guest page tables, KVM unprotects
763*4882a593Smuzhiyun * (zaps) the shadow page for the target gfn and resumes the guest to
764*4882a593Smuzhiyun * retry the non-emulatable instruction (on hardware). Unprotecting the
765*4882a593Smuzhiyun * gfn doesn't allow forward progress for a self-changing access because
766*4882a593Smuzhiyun * doing so also zaps the translation for the gfn, i.e. retrying the
767*4882a593Smuzhiyun * instruction will hit a !PRESENT fault, which results in a new shadow
768*4882a593Smuzhiyun * page and sends KVM back to square one.
769*4882a593Smuzhiyun */
770*4882a593Smuzhiyun bool write_fault_to_shadow_pgtable;
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun /* set at EPT violation at this point */
773*4882a593Smuzhiyun unsigned long exit_qualification;
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun /* pv related host specific info */
776*4882a593Smuzhiyun struct {
777*4882a593Smuzhiyun bool pv_unhalted;
778*4882a593Smuzhiyun } pv;
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun int pending_ioapic_eoi;
781*4882a593Smuzhiyun int pending_external_vector;
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun /* be preempted when it's in kernel-mode(cpl=0) */
784*4882a593Smuzhiyun bool preempted_in_kernel;
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun /* Flush the L1 Data cache for L1TF mitigation on VMENTER */
787*4882a593Smuzhiyun bool l1tf_flush_l1d;
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun /* Host CPU on which VM-entry was most recently attempted */
790*4882a593Smuzhiyun unsigned int last_vmentry_cpu;
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun /* AMD MSRC001_0015 Hardware Configuration */
793*4882a593Smuzhiyun u64 msr_hwcr;
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun /* pv related cpuid info */
796*4882a593Smuzhiyun struct {
797*4882a593Smuzhiyun /*
798*4882a593Smuzhiyun * value of the eax register in the KVM_CPUID_FEATURES CPUID
799*4882a593Smuzhiyun * leaf.
800*4882a593Smuzhiyun */
801*4882a593Smuzhiyun u32 features;
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun /*
804*4882a593Smuzhiyun * indicates whether pv emulation should be disabled if features
805*4882a593Smuzhiyun * are not present in the guest's cpuid
806*4882a593Smuzhiyun */
807*4882a593Smuzhiyun bool enforce;
808*4882a593Smuzhiyun } pv_cpuid;
809*4882a593Smuzhiyun };
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun struct kvm_lpage_info {
812*4882a593Smuzhiyun int disallow_lpage;
813*4882a593Smuzhiyun };
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun struct kvm_arch_memory_slot {
816*4882a593Smuzhiyun struct kvm_rmap_head *rmap[KVM_NR_PAGE_SIZES];
817*4882a593Smuzhiyun struct kvm_lpage_info *lpage_info[KVM_NR_PAGE_SIZES - 1];
818*4882a593Smuzhiyun unsigned short *gfn_track[KVM_PAGE_TRACK_MAX];
819*4882a593Smuzhiyun };
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun /*
822*4882a593Smuzhiyun * We use as the mode the number of bits allocated in the LDR for the
823*4882a593Smuzhiyun * logical processor ID. It happens that these are all powers of two.
824*4882a593Smuzhiyun * This makes it is very easy to detect cases where the APICs are
825*4882a593Smuzhiyun * configured for multiple modes; in that case, we cannot use the map and
826*4882a593Smuzhiyun * hence cannot use kvm_irq_delivery_to_apic_fast either.
827*4882a593Smuzhiyun */
828*4882a593Smuzhiyun #define KVM_APIC_MODE_XAPIC_CLUSTER 4
829*4882a593Smuzhiyun #define KVM_APIC_MODE_XAPIC_FLAT 8
830*4882a593Smuzhiyun #define KVM_APIC_MODE_X2APIC 16
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun struct kvm_apic_map {
833*4882a593Smuzhiyun struct rcu_head rcu;
834*4882a593Smuzhiyun u8 mode;
835*4882a593Smuzhiyun u32 max_apic_id;
836*4882a593Smuzhiyun union {
837*4882a593Smuzhiyun struct kvm_lapic *xapic_flat_map[8];
838*4882a593Smuzhiyun struct kvm_lapic *xapic_cluster_map[16][4];
839*4882a593Smuzhiyun };
840*4882a593Smuzhiyun struct kvm_lapic *phys_map[];
841*4882a593Smuzhiyun };
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun /* Hyper-V synthetic debugger (SynDbg)*/
844*4882a593Smuzhiyun struct kvm_hv_syndbg {
845*4882a593Smuzhiyun struct {
846*4882a593Smuzhiyun u64 control;
847*4882a593Smuzhiyun u64 status;
848*4882a593Smuzhiyun u64 send_page;
849*4882a593Smuzhiyun u64 recv_page;
850*4882a593Smuzhiyun u64 pending_page;
851*4882a593Smuzhiyun } control;
852*4882a593Smuzhiyun u64 options;
853*4882a593Smuzhiyun };
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun /* Hyper-V emulation context */
856*4882a593Smuzhiyun struct kvm_hv {
857*4882a593Smuzhiyun struct mutex hv_lock;
858*4882a593Smuzhiyun u64 hv_guest_os_id;
859*4882a593Smuzhiyun u64 hv_hypercall;
860*4882a593Smuzhiyun u64 hv_tsc_page;
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun /* Hyper-v based guest crash (NT kernel bugcheck) parameters */
863*4882a593Smuzhiyun u64 hv_crash_param[HV_X64_MSR_CRASH_PARAMS];
864*4882a593Smuzhiyun u64 hv_crash_ctl;
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun struct ms_hyperv_tsc_page tsc_ref;
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun struct idr conn_to_evt;
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun u64 hv_reenlightenment_control;
871*4882a593Smuzhiyun u64 hv_tsc_emulation_control;
872*4882a593Smuzhiyun u64 hv_tsc_emulation_status;
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun /* How many vCPUs have VP index != vCPU index */
875*4882a593Smuzhiyun atomic_t num_mismatched_vp_indexes;
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun struct hv_partition_assist_pg *hv_pa_pg;
878*4882a593Smuzhiyun struct kvm_hv_syndbg hv_syndbg;
879*4882a593Smuzhiyun };
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun struct msr_bitmap_range {
882*4882a593Smuzhiyun u32 flags;
883*4882a593Smuzhiyun u32 nmsrs;
884*4882a593Smuzhiyun u32 base;
885*4882a593Smuzhiyun unsigned long *bitmap;
886*4882a593Smuzhiyun };
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun enum kvm_irqchip_mode {
889*4882a593Smuzhiyun KVM_IRQCHIP_NONE,
890*4882a593Smuzhiyun KVM_IRQCHIP_KERNEL, /* created with KVM_CREATE_IRQCHIP */
891*4882a593Smuzhiyun KVM_IRQCHIP_SPLIT, /* created with KVM_CAP_SPLIT_IRQCHIP */
892*4882a593Smuzhiyun };
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun struct kvm_x86_msr_filter {
895*4882a593Smuzhiyun u8 count;
896*4882a593Smuzhiyun bool default_allow:1;
897*4882a593Smuzhiyun struct msr_bitmap_range ranges[16];
898*4882a593Smuzhiyun };
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun #define APICV_INHIBIT_REASON_DISABLE 0
901*4882a593Smuzhiyun #define APICV_INHIBIT_REASON_HYPERV 1
902*4882a593Smuzhiyun #define APICV_INHIBIT_REASON_NESTED 2
903*4882a593Smuzhiyun #define APICV_INHIBIT_REASON_IRQWIN 3
904*4882a593Smuzhiyun #define APICV_INHIBIT_REASON_PIT_REINJ 4
905*4882a593Smuzhiyun #define APICV_INHIBIT_REASON_X2APIC 5
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun struct kvm_arch {
908*4882a593Smuzhiyun unsigned long n_used_mmu_pages;
909*4882a593Smuzhiyun unsigned long n_requested_mmu_pages;
910*4882a593Smuzhiyun unsigned long n_max_mmu_pages;
911*4882a593Smuzhiyun unsigned int indirect_shadow_pages;
912*4882a593Smuzhiyun u8 mmu_valid_gen;
913*4882a593Smuzhiyun struct hlist_head mmu_page_hash[KVM_NUM_MMU_PAGES];
914*4882a593Smuzhiyun /*
915*4882a593Smuzhiyun * Hash table of struct kvm_mmu_page.
916*4882a593Smuzhiyun */
917*4882a593Smuzhiyun struct list_head active_mmu_pages;
918*4882a593Smuzhiyun struct list_head zapped_obsolete_pages;
919*4882a593Smuzhiyun struct list_head lpage_disallowed_mmu_pages;
920*4882a593Smuzhiyun struct kvm_page_track_notifier_node mmu_sp_tracker;
921*4882a593Smuzhiyun struct kvm_page_track_notifier_head track_notifier_head;
922*4882a593Smuzhiyun
923*4882a593Smuzhiyun struct list_head assigned_dev_head;
924*4882a593Smuzhiyun struct iommu_domain *iommu_domain;
925*4882a593Smuzhiyun bool iommu_noncoherent;
926*4882a593Smuzhiyun #define __KVM_HAVE_ARCH_NONCOHERENT_DMA
927*4882a593Smuzhiyun atomic_t noncoherent_dma_count;
928*4882a593Smuzhiyun #define __KVM_HAVE_ARCH_ASSIGNED_DEVICE
929*4882a593Smuzhiyun atomic_t assigned_device_count;
930*4882a593Smuzhiyun struct kvm_pic *vpic;
931*4882a593Smuzhiyun struct kvm_ioapic *vioapic;
932*4882a593Smuzhiyun struct kvm_pit *vpit;
933*4882a593Smuzhiyun atomic_t vapics_in_nmi_mode;
934*4882a593Smuzhiyun struct mutex apic_map_lock;
935*4882a593Smuzhiyun struct kvm_apic_map *apic_map;
936*4882a593Smuzhiyun atomic_t apic_map_dirty;
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun bool apic_access_page_done;
939*4882a593Smuzhiyun unsigned long apicv_inhibit_reasons;
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun gpa_t wall_clock;
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun bool mwait_in_guest;
944*4882a593Smuzhiyun bool hlt_in_guest;
945*4882a593Smuzhiyun bool pause_in_guest;
946*4882a593Smuzhiyun bool cstate_in_guest;
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun unsigned long irq_sources_bitmap;
949*4882a593Smuzhiyun s64 kvmclock_offset;
950*4882a593Smuzhiyun raw_spinlock_t tsc_write_lock;
951*4882a593Smuzhiyun u64 last_tsc_nsec;
952*4882a593Smuzhiyun u64 last_tsc_write;
953*4882a593Smuzhiyun u32 last_tsc_khz;
954*4882a593Smuzhiyun u64 cur_tsc_nsec;
955*4882a593Smuzhiyun u64 cur_tsc_write;
956*4882a593Smuzhiyun u64 cur_tsc_offset;
957*4882a593Smuzhiyun u64 cur_tsc_generation;
958*4882a593Smuzhiyun int nr_vcpus_matched_tsc;
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun spinlock_t pvclock_gtod_sync_lock;
961*4882a593Smuzhiyun bool use_master_clock;
962*4882a593Smuzhiyun u64 master_kernel_ns;
963*4882a593Smuzhiyun u64 master_cycle_now;
964*4882a593Smuzhiyun struct delayed_work kvmclock_update_work;
965*4882a593Smuzhiyun struct delayed_work kvmclock_sync_work;
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun struct kvm_xen_hvm_config xen_hvm_config;
968*4882a593Smuzhiyun
969*4882a593Smuzhiyun /* reads protected by irq_srcu, writes by irq_lock */
970*4882a593Smuzhiyun struct hlist_head mask_notifier_list;
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun struct kvm_hv hyperv;
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun #ifdef CONFIG_KVM_MMU_AUDIT
975*4882a593Smuzhiyun int audit_point;
976*4882a593Smuzhiyun #endif
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun bool backwards_tsc_observed;
979*4882a593Smuzhiyun bool boot_vcpu_runs_old_kvmclock;
980*4882a593Smuzhiyun u32 bsp_vcpu_id;
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun u64 disabled_quirks;
983*4882a593Smuzhiyun
984*4882a593Smuzhiyun enum kvm_irqchip_mode irqchip_mode;
985*4882a593Smuzhiyun u8 nr_reserved_ioapic_pins;
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun bool disabled_lapic_found;
988*4882a593Smuzhiyun
989*4882a593Smuzhiyun bool x2apic_format;
990*4882a593Smuzhiyun bool x2apic_broadcast_quirk_disabled;
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun bool guest_can_read_msr_platform_info;
993*4882a593Smuzhiyun bool exception_payload_enabled;
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun bool bus_lock_detection_enabled;
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun /* Deflect RDMSR and WRMSR to user space when they trigger a #GP */
998*4882a593Smuzhiyun u32 user_space_msr_mask;
999*4882a593Smuzhiyun
1000*4882a593Smuzhiyun struct kvm_x86_msr_filter __rcu *msr_filter;
1001*4882a593Smuzhiyun
1002*4882a593Smuzhiyun struct kvm_pmu_event_filter *pmu_event_filter;
1003*4882a593Smuzhiyun struct task_struct *nx_lpage_recovery_thread;
1004*4882a593Smuzhiyun
1005*4882a593Smuzhiyun /*
1006*4882a593Smuzhiyun * Whether the TDP MMU is enabled for this VM. This contains a
1007*4882a593Smuzhiyun * snapshot of the TDP MMU module parameter from when the VM was
1008*4882a593Smuzhiyun * created and remains unchanged for the life of the VM. If this is
1009*4882a593Smuzhiyun * true, TDP MMU handler functions will run for various MMU
1010*4882a593Smuzhiyun * operations.
1011*4882a593Smuzhiyun */
1012*4882a593Smuzhiyun bool tdp_mmu_enabled;
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun /* List of struct tdp_mmu_pages being used as roots */
1015*4882a593Smuzhiyun struct list_head tdp_mmu_roots;
1016*4882a593Smuzhiyun /* List of struct tdp_mmu_pages not being used as roots */
1017*4882a593Smuzhiyun struct list_head tdp_mmu_pages;
1018*4882a593Smuzhiyun };
1019*4882a593Smuzhiyun
1020*4882a593Smuzhiyun struct kvm_vm_stat {
1021*4882a593Smuzhiyun ulong mmu_shadow_zapped;
1022*4882a593Smuzhiyun ulong mmu_pte_write;
1023*4882a593Smuzhiyun ulong mmu_pde_zapped;
1024*4882a593Smuzhiyun ulong mmu_flooded;
1025*4882a593Smuzhiyun ulong mmu_recycled;
1026*4882a593Smuzhiyun ulong mmu_cache_miss;
1027*4882a593Smuzhiyun ulong mmu_unsync;
1028*4882a593Smuzhiyun ulong remote_tlb_flush;
1029*4882a593Smuzhiyun ulong lpages;
1030*4882a593Smuzhiyun ulong nx_lpage_splits;
1031*4882a593Smuzhiyun ulong max_mmu_page_hash_collisions;
1032*4882a593Smuzhiyun };
1033*4882a593Smuzhiyun
1034*4882a593Smuzhiyun struct kvm_vcpu_stat {
1035*4882a593Smuzhiyun u64 pf_fixed;
1036*4882a593Smuzhiyun u64 pf_guest;
1037*4882a593Smuzhiyun u64 tlb_flush;
1038*4882a593Smuzhiyun u64 invlpg;
1039*4882a593Smuzhiyun
1040*4882a593Smuzhiyun u64 exits;
1041*4882a593Smuzhiyun u64 io_exits;
1042*4882a593Smuzhiyun u64 mmio_exits;
1043*4882a593Smuzhiyun u64 signal_exits;
1044*4882a593Smuzhiyun u64 irq_window_exits;
1045*4882a593Smuzhiyun u64 nmi_window_exits;
1046*4882a593Smuzhiyun u64 l1d_flush;
1047*4882a593Smuzhiyun u64 halt_exits;
1048*4882a593Smuzhiyun u64 halt_successful_poll;
1049*4882a593Smuzhiyun u64 halt_attempted_poll;
1050*4882a593Smuzhiyun u64 halt_poll_invalid;
1051*4882a593Smuzhiyun u64 halt_wakeup;
1052*4882a593Smuzhiyun u64 request_irq_exits;
1053*4882a593Smuzhiyun u64 irq_exits;
1054*4882a593Smuzhiyun u64 host_state_reload;
1055*4882a593Smuzhiyun u64 fpu_reload;
1056*4882a593Smuzhiyun u64 insn_emulation;
1057*4882a593Smuzhiyun u64 insn_emulation_fail;
1058*4882a593Smuzhiyun u64 hypercalls;
1059*4882a593Smuzhiyun u64 irq_injections;
1060*4882a593Smuzhiyun u64 nmi_injections;
1061*4882a593Smuzhiyun u64 req_event;
1062*4882a593Smuzhiyun u64 halt_poll_success_ns;
1063*4882a593Smuzhiyun u64 halt_poll_fail_ns;
1064*4882a593Smuzhiyun };
1065*4882a593Smuzhiyun
1066*4882a593Smuzhiyun struct x86_instruction_info;
1067*4882a593Smuzhiyun
1068*4882a593Smuzhiyun struct msr_data {
1069*4882a593Smuzhiyun bool host_initiated;
1070*4882a593Smuzhiyun u32 index;
1071*4882a593Smuzhiyun u64 data;
1072*4882a593Smuzhiyun };
1073*4882a593Smuzhiyun
1074*4882a593Smuzhiyun struct kvm_lapic_irq {
1075*4882a593Smuzhiyun u32 vector;
1076*4882a593Smuzhiyun u16 delivery_mode;
1077*4882a593Smuzhiyun u16 dest_mode;
1078*4882a593Smuzhiyun bool level;
1079*4882a593Smuzhiyun u16 trig_mode;
1080*4882a593Smuzhiyun u32 shorthand;
1081*4882a593Smuzhiyun u32 dest_id;
1082*4882a593Smuzhiyun bool msi_redir_hint;
1083*4882a593Smuzhiyun };
1084*4882a593Smuzhiyun
kvm_lapic_irq_dest_mode(bool dest_mode_logical)1085*4882a593Smuzhiyun static inline u16 kvm_lapic_irq_dest_mode(bool dest_mode_logical)
1086*4882a593Smuzhiyun {
1087*4882a593Smuzhiyun return dest_mode_logical ? APIC_DEST_LOGICAL : APIC_DEST_PHYSICAL;
1088*4882a593Smuzhiyun }
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun struct kvm_x86_ops {
1091*4882a593Smuzhiyun int (*hardware_enable)(void);
1092*4882a593Smuzhiyun void (*hardware_disable)(void);
1093*4882a593Smuzhiyun void (*hardware_unsetup)(void);
1094*4882a593Smuzhiyun bool (*cpu_has_accelerated_tpr)(void);
1095*4882a593Smuzhiyun bool (*has_emulated_msr)(u32 index);
1096*4882a593Smuzhiyun void (*vcpu_after_set_cpuid)(struct kvm_vcpu *vcpu);
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun unsigned int vm_size;
1099*4882a593Smuzhiyun int (*vm_init)(struct kvm *kvm);
1100*4882a593Smuzhiyun void (*vm_destroy)(struct kvm *kvm);
1101*4882a593Smuzhiyun
1102*4882a593Smuzhiyun /* Create, but do not attach this VCPU */
1103*4882a593Smuzhiyun int (*vcpu_create)(struct kvm_vcpu *vcpu);
1104*4882a593Smuzhiyun void (*vcpu_free)(struct kvm_vcpu *vcpu);
1105*4882a593Smuzhiyun void (*vcpu_reset)(struct kvm_vcpu *vcpu, bool init_event);
1106*4882a593Smuzhiyun
1107*4882a593Smuzhiyun void (*prepare_guest_switch)(struct kvm_vcpu *vcpu);
1108*4882a593Smuzhiyun void (*vcpu_load)(struct kvm_vcpu *vcpu, int cpu);
1109*4882a593Smuzhiyun void (*vcpu_put)(struct kvm_vcpu *vcpu);
1110*4882a593Smuzhiyun
1111*4882a593Smuzhiyun void (*update_exception_bitmap)(struct kvm_vcpu *vcpu);
1112*4882a593Smuzhiyun int (*get_msr)(struct kvm_vcpu *vcpu, struct msr_data *msr);
1113*4882a593Smuzhiyun int (*set_msr)(struct kvm_vcpu *vcpu, struct msr_data *msr);
1114*4882a593Smuzhiyun u64 (*get_segment_base)(struct kvm_vcpu *vcpu, int seg);
1115*4882a593Smuzhiyun void (*get_segment)(struct kvm_vcpu *vcpu,
1116*4882a593Smuzhiyun struct kvm_segment *var, int seg);
1117*4882a593Smuzhiyun int (*get_cpl)(struct kvm_vcpu *vcpu);
1118*4882a593Smuzhiyun void (*set_segment)(struct kvm_vcpu *vcpu,
1119*4882a593Smuzhiyun struct kvm_segment *var, int seg);
1120*4882a593Smuzhiyun void (*get_cs_db_l_bits)(struct kvm_vcpu *vcpu, int *db, int *l);
1121*4882a593Smuzhiyun void (*set_cr0)(struct kvm_vcpu *vcpu, unsigned long cr0);
1122*4882a593Smuzhiyun bool (*is_valid_cr4)(struct kvm_vcpu *vcpu, unsigned long cr0);
1123*4882a593Smuzhiyun void (*set_cr4)(struct kvm_vcpu *vcpu, unsigned long cr4);
1124*4882a593Smuzhiyun int (*set_efer)(struct kvm_vcpu *vcpu, u64 efer);
1125*4882a593Smuzhiyun void (*get_idt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
1126*4882a593Smuzhiyun void (*set_idt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
1127*4882a593Smuzhiyun void (*get_gdt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
1128*4882a593Smuzhiyun void (*set_gdt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
1129*4882a593Smuzhiyun void (*sync_dirty_debug_regs)(struct kvm_vcpu *vcpu);
1130*4882a593Smuzhiyun void (*set_dr7)(struct kvm_vcpu *vcpu, unsigned long value);
1131*4882a593Smuzhiyun void (*cache_reg)(struct kvm_vcpu *vcpu, enum kvm_reg reg);
1132*4882a593Smuzhiyun unsigned long (*get_rflags)(struct kvm_vcpu *vcpu);
1133*4882a593Smuzhiyun void (*set_rflags)(struct kvm_vcpu *vcpu, unsigned long rflags);
1134*4882a593Smuzhiyun
1135*4882a593Smuzhiyun void (*tlb_flush_all)(struct kvm_vcpu *vcpu);
1136*4882a593Smuzhiyun void (*tlb_flush_current)(struct kvm_vcpu *vcpu);
1137*4882a593Smuzhiyun int (*tlb_remote_flush)(struct kvm *kvm);
1138*4882a593Smuzhiyun int (*tlb_remote_flush_with_range)(struct kvm *kvm,
1139*4882a593Smuzhiyun struct kvm_tlb_range *range);
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun /*
1142*4882a593Smuzhiyun * Flush any TLB entries associated with the given GVA.
1143*4882a593Smuzhiyun * Does not need to flush GPA->HPA mappings.
1144*4882a593Smuzhiyun * Can potentially get non-canonical addresses through INVLPGs, which
1145*4882a593Smuzhiyun * the implementation may choose to ignore if appropriate.
1146*4882a593Smuzhiyun */
1147*4882a593Smuzhiyun void (*tlb_flush_gva)(struct kvm_vcpu *vcpu, gva_t addr);
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun /*
1150*4882a593Smuzhiyun * Flush any TLB entries created by the guest. Like tlb_flush_gva(),
1151*4882a593Smuzhiyun * does not need to flush GPA->HPA mappings.
1152*4882a593Smuzhiyun */
1153*4882a593Smuzhiyun void (*tlb_flush_guest)(struct kvm_vcpu *vcpu);
1154*4882a593Smuzhiyun
1155*4882a593Smuzhiyun enum exit_fastpath_completion (*run)(struct kvm_vcpu *vcpu);
1156*4882a593Smuzhiyun int (*handle_exit)(struct kvm_vcpu *vcpu,
1157*4882a593Smuzhiyun enum exit_fastpath_completion exit_fastpath);
1158*4882a593Smuzhiyun int (*skip_emulated_instruction)(struct kvm_vcpu *vcpu);
1159*4882a593Smuzhiyun void (*update_emulated_instruction)(struct kvm_vcpu *vcpu);
1160*4882a593Smuzhiyun void (*set_interrupt_shadow)(struct kvm_vcpu *vcpu, int mask);
1161*4882a593Smuzhiyun u32 (*get_interrupt_shadow)(struct kvm_vcpu *vcpu);
1162*4882a593Smuzhiyun void (*patch_hypercall)(struct kvm_vcpu *vcpu,
1163*4882a593Smuzhiyun unsigned char *hypercall_addr);
1164*4882a593Smuzhiyun void (*set_irq)(struct kvm_vcpu *vcpu);
1165*4882a593Smuzhiyun void (*set_nmi)(struct kvm_vcpu *vcpu);
1166*4882a593Smuzhiyun void (*queue_exception)(struct kvm_vcpu *vcpu);
1167*4882a593Smuzhiyun void (*cancel_injection)(struct kvm_vcpu *vcpu);
1168*4882a593Smuzhiyun int (*interrupt_allowed)(struct kvm_vcpu *vcpu, bool for_injection);
1169*4882a593Smuzhiyun int (*nmi_allowed)(struct kvm_vcpu *vcpu, bool for_injection);
1170*4882a593Smuzhiyun bool (*get_nmi_mask)(struct kvm_vcpu *vcpu);
1171*4882a593Smuzhiyun void (*set_nmi_mask)(struct kvm_vcpu *vcpu, bool masked);
1172*4882a593Smuzhiyun void (*enable_nmi_window)(struct kvm_vcpu *vcpu);
1173*4882a593Smuzhiyun void (*enable_irq_window)(struct kvm_vcpu *vcpu);
1174*4882a593Smuzhiyun void (*update_cr8_intercept)(struct kvm_vcpu *vcpu, int tpr, int irr);
1175*4882a593Smuzhiyun bool (*check_apicv_inhibit_reasons)(ulong bit);
1176*4882a593Smuzhiyun void (*pre_update_apicv_exec_ctrl)(struct kvm *kvm, bool activate);
1177*4882a593Smuzhiyun void (*refresh_apicv_exec_ctrl)(struct kvm_vcpu *vcpu);
1178*4882a593Smuzhiyun void (*hwapic_irr_update)(struct kvm_vcpu *vcpu, int max_irr);
1179*4882a593Smuzhiyun void (*hwapic_isr_update)(struct kvm_vcpu *vcpu, int isr);
1180*4882a593Smuzhiyun bool (*guest_apic_has_interrupt)(struct kvm_vcpu *vcpu);
1181*4882a593Smuzhiyun void (*load_eoi_exitmap)(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap);
1182*4882a593Smuzhiyun void (*set_virtual_apic_mode)(struct kvm_vcpu *vcpu);
1183*4882a593Smuzhiyun void (*set_apic_access_page_addr)(struct kvm_vcpu *vcpu);
1184*4882a593Smuzhiyun int (*deliver_posted_interrupt)(struct kvm_vcpu *vcpu, int vector);
1185*4882a593Smuzhiyun int (*sync_pir_to_irr)(struct kvm_vcpu *vcpu);
1186*4882a593Smuzhiyun int (*set_tss_addr)(struct kvm *kvm, unsigned int addr);
1187*4882a593Smuzhiyun int (*set_identity_map_addr)(struct kvm *kvm, u64 ident_addr);
1188*4882a593Smuzhiyun u64 (*get_mt_mask)(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio);
1189*4882a593Smuzhiyun
1190*4882a593Smuzhiyun void (*load_mmu_pgd)(struct kvm_vcpu *vcpu, unsigned long pgd,
1191*4882a593Smuzhiyun int pgd_level);
1192*4882a593Smuzhiyun
1193*4882a593Smuzhiyun bool (*has_wbinvd_exit)(void);
1194*4882a593Smuzhiyun
1195*4882a593Smuzhiyun /* Returns actual tsc_offset set in active VMCS */
1196*4882a593Smuzhiyun u64 (*write_l1_tsc_offset)(struct kvm_vcpu *vcpu, u64 offset);
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun /*
1199*4882a593Smuzhiyun * Retrieve somewhat arbitrary exit information. Intended to be used
1200*4882a593Smuzhiyun * only from within tracepoints to avoid VMREADs when tracing is off.
1201*4882a593Smuzhiyun */
1202*4882a593Smuzhiyun void (*get_exit_info)(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2,
1203*4882a593Smuzhiyun u32 *exit_int_info, u32 *exit_int_info_err_code);
1204*4882a593Smuzhiyun
1205*4882a593Smuzhiyun int (*check_intercept)(struct kvm_vcpu *vcpu,
1206*4882a593Smuzhiyun struct x86_instruction_info *info,
1207*4882a593Smuzhiyun enum x86_intercept_stage stage,
1208*4882a593Smuzhiyun struct x86_exception *exception);
1209*4882a593Smuzhiyun void (*handle_exit_irqoff)(struct kvm_vcpu *vcpu);
1210*4882a593Smuzhiyun
1211*4882a593Smuzhiyun void (*request_immediate_exit)(struct kvm_vcpu *vcpu);
1212*4882a593Smuzhiyun
1213*4882a593Smuzhiyun void (*sched_in)(struct kvm_vcpu *kvm, int cpu);
1214*4882a593Smuzhiyun
1215*4882a593Smuzhiyun /*
1216*4882a593Smuzhiyun * Arch-specific dirty logging hooks. These hooks are only supposed to
1217*4882a593Smuzhiyun * be valid if the specific arch has hardware-accelerated dirty logging
1218*4882a593Smuzhiyun * mechanism. Currently only for PML on VMX.
1219*4882a593Smuzhiyun *
1220*4882a593Smuzhiyun * - slot_enable_log_dirty:
1221*4882a593Smuzhiyun * called when enabling log dirty mode for the slot.
1222*4882a593Smuzhiyun * - slot_disable_log_dirty:
1223*4882a593Smuzhiyun * called when disabling log dirty mode for the slot.
1224*4882a593Smuzhiyun * also called when slot is created with log dirty disabled.
1225*4882a593Smuzhiyun * - flush_log_dirty:
1226*4882a593Smuzhiyun * called before reporting dirty_bitmap to userspace.
1227*4882a593Smuzhiyun * - enable_log_dirty_pt_masked:
1228*4882a593Smuzhiyun * called when reenabling log dirty for the GFNs in the mask after
1229*4882a593Smuzhiyun * corresponding bits are cleared in slot->dirty_bitmap.
1230*4882a593Smuzhiyun */
1231*4882a593Smuzhiyun void (*slot_enable_log_dirty)(struct kvm *kvm,
1232*4882a593Smuzhiyun struct kvm_memory_slot *slot);
1233*4882a593Smuzhiyun void (*slot_disable_log_dirty)(struct kvm *kvm,
1234*4882a593Smuzhiyun struct kvm_memory_slot *slot);
1235*4882a593Smuzhiyun void (*flush_log_dirty)(struct kvm *kvm);
1236*4882a593Smuzhiyun void (*enable_log_dirty_pt_masked)(struct kvm *kvm,
1237*4882a593Smuzhiyun struct kvm_memory_slot *slot,
1238*4882a593Smuzhiyun gfn_t offset, unsigned long mask);
1239*4882a593Smuzhiyun
1240*4882a593Smuzhiyun /* pmu operations of sub-arch */
1241*4882a593Smuzhiyun const struct kvm_pmu_ops *pmu_ops;
1242*4882a593Smuzhiyun const struct kvm_x86_nested_ops *nested_ops;
1243*4882a593Smuzhiyun
1244*4882a593Smuzhiyun /*
1245*4882a593Smuzhiyun * Architecture specific hooks for vCPU blocking due to
1246*4882a593Smuzhiyun * HLT instruction.
1247*4882a593Smuzhiyun * Returns for .pre_block():
1248*4882a593Smuzhiyun * - 0 means continue to block the vCPU.
1249*4882a593Smuzhiyun * - 1 means we cannot block the vCPU since some event
1250*4882a593Smuzhiyun * happens during this period, such as, 'ON' bit in
1251*4882a593Smuzhiyun * posted-interrupts descriptor is set.
1252*4882a593Smuzhiyun */
1253*4882a593Smuzhiyun int (*pre_block)(struct kvm_vcpu *vcpu);
1254*4882a593Smuzhiyun void (*post_block)(struct kvm_vcpu *vcpu);
1255*4882a593Smuzhiyun
1256*4882a593Smuzhiyun void (*vcpu_blocking)(struct kvm_vcpu *vcpu);
1257*4882a593Smuzhiyun void (*vcpu_unblocking)(struct kvm_vcpu *vcpu);
1258*4882a593Smuzhiyun
1259*4882a593Smuzhiyun int (*update_pi_irte)(struct kvm *kvm, unsigned int host_irq,
1260*4882a593Smuzhiyun uint32_t guest_irq, bool set);
1261*4882a593Smuzhiyun void (*apicv_post_state_restore)(struct kvm_vcpu *vcpu);
1262*4882a593Smuzhiyun bool (*dy_apicv_has_pending_interrupt)(struct kvm_vcpu *vcpu);
1263*4882a593Smuzhiyun
1264*4882a593Smuzhiyun int (*set_hv_timer)(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc,
1265*4882a593Smuzhiyun bool *expired);
1266*4882a593Smuzhiyun void (*cancel_hv_timer)(struct kvm_vcpu *vcpu);
1267*4882a593Smuzhiyun
1268*4882a593Smuzhiyun void (*setup_mce)(struct kvm_vcpu *vcpu);
1269*4882a593Smuzhiyun
1270*4882a593Smuzhiyun int (*smi_allowed)(struct kvm_vcpu *vcpu, bool for_injection);
1271*4882a593Smuzhiyun int (*pre_enter_smm)(struct kvm_vcpu *vcpu, char *smstate);
1272*4882a593Smuzhiyun int (*pre_leave_smm)(struct kvm_vcpu *vcpu, const char *smstate);
1273*4882a593Smuzhiyun void (*enable_smi_window)(struct kvm_vcpu *vcpu);
1274*4882a593Smuzhiyun
1275*4882a593Smuzhiyun int (*mem_enc_op)(struct kvm *kvm, void __user *argp);
1276*4882a593Smuzhiyun int (*mem_enc_reg_region)(struct kvm *kvm, struct kvm_enc_region *argp);
1277*4882a593Smuzhiyun int (*mem_enc_unreg_region)(struct kvm *kvm, struct kvm_enc_region *argp);
1278*4882a593Smuzhiyun void (*guest_memory_reclaimed)(struct kvm *kvm);
1279*4882a593Smuzhiyun
1280*4882a593Smuzhiyun int (*get_msr_feature)(struct kvm_msr_entry *entry);
1281*4882a593Smuzhiyun
1282*4882a593Smuzhiyun bool (*can_emulate_instruction)(struct kvm_vcpu *vcpu, void *insn, int insn_len);
1283*4882a593Smuzhiyun
1284*4882a593Smuzhiyun bool (*apic_init_signal_blocked)(struct kvm_vcpu *vcpu);
1285*4882a593Smuzhiyun int (*enable_direct_tlbflush)(struct kvm_vcpu *vcpu);
1286*4882a593Smuzhiyun
1287*4882a593Smuzhiyun void (*migrate_timers)(struct kvm_vcpu *vcpu);
1288*4882a593Smuzhiyun void (*msr_filter_changed)(struct kvm_vcpu *vcpu);
1289*4882a593Smuzhiyun };
1290*4882a593Smuzhiyun
1291*4882a593Smuzhiyun struct kvm_x86_nested_ops {
1292*4882a593Smuzhiyun void (*leave_nested)(struct kvm_vcpu *vcpu);
1293*4882a593Smuzhiyun int (*check_events)(struct kvm_vcpu *vcpu);
1294*4882a593Smuzhiyun bool (*hv_timer_pending)(struct kvm_vcpu *vcpu);
1295*4882a593Smuzhiyun int (*get_state)(struct kvm_vcpu *vcpu,
1296*4882a593Smuzhiyun struct kvm_nested_state __user *user_kvm_nested_state,
1297*4882a593Smuzhiyun unsigned user_data_size);
1298*4882a593Smuzhiyun int (*set_state)(struct kvm_vcpu *vcpu,
1299*4882a593Smuzhiyun struct kvm_nested_state __user *user_kvm_nested_state,
1300*4882a593Smuzhiyun struct kvm_nested_state *kvm_state);
1301*4882a593Smuzhiyun bool (*get_nested_state_pages)(struct kvm_vcpu *vcpu);
1302*4882a593Smuzhiyun int (*write_log_dirty)(struct kvm_vcpu *vcpu, gpa_t l2_gpa);
1303*4882a593Smuzhiyun
1304*4882a593Smuzhiyun int (*enable_evmcs)(struct kvm_vcpu *vcpu,
1305*4882a593Smuzhiyun uint16_t *vmcs_version);
1306*4882a593Smuzhiyun uint16_t (*get_evmcs_version)(struct kvm_vcpu *vcpu);
1307*4882a593Smuzhiyun };
1308*4882a593Smuzhiyun
1309*4882a593Smuzhiyun struct kvm_x86_init_ops {
1310*4882a593Smuzhiyun int (*cpu_has_kvm_support)(void);
1311*4882a593Smuzhiyun int (*disabled_by_bios)(void);
1312*4882a593Smuzhiyun int (*check_processor_compatibility)(void);
1313*4882a593Smuzhiyun int (*hardware_setup)(void);
1314*4882a593Smuzhiyun bool (*intel_pt_intr_in_guest)(void);
1315*4882a593Smuzhiyun
1316*4882a593Smuzhiyun struct kvm_x86_ops *runtime_ops;
1317*4882a593Smuzhiyun };
1318*4882a593Smuzhiyun
1319*4882a593Smuzhiyun struct kvm_arch_async_pf {
1320*4882a593Smuzhiyun u32 token;
1321*4882a593Smuzhiyun gfn_t gfn;
1322*4882a593Smuzhiyun unsigned long cr3;
1323*4882a593Smuzhiyun bool direct_map;
1324*4882a593Smuzhiyun };
1325*4882a593Smuzhiyun
1326*4882a593Smuzhiyun extern u64 __read_mostly host_efer;
1327*4882a593Smuzhiyun extern bool __read_mostly allow_smaller_maxphyaddr;
1328*4882a593Smuzhiyun extern struct kvm_x86_ops kvm_x86_ops;
1329*4882a593Smuzhiyun
1330*4882a593Smuzhiyun #define __KVM_HAVE_ARCH_VM_ALLOC
kvm_arch_alloc_vm(void)1331*4882a593Smuzhiyun static inline struct kvm *kvm_arch_alloc_vm(void)
1332*4882a593Smuzhiyun {
1333*4882a593Smuzhiyun return __vmalloc(kvm_x86_ops.vm_size, GFP_KERNEL_ACCOUNT | __GFP_ZERO);
1334*4882a593Smuzhiyun }
1335*4882a593Smuzhiyun void kvm_arch_free_vm(struct kvm *kvm);
1336*4882a593Smuzhiyun
1337*4882a593Smuzhiyun #define __KVM_HAVE_ARCH_FLUSH_REMOTE_TLB
kvm_arch_flush_remote_tlb(struct kvm * kvm)1338*4882a593Smuzhiyun static inline int kvm_arch_flush_remote_tlb(struct kvm *kvm)
1339*4882a593Smuzhiyun {
1340*4882a593Smuzhiyun if (kvm_x86_ops.tlb_remote_flush &&
1341*4882a593Smuzhiyun !kvm_x86_ops.tlb_remote_flush(kvm))
1342*4882a593Smuzhiyun return 0;
1343*4882a593Smuzhiyun else
1344*4882a593Smuzhiyun return -ENOTSUPP;
1345*4882a593Smuzhiyun }
1346*4882a593Smuzhiyun
1347*4882a593Smuzhiyun void __init kvm_mmu_x86_module_init(void);
1348*4882a593Smuzhiyun int kvm_mmu_vendor_module_init(void);
1349*4882a593Smuzhiyun void kvm_mmu_vendor_module_exit(void);
1350*4882a593Smuzhiyun
1351*4882a593Smuzhiyun void kvm_mmu_destroy(struct kvm_vcpu *vcpu);
1352*4882a593Smuzhiyun int kvm_mmu_create(struct kvm_vcpu *vcpu);
1353*4882a593Smuzhiyun void kvm_mmu_init_vm(struct kvm *kvm);
1354*4882a593Smuzhiyun void kvm_mmu_uninit_vm(struct kvm *kvm);
1355*4882a593Smuzhiyun void kvm_mmu_set_mask_ptes(u64 user_mask, u64 accessed_mask,
1356*4882a593Smuzhiyun u64 dirty_mask, u64 nx_mask, u64 x_mask, u64 p_mask,
1357*4882a593Smuzhiyun u64 acc_track_mask, u64 me_mask);
1358*4882a593Smuzhiyun
1359*4882a593Smuzhiyun void kvm_mmu_reset_context(struct kvm_vcpu *vcpu);
1360*4882a593Smuzhiyun void kvm_mmu_slot_remove_write_access(struct kvm *kvm,
1361*4882a593Smuzhiyun struct kvm_memory_slot *memslot,
1362*4882a593Smuzhiyun int start_level);
1363*4882a593Smuzhiyun void kvm_mmu_zap_collapsible_sptes(struct kvm *kvm,
1364*4882a593Smuzhiyun const struct kvm_memory_slot *memslot);
1365*4882a593Smuzhiyun void kvm_mmu_slot_leaf_clear_dirty(struct kvm *kvm,
1366*4882a593Smuzhiyun struct kvm_memory_slot *memslot);
1367*4882a593Smuzhiyun void kvm_mmu_slot_largepage_remove_write_access(struct kvm *kvm,
1368*4882a593Smuzhiyun struct kvm_memory_slot *memslot);
1369*4882a593Smuzhiyun void kvm_mmu_slot_set_dirty(struct kvm *kvm,
1370*4882a593Smuzhiyun struct kvm_memory_slot *memslot);
1371*4882a593Smuzhiyun void kvm_mmu_clear_dirty_pt_masked(struct kvm *kvm,
1372*4882a593Smuzhiyun struct kvm_memory_slot *slot,
1373*4882a593Smuzhiyun gfn_t gfn_offset, unsigned long mask);
1374*4882a593Smuzhiyun void kvm_mmu_zap_all(struct kvm *kvm);
1375*4882a593Smuzhiyun void kvm_mmu_invalidate_mmio_sptes(struct kvm *kvm, u64 gen);
1376*4882a593Smuzhiyun unsigned long kvm_mmu_calculate_default_mmu_pages(struct kvm *kvm);
1377*4882a593Smuzhiyun void kvm_mmu_change_mmu_pages(struct kvm *kvm, unsigned long kvm_nr_mmu_pages);
1378*4882a593Smuzhiyun
1379*4882a593Smuzhiyun int load_pdptrs(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu, unsigned long cr3);
1380*4882a593Smuzhiyun bool pdptrs_changed(struct kvm_vcpu *vcpu);
1381*4882a593Smuzhiyun
1382*4882a593Smuzhiyun int emulator_write_phys(struct kvm_vcpu *vcpu, gpa_t gpa,
1383*4882a593Smuzhiyun const void *val, int bytes);
1384*4882a593Smuzhiyun
1385*4882a593Smuzhiyun struct kvm_irq_mask_notifier {
1386*4882a593Smuzhiyun void (*func)(struct kvm_irq_mask_notifier *kimn, bool masked);
1387*4882a593Smuzhiyun int irq;
1388*4882a593Smuzhiyun struct hlist_node link;
1389*4882a593Smuzhiyun };
1390*4882a593Smuzhiyun
1391*4882a593Smuzhiyun void kvm_register_irq_mask_notifier(struct kvm *kvm, int irq,
1392*4882a593Smuzhiyun struct kvm_irq_mask_notifier *kimn);
1393*4882a593Smuzhiyun void kvm_unregister_irq_mask_notifier(struct kvm *kvm, int irq,
1394*4882a593Smuzhiyun struct kvm_irq_mask_notifier *kimn);
1395*4882a593Smuzhiyun void kvm_fire_mask_notifiers(struct kvm *kvm, unsigned irqchip, unsigned pin,
1396*4882a593Smuzhiyun bool mask);
1397*4882a593Smuzhiyun
1398*4882a593Smuzhiyun extern bool tdp_enabled;
1399*4882a593Smuzhiyun
1400*4882a593Smuzhiyun u64 vcpu_tsc_khz(struct kvm_vcpu *vcpu);
1401*4882a593Smuzhiyun
1402*4882a593Smuzhiyun /* control of guest tsc rate supported? */
1403*4882a593Smuzhiyun extern bool kvm_has_tsc_control;
1404*4882a593Smuzhiyun /* maximum supported tsc_khz for guests */
1405*4882a593Smuzhiyun extern u32 kvm_max_guest_tsc_khz;
1406*4882a593Smuzhiyun /* number of bits of the fractional part of the TSC scaling ratio */
1407*4882a593Smuzhiyun extern u8 kvm_tsc_scaling_ratio_frac_bits;
1408*4882a593Smuzhiyun /* maximum allowed value of TSC scaling ratio */
1409*4882a593Smuzhiyun extern u64 kvm_max_tsc_scaling_ratio;
1410*4882a593Smuzhiyun /* 1ull << kvm_tsc_scaling_ratio_frac_bits */
1411*4882a593Smuzhiyun extern u64 kvm_default_tsc_scaling_ratio;
1412*4882a593Smuzhiyun
1413*4882a593Smuzhiyun extern u64 kvm_mce_cap_supported;
1414*4882a593Smuzhiyun
1415*4882a593Smuzhiyun /*
1416*4882a593Smuzhiyun * EMULTYPE_NO_DECODE - Set when re-emulating an instruction (after completing
1417*4882a593Smuzhiyun * userspace I/O) to indicate that the emulation context
1418*4882a593Smuzhiyun * should be resued as is, i.e. skip initialization of
1419*4882a593Smuzhiyun * emulation context, instruction fetch and decode.
1420*4882a593Smuzhiyun *
1421*4882a593Smuzhiyun * EMULTYPE_TRAP_UD - Set when emulating an intercepted #UD from hardware.
1422*4882a593Smuzhiyun * Indicates that only select instructions (tagged with
1423*4882a593Smuzhiyun * EmulateOnUD) should be emulated (to minimize the emulator
1424*4882a593Smuzhiyun * attack surface). See also EMULTYPE_TRAP_UD_FORCED.
1425*4882a593Smuzhiyun *
1426*4882a593Smuzhiyun * EMULTYPE_SKIP - Set when emulating solely to skip an instruction, i.e. to
1427*4882a593Smuzhiyun * decode the instruction length. For use *only* by
1428*4882a593Smuzhiyun * kvm_x86_ops.skip_emulated_instruction() implementations.
1429*4882a593Smuzhiyun *
1430*4882a593Smuzhiyun * EMULTYPE_ALLOW_RETRY_PF - Set when the emulator should resume the guest to
1431*4882a593Smuzhiyun * retry native execution under certain conditions,
1432*4882a593Smuzhiyun * Can only be set in conjunction with EMULTYPE_PF.
1433*4882a593Smuzhiyun *
1434*4882a593Smuzhiyun * EMULTYPE_TRAP_UD_FORCED - Set when emulating an intercepted #UD that was
1435*4882a593Smuzhiyun * triggered by KVM's magic "force emulation" prefix,
1436*4882a593Smuzhiyun * which is opt in via module param (off by default).
1437*4882a593Smuzhiyun * Bypasses EmulateOnUD restriction despite emulating
1438*4882a593Smuzhiyun * due to an intercepted #UD (see EMULTYPE_TRAP_UD).
1439*4882a593Smuzhiyun * Used to test the full emulator from userspace.
1440*4882a593Smuzhiyun *
1441*4882a593Smuzhiyun * EMULTYPE_VMWARE_GP - Set when emulating an intercepted #GP for VMware
1442*4882a593Smuzhiyun * backdoor emulation, which is opt in via module param.
1443*4882a593Smuzhiyun * VMware backoor emulation handles select instructions
1444*4882a593Smuzhiyun * and reinjects the #GP for all other cases.
1445*4882a593Smuzhiyun *
1446*4882a593Smuzhiyun * EMULTYPE_PF - Set when emulating MMIO by way of an intercepted #PF, in which
1447*4882a593Smuzhiyun * case the CR2/GPA value pass on the stack is valid.
1448*4882a593Smuzhiyun */
1449*4882a593Smuzhiyun #define EMULTYPE_NO_DECODE (1 << 0)
1450*4882a593Smuzhiyun #define EMULTYPE_TRAP_UD (1 << 1)
1451*4882a593Smuzhiyun #define EMULTYPE_SKIP (1 << 2)
1452*4882a593Smuzhiyun #define EMULTYPE_ALLOW_RETRY_PF (1 << 3)
1453*4882a593Smuzhiyun #define EMULTYPE_TRAP_UD_FORCED (1 << 4)
1454*4882a593Smuzhiyun #define EMULTYPE_VMWARE_GP (1 << 5)
1455*4882a593Smuzhiyun #define EMULTYPE_PF (1 << 6)
1456*4882a593Smuzhiyun
1457*4882a593Smuzhiyun int kvm_emulate_instruction(struct kvm_vcpu *vcpu, int emulation_type);
1458*4882a593Smuzhiyun int kvm_emulate_instruction_from_buffer(struct kvm_vcpu *vcpu,
1459*4882a593Smuzhiyun void *insn, int insn_len);
1460*4882a593Smuzhiyun
1461*4882a593Smuzhiyun void kvm_enable_efer_bits(u64);
1462*4882a593Smuzhiyun bool kvm_valid_efer(struct kvm_vcpu *vcpu, u64 efer);
1463*4882a593Smuzhiyun int __kvm_get_msr(struct kvm_vcpu *vcpu, u32 index, u64 *data, bool host_initiated);
1464*4882a593Smuzhiyun int kvm_get_msr(struct kvm_vcpu *vcpu, u32 index, u64 *data);
1465*4882a593Smuzhiyun int kvm_set_msr(struct kvm_vcpu *vcpu, u32 index, u64 data);
1466*4882a593Smuzhiyun int kvm_emulate_rdmsr(struct kvm_vcpu *vcpu);
1467*4882a593Smuzhiyun int kvm_emulate_wrmsr(struct kvm_vcpu *vcpu);
1468*4882a593Smuzhiyun
1469*4882a593Smuzhiyun int kvm_fast_pio(struct kvm_vcpu *vcpu, int size, unsigned short port, int in);
1470*4882a593Smuzhiyun int kvm_emulate_cpuid(struct kvm_vcpu *vcpu);
1471*4882a593Smuzhiyun int kvm_emulate_halt(struct kvm_vcpu *vcpu);
1472*4882a593Smuzhiyun int kvm_vcpu_halt(struct kvm_vcpu *vcpu);
1473*4882a593Smuzhiyun int kvm_emulate_wbinvd(struct kvm_vcpu *vcpu);
1474*4882a593Smuzhiyun
1475*4882a593Smuzhiyun void kvm_get_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg);
1476*4882a593Smuzhiyun int kvm_load_segment_descriptor(struct kvm_vcpu *vcpu, u16 selector, int seg);
1477*4882a593Smuzhiyun void kvm_vcpu_deliver_sipi_vector(struct kvm_vcpu *vcpu, u8 vector);
1478*4882a593Smuzhiyun
1479*4882a593Smuzhiyun int kvm_task_switch(struct kvm_vcpu *vcpu, u16 tss_selector, int idt_index,
1480*4882a593Smuzhiyun int reason, bool has_error_code, u32 error_code);
1481*4882a593Smuzhiyun
1482*4882a593Smuzhiyun int kvm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0);
1483*4882a593Smuzhiyun int kvm_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3);
1484*4882a593Smuzhiyun int kvm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
1485*4882a593Smuzhiyun int kvm_set_cr8(struct kvm_vcpu *vcpu, unsigned long cr8);
1486*4882a593Smuzhiyun int kvm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long val);
1487*4882a593Smuzhiyun int kvm_get_dr(struct kvm_vcpu *vcpu, int dr, unsigned long *val);
1488*4882a593Smuzhiyun unsigned long kvm_get_cr8(struct kvm_vcpu *vcpu);
1489*4882a593Smuzhiyun void kvm_lmsw(struct kvm_vcpu *vcpu, unsigned long msw);
1490*4882a593Smuzhiyun void kvm_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l);
1491*4882a593Smuzhiyun int kvm_set_xcr(struct kvm_vcpu *vcpu, u32 index, u64 xcr);
1492*4882a593Smuzhiyun
1493*4882a593Smuzhiyun int kvm_get_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr);
1494*4882a593Smuzhiyun int kvm_set_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr);
1495*4882a593Smuzhiyun
1496*4882a593Smuzhiyun unsigned long kvm_get_rflags(struct kvm_vcpu *vcpu);
1497*4882a593Smuzhiyun void kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags);
1498*4882a593Smuzhiyun bool kvm_rdpmc(struct kvm_vcpu *vcpu);
1499*4882a593Smuzhiyun
1500*4882a593Smuzhiyun void kvm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr);
1501*4882a593Smuzhiyun void kvm_queue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code);
1502*4882a593Smuzhiyun void kvm_queue_exception_p(struct kvm_vcpu *vcpu, unsigned nr, unsigned long payload);
1503*4882a593Smuzhiyun void kvm_requeue_exception(struct kvm_vcpu *vcpu, unsigned nr);
1504*4882a593Smuzhiyun void kvm_requeue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code);
1505*4882a593Smuzhiyun void kvm_inject_page_fault(struct kvm_vcpu *vcpu, struct x86_exception *fault);
1506*4882a593Smuzhiyun bool kvm_inject_emulated_page_fault(struct kvm_vcpu *vcpu,
1507*4882a593Smuzhiyun struct x86_exception *fault);
1508*4882a593Smuzhiyun int kvm_read_guest_page_mmu(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
1509*4882a593Smuzhiyun gfn_t gfn, void *data, int offset, int len,
1510*4882a593Smuzhiyun u32 access);
1511*4882a593Smuzhiyun bool kvm_require_cpl(struct kvm_vcpu *vcpu, int required_cpl);
1512*4882a593Smuzhiyun bool kvm_require_dr(struct kvm_vcpu *vcpu, int dr);
1513*4882a593Smuzhiyun
__kvm_irq_line_state(unsigned long * irq_state,int irq_source_id,int level)1514*4882a593Smuzhiyun static inline int __kvm_irq_line_state(unsigned long *irq_state,
1515*4882a593Smuzhiyun int irq_source_id, int level)
1516*4882a593Smuzhiyun {
1517*4882a593Smuzhiyun /* Logical OR for level trig interrupt */
1518*4882a593Smuzhiyun if (level)
1519*4882a593Smuzhiyun __set_bit(irq_source_id, irq_state);
1520*4882a593Smuzhiyun else
1521*4882a593Smuzhiyun __clear_bit(irq_source_id, irq_state);
1522*4882a593Smuzhiyun
1523*4882a593Smuzhiyun return !!(*irq_state);
1524*4882a593Smuzhiyun }
1525*4882a593Smuzhiyun
1526*4882a593Smuzhiyun #define KVM_MMU_ROOT_CURRENT BIT(0)
1527*4882a593Smuzhiyun #define KVM_MMU_ROOT_PREVIOUS(i) BIT(1+i)
1528*4882a593Smuzhiyun #define KVM_MMU_ROOTS_ALL (~0UL)
1529*4882a593Smuzhiyun
1530*4882a593Smuzhiyun int kvm_pic_set_irq(struct kvm_pic *pic, int irq, int irq_source_id, int level);
1531*4882a593Smuzhiyun void kvm_pic_clear_all(struct kvm_pic *pic, int irq_source_id);
1532*4882a593Smuzhiyun
1533*4882a593Smuzhiyun void kvm_inject_nmi(struct kvm_vcpu *vcpu);
1534*4882a593Smuzhiyun
1535*4882a593Smuzhiyun void kvm_update_dr7(struct kvm_vcpu *vcpu);
1536*4882a593Smuzhiyun
1537*4882a593Smuzhiyun int kvm_mmu_unprotect_page(struct kvm *kvm, gfn_t gfn);
1538*4882a593Smuzhiyun int kvm_mmu_unprotect_page_virt(struct kvm_vcpu *vcpu, gva_t gva);
1539*4882a593Smuzhiyun void __kvm_mmu_free_some_pages(struct kvm_vcpu *vcpu);
1540*4882a593Smuzhiyun int kvm_mmu_load(struct kvm_vcpu *vcpu);
1541*4882a593Smuzhiyun void kvm_mmu_unload(struct kvm_vcpu *vcpu);
1542*4882a593Smuzhiyun void kvm_mmu_sync_roots(struct kvm_vcpu *vcpu);
1543*4882a593Smuzhiyun void kvm_mmu_free_roots(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
1544*4882a593Smuzhiyun ulong roots_to_free);
1545*4882a593Smuzhiyun gpa_t translate_nested_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
1546*4882a593Smuzhiyun struct x86_exception *exception);
1547*4882a593Smuzhiyun gpa_t kvm_mmu_gva_to_gpa_read(struct kvm_vcpu *vcpu, gva_t gva,
1548*4882a593Smuzhiyun struct x86_exception *exception);
1549*4882a593Smuzhiyun gpa_t kvm_mmu_gva_to_gpa_fetch(struct kvm_vcpu *vcpu, gva_t gva,
1550*4882a593Smuzhiyun struct x86_exception *exception);
1551*4882a593Smuzhiyun gpa_t kvm_mmu_gva_to_gpa_write(struct kvm_vcpu *vcpu, gva_t gva,
1552*4882a593Smuzhiyun struct x86_exception *exception);
1553*4882a593Smuzhiyun gpa_t kvm_mmu_gva_to_gpa_system(struct kvm_vcpu *vcpu, gva_t gva,
1554*4882a593Smuzhiyun struct x86_exception *exception);
1555*4882a593Smuzhiyun
1556*4882a593Smuzhiyun bool kvm_apicv_activated(struct kvm *kvm);
1557*4882a593Smuzhiyun void kvm_apicv_init(struct kvm *kvm, bool enable);
1558*4882a593Smuzhiyun void kvm_vcpu_update_apicv(struct kvm_vcpu *vcpu);
1559*4882a593Smuzhiyun void kvm_request_apicv_update(struct kvm *kvm, bool activate,
1560*4882a593Smuzhiyun unsigned long bit);
1561*4882a593Smuzhiyun
1562*4882a593Smuzhiyun int kvm_emulate_hypercall(struct kvm_vcpu *vcpu);
1563*4882a593Smuzhiyun
1564*4882a593Smuzhiyun int kvm_mmu_page_fault(struct kvm_vcpu *vcpu, gpa_t cr2_or_gpa, u64 error_code,
1565*4882a593Smuzhiyun void *insn, int insn_len);
1566*4882a593Smuzhiyun void kvm_mmu_invlpg(struct kvm_vcpu *vcpu, gva_t gva);
1567*4882a593Smuzhiyun void kvm_mmu_invalidate_gva(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
1568*4882a593Smuzhiyun gva_t gva, hpa_t root_hpa);
1569*4882a593Smuzhiyun void kvm_mmu_invpcid_gva(struct kvm_vcpu *vcpu, gva_t gva, unsigned long pcid);
1570*4882a593Smuzhiyun void kvm_mmu_new_pgd(struct kvm_vcpu *vcpu, gpa_t new_pgd, bool skip_tlb_flush,
1571*4882a593Smuzhiyun bool skip_mmu_sync);
1572*4882a593Smuzhiyun
1573*4882a593Smuzhiyun void kvm_configure_mmu(bool enable_tdp, int tdp_max_root_level,
1574*4882a593Smuzhiyun int tdp_huge_page_level);
1575*4882a593Smuzhiyun
kvm_read_ldt(void)1576*4882a593Smuzhiyun static inline u16 kvm_read_ldt(void)
1577*4882a593Smuzhiyun {
1578*4882a593Smuzhiyun u16 ldt;
1579*4882a593Smuzhiyun asm("sldt %0" : "=g"(ldt));
1580*4882a593Smuzhiyun return ldt;
1581*4882a593Smuzhiyun }
1582*4882a593Smuzhiyun
kvm_load_ldt(u16 sel)1583*4882a593Smuzhiyun static inline void kvm_load_ldt(u16 sel)
1584*4882a593Smuzhiyun {
1585*4882a593Smuzhiyun asm("lldt %0" : : "rm"(sel));
1586*4882a593Smuzhiyun }
1587*4882a593Smuzhiyun
1588*4882a593Smuzhiyun #ifdef CONFIG_X86_64
read_msr(unsigned long msr)1589*4882a593Smuzhiyun static inline unsigned long read_msr(unsigned long msr)
1590*4882a593Smuzhiyun {
1591*4882a593Smuzhiyun u64 value;
1592*4882a593Smuzhiyun
1593*4882a593Smuzhiyun rdmsrl(msr, value);
1594*4882a593Smuzhiyun return value;
1595*4882a593Smuzhiyun }
1596*4882a593Smuzhiyun #endif
1597*4882a593Smuzhiyun
get_rdx_init_val(void)1598*4882a593Smuzhiyun static inline u32 get_rdx_init_val(void)
1599*4882a593Smuzhiyun {
1600*4882a593Smuzhiyun return 0x600; /* P6 family */
1601*4882a593Smuzhiyun }
1602*4882a593Smuzhiyun
kvm_inject_gp(struct kvm_vcpu * vcpu,u32 error_code)1603*4882a593Smuzhiyun static inline void kvm_inject_gp(struct kvm_vcpu *vcpu, u32 error_code)
1604*4882a593Smuzhiyun {
1605*4882a593Smuzhiyun kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
1606*4882a593Smuzhiyun }
1607*4882a593Smuzhiyun
1608*4882a593Smuzhiyun #define TSS_IOPB_BASE_OFFSET 0x66
1609*4882a593Smuzhiyun #define TSS_BASE_SIZE 0x68
1610*4882a593Smuzhiyun #define TSS_IOPB_SIZE (65536 / 8)
1611*4882a593Smuzhiyun #define TSS_REDIRECTION_SIZE (256 / 8)
1612*4882a593Smuzhiyun #define RMODE_TSS_SIZE \
1613*4882a593Smuzhiyun (TSS_BASE_SIZE + TSS_REDIRECTION_SIZE + TSS_IOPB_SIZE + 1)
1614*4882a593Smuzhiyun
1615*4882a593Smuzhiyun enum {
1616*4882a593Smuzhiyun TASK_SWITCH_CALL = 0,
1617*4882a593Smuzhiyun TASK_SWITCH_IRET = 1,
1618*4882a593Smuzhiyun TASK_SWITCH_JMP = 2,
1619*4882a593Smuzhiyun TASK_SWITCH_GATE = 3,
1620*4882a593Smuzhiyun };
1621*4882a593Smuzhiyun
1622*4882a593Smuzhiyun #define HF_GIF_MASK (1 << 0)
1623*4882a593Smuzhiyun #define HF_NMI_MASK (1 << 3)
1624*4882a593Smuzhiyun #define HF_IRET_MASK (1 << 4)
1625*4882a593Smuzhiyun #define HF_GUEST_MASK (1 << 5) /* VCPU is in guest-mode */
1626*4882a593Smuzhiyun #define HF_SMM_MASK (1 << 6)
1627*4882a593Smuzhiyun #define HF_SMM_INSIDE_NMI_MASK (1 << 7)
1628*4882a593Smuzhiyun
1629*4882a593Smuzhiyun #define __KVM_VCPU_MULTIPLE_ADDRESS_SPACE
1630*4882a593Smuzhiyun #define KVM_ADDRESS_SPACE_NUM 2
1631*4882a593Smuzhiyun
1632*4882a593Smuzhiyun #define kvm_arch_vcpu_memslots_id(vcpu) ((vcpu)->arch.hflags & HF_SMM_MASK ? 1 : 0)
1633*4882a593Smuzhiyun #define kvm_memslots_for_spte_role(kvm, role) __kvm_memslots(kvm, (role).smm)
1634*4882a593Smuzhiyun
1635*4882a593Smuzhiyun asmlinkage void kvm_spurious_fault(void);
1636*4882a593Smuzhiyun
1637*4882a593Smuzhiyun /*
1638*4882a593Smuzhiyun * Hardware virtualization extension instructions may fault if a
1639*4882a593Smuzhiyun * reboot turns off virtualization while processes are running.
1640*4882a593Smuzhiyun * Usually after catching the fault we just panic; during reboot
1641*4882a593Smuzhiyun * instead the instruction is ignored.
1642*4882a593Smuzhiyun */
1643*4882a593Smuzhiyun #define __kvm_handle_fault_on_reboot(insn) \
1644*4882a593Smuzhiyun "666: \n\t" \
1645*4882a593Smuzhiyun insn "\n\t" \
1646*4882a593Smuzhiyun "jmp 668f \n\t" \
1647*4882a593Smuzhiyun "667: \n\t" \
1648*4882a593Smuzhiyun "1: \n\t" \
1649*4882a593Smuzhiyun ".pushsection .discard.instr_begin \n\t" \
1650*4882a593Smuzhiyun ".long 1b - . \n\t" \
1651*4882a593Smuzhiyun ".popsection \n\t" \
1652*4882a593Smuzhiyun "call kvm_spurious_fault \n\t" \
1653*4882a593Smuzhiyun "1: \n\t" \
1654*4882a593Smuzhiyun ".pushsection .discard.instr_end \n\t" \
1655*4882a593Smuzhiyun ".long 1b - . \n\t" \
1656*4882a593Smuzhiyun ".popsection \n\t" \
1657*4882a593Smuzhiyun "668: \n\t" \
1658*4882a593Smuzhiyun _ASM_EXTABLE(666b, 667b)
1659*4882a593Smuzhiyun
1660*4882a593Smuzhiyun #define KVM_ARCH_WANT_MMU_NOTIFIER
1661*4882a593Smuzhiyun int kvm_unmap_hva_range(struct kvm *kvm, unsigned long start, unsigned long end,
1662*4882a593Smuzhiyun unsigned flags);
1663*4882a593Smuzhiyun int kvm_age_hva(struct kvm *kvm, unsigned long start, unsigned long end);
1664*4882a593Smuzhiyun int kvm_test_age_hva(struct kvm *kvm, unsigned long hva);
1665*4882a593Smuzhiyun int kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte);
1666*4882a593Smuzhiyun int kvm_cpu_has_injectable_intr(struct kvm_vcpu *v);
1667*4882a593Smuzhiyun int kvm_cpu_has_interrupt(struct kvm_vcpu *vcpu);
1668*4882a593Smuzhiyun int kvm_cpu_has_extint(struct kvm_vcpu *v);
1669*4882a593Smuzhiyun int kvm_arch_interrupt_allowed(struct kvm_vcpu *vcpu);
1670*4882a593Smuzhiyun int kvm_cpu_get_interrupt(struct kvm_vcpu *v);
1671*4882a593Smuzhiyun void kvm_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event);
1672*4882a593Smuzhiyun void kvm_vcpu_reload_apic_access_page(struct kvm_vcpu *vcpu);
1673*4882a593Smuzhiyun
1674*4882a593Smuzhiyun int kvm_pv_send_ipi(struct kvm *kvm, unsigned long ipi_bitmap_low,
1675*4882a593Smuzhiyun unsigned long ipi_bitmap_high, u32 min,
1676*4882a593Smuzhiyun unsigned long icr, int op_64_bit);
1677*4882a593Smuzhiyun
1678*4882a593Smuzhiyun void kvm_define_user_return_msr(unsigned index, u32 msr);
1679*4882a593Smuzhiyun int kvm_probe_user_return_msr(u32 msr);
1680*4882a593Smuzhiyun int kvm_set_user_return_msr(unsigned index, u64 val, u64 mask);
1681*4882a593Smuzhiyun
1682*4882a593Smuzhiyun u64 kvm_scale_tsc(struct kvm_vcpu *vcpu, u64 tsc);
1683*4882a593Smuzhiyun u64 kvm_read_l1_tsc(struct kvm_vcpu *vcpu, u64 host_tsc);
1684*4882a593Smuzhiyun
1685*4882a593Smuzhiyun unsigned long kvm_get_linear_rip(struct kvm_vcpu *vcpu);
1686*4882a593Smuzhiyun bool kvm_is_linear_rip(struct kvm_vcpu *vcpu, unsigned long linear_rip);
1687*4882a593Smuzhiyun
1688*4882a593Smuzhiyun void kvm_make_mclock_inprogress_request(struct kvm *kvm);
1689*4882a593Smuzhiyun void kvm_make_scan_ioapic_request(struct kvm *kvm);
1690*4882a593Smuzhiyun void kvm_make_scan_ioapic_request_mask(struct kvm *kvm,
1691*4882a593Smuzhiyun unsigned long *vcpu_bitmap);
1692*4882a593Smuzhiyun
1693*4882a593Smuzhiyun bool kvm_arch_async_page_not_present(struct kvm_vcpu *vcpu,
1694*4882a593Smuzhiyun struct kvm_async_pf *work);
1695*4882a593Smuzhiyun void kvm_arch_async_page_present(struct kvm_vcpu *vcpu,
1696*4882a593Smuzhiyun struct kvm_async_pf *work);
1697*4882a593Smuzhiyun void kvm_arch_async_page_ready(struct kvm_vcpu *vcpu,
1698*4882a593Smuzhiyun struct kvm_async_pf *work);
1699*4882a593Smuzhiyun void kvm_arch_async_page_present_queued(struct kvm_vcpu *vcpu);
1700*4882a593Smuzhiyun bool kvm_arch_can_dequeue_async_page_present(struct kvm_vcpu *vcpu);
1701*4882a593Smuzhiyun extern bool kvm_find_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn);
1702*4882a593Smuzhiyun
1703*4882a593Smuzhiyun int kvm_skip_emulated_instruction(struct kvm_vcpu *vcpu);
1704*4882a593Smuzhiyun int kvm_complete_insn_gp(struct kvm_vcpu *vcpu, int err);
1705*4882a593Smuzhiyun void __kvm_request_immediate_exit(struct kvm_vcpu *vcpu);
1706*4882a593Smuzhiyun
1707*4882a593Smuzhiyun int kvm_is_in_guest(void);
1708*4882a593Smuzhiyun
1709*4882a593Smuzhiyun int __x86_set_memory_region(struct kvm *kvm, int id, gpa_t gpa, u32 size);
1710*4882a593Smuzhiyun bool kvm_vcpu_is_reset_bsp(struct kvm_vcpu *vcpu);
1711*4882a593Smuzhiyun bool kvm_vcpu_is_bsp(struct kvm_vcpu *vcpu);
1712*4882a593Smuzhiyun
1713*4882a593Smuzhiyun bool kvm_intr_is_single_vcpu(struct kvm *kvm, struct kvm_lapic_irq *irq,
1714*4882a593Smuzhiyun struct kvm_vcpu **dest_vcpu);
1715*4882a593Smuzhiyun
1716*4882a593Smuzhiyun void kvm_set_msi_irq(struct kvm *kvm, struct kvm_kernel_irq_routing_entry *e,
1717*4882a593Smuzhiyun struct kvm_lapic_irq *irq);
1718*4882a593Smuzhiyun
kvm_irq_is_postable(struct kvm_lapic_irq * irq)1719*4882a593Smuzhiyun static inline bool kvm_irq_is_postable(struct kvm_lapic_irq *irq)
1720*4882a593Smuzhiyun {
1721*4882a593Smuzhiyun /* We can only post Fixed and LowPrio IRQs */
1722*4882a593Smuzhiyun return (irq->delivery_mode == APIC_DM_FIXED ||
1723*4882a593Smuzhiyun irq->delivery_mode == APIC_DM_LOWEST);
1724*4882a593Smuzhiyun }
1725*4882a593Smuzhiyun
kvm_arch_vcpu_blocking(struct kvm_vcpu * vcpu)1726*4882a593Smuzhiyun static inline void kvm_arch_vcpu_blocking(struct kvm_vcpu *vcpu)
1727*4882a593Smuzhiyun {
1728*4882a593Smuzhiyun if (kvm_x86_ops.vcpu_blocking)
1729*4882a593Smuzhiyun kvm_x86_ops.vcpu_blocking(vcpu);
1730*4882a593Smuzhiyun }
1731*4882a593Smuzhiyun
kvm_arch_vcpu_unblocking(struct kvm_vcpu * vcpu)1732*4882a593Smuzhiyun static inline void kvm_arch_vcpu_unblocking(struct kvm_vcpu *vcpu)
1733*4882a593Smuzhiyun {
1734*4882a593Smuzhiyun if (kvm_x86_ops.vcpu_unblocking)
1735*4882a593Smuzhiyun kvm_x86_ops.vcpu_unblocking(vcpu);
1736*4882a593Smuzhiyun }
1737*4882a593Smuzhiyun
kvm_arch_vcpu_block_finish(struct kvm_vcpu * vcpu)1738*4882a593Smuzhiyun static inline void kvm_arch_vcpu_block_finish(struct kvm_vcpu *vcpu) {}
1739*4882a593Smuzhiyun
kvm_cpu_get_apicid(int mps_cpu)1740*4882a593Smuzhiyun static inline int kvm_cpu_get_apicid(int mps_cpu)
1741*4882a593Smuzhiyun {
1742*4882a593Smuzhiyun #ifdef CONFIG_X86_LOCAL_APIC
1743*4882a593Smuzhiyun return default_cpu_present_to_apicid(mps_cpu);
1744*4882a593Smuzhiyun #else
1745*4882a593Smuzhiyun WARN_ON_ONCE(1);
1746*4882a593Smuzhiyun return BAD_APICID;
1747*4882a593Smuzhiyun #endif
1748*4882a593Smuzhiyun }
1749*4882a593Smuzhiyun
1750*4882a593Smuzhiyun #define put_smstate(type, buf, offset, val) \
1751*4882a593Smuzhiyun *(type *)((buf) + (offset) - 0x7e00) = val
1752*4882a593Smuzhiyun
1753*4882a593Smuzhiyun #define GET_SMSTATE(type, buf, offset) \
1754*4882a593Smuzhiyun (*(type *)((buf) + (offset) - 0x7e00))
1755*4882a593Smuzhiyun
1756*4882a593Smuzhiyun #endif /* _ASM_X86_KVM_HOST_H */
1757