1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun #ifndef _ASM_X86_IO_APIC_H
3*4882a593Smuzhiyun #define _ASM_X86_IO_APIC_H
4*4882a593Smuzhiyun
5*4882a593Smuzhiyun #include <linux/types.h>
6*4882a593Smuzhiyun #include <asm/mpspec.h>
7*4882a593Smuzhiyun #include <asm/apicdef.h>
8*4882a593Smuzhiyun #include <asm/irq_vectors.h>
9*4882a593Smuzhiyun #include <asm/x86_init.h>
10*4882a593Smuzhiyun /*
11*4882a593Smuzhiyun * Intel IO-APIC support for SMP and UP systems.
12*4882a593Smuzhiyun *
13*4882a593Smuzhiyun * Copyright (C) 1997, 1998, 1999, 2000 Ingo Molnar
14*4882a593Smuzhiyun */
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun /* I/O Unit Redirection Table */
17*4882a593Smuzhiyun #define IO_APIC_REDIR_VECTOR_MASK 0x000FF
18*4882a593Smuzhiyun #define IO_APIC_REDIR_DEST_LOGICAL 0x00800
19*4882a593Smuzhiyun #define IO_APIC_REDIR_DEST_PHYSICAL 0x00000
20*4882a593Smuzhiyun #define IO_APIC_REDIR_SEND_PENDING (1 << 12)
21*4882a593Smuzhiyun #define IO_APIC_REDIR_REMOTE_IRR (1 << 14)
22*4882a593Smuzhiyun #define IO_APIC_REDIR_LEVEL_TRIGGER (1 << 15)
23*4882a593Smuzhiyun #define IO_APIC_REDIR_MASKED (1 << 16)
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun /*
26*4882a593Smuzhiyun * The structure of the IO-APIC:
27*4882a593Smuzhiyun */
28*4882a593Smuzhiyun union IO_APIC_reg_00 {
29*4882a593Smuzhiyun u32 raw;
30*4882a593Smuzhiyun struct {
31*4882a593Smuzhiyun u32 __reserved_2 : 14,
32*4882a593Smuzhiyun LTS : 1,
33*4882a593Smuzhiyun delivery_type : 1,
34*4882a593Smuzhiyun __reserved_1 : 8,
35*4882a593Smuzhiyun ID : 8;
36*4882a593Smuzhiyun } __attribute__ ((packed)) bits;
37*4882a593Smuzhiyun };
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun union IO_APIC_reg_01 {
40*4882a593Smuzhiyun u32 raw;
41*4882a593Smuzhiyun struct {
42*4882a593Smuzhiyun u32 version : 8,
43*4882a593Smuzhiyun __reserved_2 : 7,
44*4882a593Smuzhiyun PRQ : 1,
45*4882a593Smuzhiyun entries : 8,
46*4882a593Smuzhiyun __reserved_1 : 8;
47*4882a593Smuzhiyun } __attribute__ ((packed)) bits;
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun union IO_APIC_reg_02 {
51*4882a593Smuzhiyun u32 raw;
52*4882a593Smuzhiyun struct {
53*4882a593Smuzhiyun u32 __reserved_2 : 24,
54*4882a593Smuzhiyun arbitration : 4,
55*4882a593Smuzhiyun __reserved_1 : 4;
56*4882a593Smuzhiyun } __attribute__ ((packed)) bits;
57*4882a593Smuzhiyun };
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun union IO_APIC_reg_03 {
60*4882a593Smuzhiyun u32 raw;
61*4882a593Smuzhiyun struct {
62*4882a593Smuzhiyun u32 boot_DT : 1,
63*4882a593Smuzhiyun __reserved_1 : 31;
64*4882a593Smuzhiyun } __attribute__ ((packed)) bits;
65*4882a593Smuzhiyun };
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun struct IO_APIC_route_entry {
68*4882a593Smuzhiyun __u32 vector : 8,
69*4882a593Smuzhiyun delivery_mode : 3, /* 000: FIXED
70*4882a593Smuzhiyun * 001: lowest prio
71*4882a593Smuzhiyun * 111: ExtINT
72*4882a593Smuzhiyun */
73*4882a593Smuzhiyun dest_mode : 1, /* 0: physical, 1: logical */
74*4882a593Smuzhiyun delivery_status : 1,
75*4882a593Smuzhiyun polarity : 1,
76*4882a593Smuzhiyun irr : 1,
77*4882a593Smuzhiyun trigger : 1, /* 0: edge, 1: level */
78*4882a593Smuzhiyun mask : 1, /* 0: enabled, 1: disabled */
79*4882a593Smuzhiyun __reserved_2 : 15;
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun __u32 __reserved_3 : 24,
82*4882a593Smuzhiyun dest : 8;
83*4882a593Smuzhiyun } __attribute__ ((packed));
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun struct IR_IO_APIC_route_entry {
86*4882a593Smuzhiyun __u64 vector : 8,
87*4882a593Smuzhiyun zero : 3,
88*4882a593Smuzhiyun index2 : 1,
89*4882a593Smuzhiyun delivery_status : 1,
90*4882a593Smuzhiyun polarity : 1,
91*4882a593Smuzhiyun irr : 1,
92*4882a593Smuzhiyun trigger : 1,
93*4882a593Smuzhiyun mask : 1,
94*4882a593Smuzhiyun reserved : 31,
95*4882a593Smuzhiyun format : 1,
96*4882a593Smuzhiyun index : 15;
97*4882a593Smuzhiyun } __attribute__ ((packed));
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun struct irq_alloc_info;
100*4882a593Smuzhiyun struct ioapic_domain_cfg;
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun #define IOAPIC_EDGE 0
103*4882a593Smuzhiyun #define IOAPIC_LEVEL 1
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun #define IOAPIC_MASKED 1
106*4882a593Smuzhiyun #define IOAPIC_UNMASKED 0
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun #define IOAPIC_POL_HIGH 0
109*4882a593Smuzhiyun #define IOAPIC_POL_LOW 1
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun #define IOAPIC_DEST_MODE_PHYSICAL 0
112*4882a593Smuzhiyun #define IOAPIC_DEST_MODE_LOGICAL 1
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun #define IOAPIC_MAP_ALLOC 0x1
115*4882a593Smuzhiyun #define IOAPIC_MAP_CHECK 0x2
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun #ifdef CONFIG_X86_IO_APIC
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun /*
120*4882a593Smuzhiyun * # of IO-APICs and # of IRQ routing registers
121*4882a593Smuzhiyun */
122*4882a593Smuzhiyun extern int nr_ioapics;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun extern int mpc_ioapic_id(int ioapic);
125*4882a593Smuzhiyun extern unsigned int mpc_ioapic_addr(int ioapic);
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun /* # of MP IRQ source entries */
128*4882a593Smuzhiyun extern int mp_irq_entries;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun /* MP IRQ source entries */
131*4882a593Smuzhiyun extern struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun /* 1 if "noapic" boot option passed */
134*4882a593Smuzhiyun extern int skip_ioapic_setup;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun /* 1 if "noapic" boot option passed */
137*4882a593Smuzhiyun extern int noioapicquirk;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun /* -1 if "noapic" boot option passed */
140*4882a593Smuzhiyun extern int noioapicreroute;
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun extern u32 gsi_top;
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun extern unsigned long io_apic_irqs;
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun #define IO_APIC_IRQ(x) (((x) >= NR_IRQS_LEGACY) || ((1 << (x)) & io_apic_irqs))
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun /*
149*4882a593Smuzhiyun * If we use the IO-APIC for IRQ routing, disable automatic
150*4882a593Smuzhiyun * assignment of PCI IRQ's.
151*4882a593Smuzhiyun */
152*4882a593Smuzhiyun #define io_apic_assign_pci_irqs \
153*4882a593Smuzhiyun (mp_irq_entries && !skip_ioapic_setup && io_apic_irqs)
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun struct irq_cfg;
156*4882a593Smuzhiyun extern void ioapic_insert_resources(void);
157*4882a593Smuzhiyun extern int arch_early_ioapic_init(void);
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun extern int save_ioapic_entries(void);
160*4882a593Smuzhiyun extern void mask_ioapic_entries(void);
161*4882a593Smuzhiyun extern int restore_ioapic_entries(void);
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun extern void setup_ioapic_ids_from_mpc(void);
164*4882a593Smuzhiyun extern void setup_ioapic_ids_from_mpc_nocheck(void);
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun extern int mp_find_ioapic(u32 gsi);
167*4882a593Smuzhiyun extern int mp_find_ioapic_pin(int ioapic, u32 gsi);
168*4882a593Smuzhiyun extern int mp_map_gsi_to_irq(u32 gsi, unsigned int flags,
169*4882a593Smuzhiyun struct irq_alloc_info *info);
170*4882a593Smuzhiyun extern void mp_unmap_irq(int irq);
171*4882a593Smuzhiyun extern int mp_register_ioapic(int id, u32 address, u32 gsi_base,
172*4882a593Smuzhiyun struct ioapic_domain_cfg *cfg);
173*4882a593Smuzhiyun extern int mp_unregister_ioapic(u32 gsi_base);
174*4882a593Smuzhiyun extern int mp_ioapic_registered(u32 gsi_base);
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun extern void ioapic_set_alloc_attr(struct irq_alloc_info *info,
177*4882a593Smuzhiyun int node, int trigger, int polarity);
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun extern void mp_save_irq(struct mpc_intsrc *m);
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun extern void disable_ioapic_support(void);
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun extern void __init io_apic_init_mappings(void);
184*4882a593Smuzhiyun extern unsigned int native_io_apic_read(unsigned int apic, unsigned int reg);
185*4882a593Smuzhiyun extern void native_restore_boot_irq_mode(void);
186*4882a593Smuzhiyun
io_apic_read(unsigned int apic,unsigned int reg)187*4882a593Smuzhiyun static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun return x86_apic_ops.io_apic_read(apic, reg);
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun extern void setup_IO_APIC(void);
193*4882a593Smuzhiyun extern void enable_IO_APIC(void);
194*4882a593Smuzhiyun extern void clear_IO_APIC(void);
195*4882a593Smuzhiyun extern void restore_boot_irq_mode(void);
196*4882a593Smuzhiyun extern int IO_APIC_get_PCI_irq_vector(int bus, int devfn, int pin);
197*4882a593Smuzhiyun extern void print_IO_APICs(void);
198*4882a593Smuzhiyun #else /* !CONFIG_X86_IO_APIC */
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun #define IO_APIC_IRQ(x) 0
201*4882a593Smuzhiyun #define io_apic_assign_pci_irqs 0
202*4882a593Smuzhiyun #define setup_ioapic_ids_from_mpc x86_init_noop
ioapic_insert_resources(void)203*4882a593Smuzhiyun static inline void ioapic_insert_resources(void) { }
arch_early_ioapic_init(void)204*4882a593Smuzhiyun static inline int arch_early_ioapic_init(void) { return 0; }
print_IO_APICs(void)205*4882a593Smuzhiyun static inline void print_IO_APICs(void) {}
206*4882a593Smuzhiyun #define gsi_top (NR_IRQS_LEGACY)
mp_find_ioapic(u32 gsi)207*4882a593Smuzhiyun static inline int mp_find_ioapic(u32 gsi) { return 0; }
mp_map_gsi_to_irq(u32 gsi,unsigned int flags,struct irq_alloc_info * info)208*4882a593Smuzhiyun static inline int mp_map_gsi_to_irq(u32 gsi, unsigned int flags,
209*4882a593Smuzhiyun struct irq_alloc_info *info)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun return gsi;
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun
mp_unmap_irq(int irq)214*4882a593Smuzhiyun static inline void mp_unmap_irq(int irq) { }
215*4882a593Smuzhiyun
save_ioapic_entries(void)216*4882a593Smuzhiyun static inline int save_ioapic_entries(void)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun return -ENOMEM;
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun
mask_ioapic_entries(void)221*4882a593Smuzhiyun static inline void mask_ioapic_entries(void) { }
restore_ioapic_entries(void)222*4882a593Smuzhiyun static inline int restore_ioapic_entries(void)
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun return -ENOMEM;
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun
mp_save_irq(struct mpc_intsrc * m)227*4882a593Smuzhiyun static inline void mp_save_irq(struct mpc_intsrc *m) { }
disable_ioapic_support(void)228*4882a593Smuzhiyun static inline void disable_ioapic_support(void) { }
io_apic_init_mappings(void)229*4882a593Smuzhiyun static inline void io_apic_init_mappings(void) { }
230*4882a593Smuzhiyun #define native_io_apic_read NULL
231*4882a593Smuzhiyun #define native_restore_boot_irq_mode NULL
232*4882a593Smuzhiyun
setup_IO_APIC(void)233*4882a593Smuzhiyun static inline void setup_IO_APIC(void) { }
enable_IO_APIC(void)234*4882a593Smuzhiyun static inline void enable_IO_APIC(void) { }
restore_boot_irq_mode(void)235*4882a593Smuzhiyun static inline void restore_boot_irq_mode(void) { }
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun #endif
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun #endif /* _ASM_X86_IO_APIC_H */
240