xref: /OK3568_Linux_fs/kernel/arch/x86/include/asm/insn.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun #ifndef _ASM_X86_INSN_H
3*4882a593Smuzhiyun #define _ASM_X86_INSN_H
4*4882a593Smuzhiyun /*
5*4882a593Smuzhiyun  * x86 instruction analysis
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright (C) IBM Corporation, 2009
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun /* insn_attr_t is defined in inat.h */
11*4882a593Smuzhiyun #include <asm/inat.h> /* __ignore_sync_check__ */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun struct insn_field {
14*4882a593Smuzhiyun 	union {
15*4882a593Smuzhiyun 		insn_value_t value;
16*4882a593Smuzhiyun 		insn_byte_t bytes[4];
17*4882a593Smuzhiyun 	};
18*4882a593Smuzhiyun 	/* !0 if we've run insn_get_xxx() for this field */
19*4882a593Smuzhiyun 	unsigned char got;
20*4882a593Smuzhiyun 	unsigned char nbytes;
21*4882a593Smuzhiyun };
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun struct insn {
24*4882a593Smuzhiyun 	struct insn_field prefixes;	/*
25*4882a593Smuzhiyun 					 * Prefixes
26*4882a593Smuzhiyun 					 * prefixes.bytes[3]: last prefix
27*4882a593Smuzhiyun 					 */
28*4882a593Smuzhiyun 	struct insn_field rex_prefix;	/* REX prefix */
29*4882a593Smuzhiyun 	struct insn_field vex_prefix;	/* VEX prefix */
30*4882a593Smuzhiyun 	struct insn_field opcode;	/*
31*4882a593Smuzhiyun 					 * opcode.bytes[0]: opcode1
32*4882a593Smuzhiyun 					 * opcode.bytes[1]: opcode2
33*4882a593Smuzhiyun 					 * opcode.bytes[2]: opcode3
34*4882a593Smuzhiyun 					 */
35*4882a593Smuzhiyun 	struct insn_field modrm;
36*4882a593Smuzhiyun 	struct insn_field sib;
37*4882a593Smuzhiyun 	struct insn_field displacement;
38*4882a593Smuzhiyun 	union {
39*4882a593Smuzhiyun 		struct insn_field immediate;
40*4882a593Smuzhiyun 		struct insn_field moffset1;	/* for 64bit MOV */
41*4882a593Smuzhiyun 		struct insn_field immediate1;	/* for 64bit imm or off16/32 */
42*4882a593Smuzhiyun 	};
43*4882a593Smuzhiyun 	union {
44*4882a593Smuzhiyun 		struct insn_field moffset2;	/* for 64bit MOV */
45*4882a593Smuzhiyun 		struct insn_field immediate2;	/* for 64bit imm or seg16 */
46*4882a593Smuzhiyun 	};
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun 	int	emulate_prefix_size;
49*4882a593Smuzhiyun 	insn_attr_t attr;
50*4882a593Smuzhiyun 	unsigned char opnd_bytes;
51*4882a593Smuzhiyun 	unsigned char addr_bytes;
52*4882a593Smuzhiyun 	unsigned char length;
53*4882a593Smuzhiyun 	unsigned char x86_64;
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 	const insn_byte_t *kaddr;	/* kernel address of insn to analyze */
56*4882a593Smuzhiyun 	const insn_byte_t *end_kaddr;	/* kernel address of last insn in buffer */
57*4882a593Smuzhiyun 	const insn_byte_t *next_byte;
58*4882a593Smuzhiyun };
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #define MAX_INSN_SIZE	15
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun #define X86_MODRM_MOD(modrm) (((modrm) & 0xc0) >> 6)
63*4882a593Smuzhiyun #define X86_MODRM_REG(modrm) (((modrm) & 0x38) >> 3)
64*4882a593Smuzhiyun #define X86_MODRM_RM(modrm) ((modrm) & 0x07)
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun #define X86_SIB_SCALE(sib) (((sib) & 0xc0) >> 6)
67*4882a593Smuzhiyun #define X86_SIB_INDEX(sib) (((sib) & 0x38) >> 3)
68*4882a593Smuzhiyun #define X86_SIB_BASE(sib) ((sib) & 0x07)
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun #define X86_REX_W(rex) ((rex) & 8)
71*4882a593Smuzhiyun #define X86_REX_R(rex) ((rex) & 4)
72*4882a593Smuzhiyun #define X86_REX_X(rex) ((rex) & 2)
73*4882a593Smuzhiyun #define X86_REX_B(rex) ((rex) & 1)
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun /* VEX bit flags  */
76*4882a593Smuzhiyun #define X86_VEX_W(vex)	((vex) & 0x80)	/* VEX3 Byte2 */
77*4882a593Smuzhiyun #define X86_VEX_R(vex)	((vex) & 0x80)	/* VEX2/3 Byte1 */
78*4882a593Smuzhiyun #define X86_VEX_X(vex)	((vex) & 0x40)	/* VEX3 Byte1 */
79*4882a593Smuzhiyun #define X86_VEX_B(vex)	((vex) & 0x20)	/* VEX3 Byte1 */
80*4882a593Smuzhiyun #define X86_VEX_L(vex)	((vex) & 0x04)	/* VEX3 Byte2, VEX2 Byte1 */
81*4882a593Smuzhiyun /* VEX bit fields */
82*4882a593Smuzhiyun #define X86_EVEX_M(vex)	((vex) & 0x03)		/* EVEX Byte1 */
83*4882a593Smuzhiyun #define X86_VEX3_M(vex)	((vex) & 0x1f)		/* VEX3 Byte1 */
84*4882a593Smuzhiyun #define X86_VEX2_M	1			/* VEX2.M always 1 */
85*4882a593Smuzhiyun #define X86_VEX_V(vex)	(((vex) & 0x78) >> 3)	/* VEX3 Byte2, VEX2 Byte1 */
86*4882a593Smuzhiyun #define X86_VEX_P(vex)	((vex) & 0x03)		/* VEX3 Byte2, VEX2 Byte1 */
87*4882a593Smuzhiyun #define X86_VEX_M_MAX	0x1f			/* VEX3.M Maximum value */
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun extern void insn_init(struct insn *insn, const void *kaddr, int buf_len, int x86_64);
90*4882a593Smuzhiyun extern int insn_get_prefixes(struct insn *insn);
91*4882a593Smuzhiyun extern int insn_get_opcode(struct insn *insn);
92*4882a593Smuzhiyun extern int insn_get_modrm(struct insn *insn);
93*4882a593Smuzhiyun extern int insn_get_sib(struct insn *insn);
94*4882a593Smuzhiyun extern int insn_get_displacement(struct insn *insn);
95*4882a593Smuzhiyun extern int insn_get_immediate(struct insn *insn);
96*4882a593Smuzhiyun extern int insn_get_length(struct insn *insn);
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun enum insn_mode {
99*4882a593Smuzhiyun 	INSN_MODE_32,
100*4882a593Smuzhiyun 	INSN_MODE_64,
101*4882a593Smuzhiyun 	/* Mode is determined by the current kernel build. */
102*4882a593Smuzhiyun 	INSN_MODE_KERN,
103*4882a593Smuzhiyun 	INSN_NUM_MODES,
104*4882a593Smuzhiyun };
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun extern int insn_decode(struct insn *insn, const void *kaddr, int buf_len, enum insn_mode m);
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun #define insn_decode_kernel(_insn, _ptr) insn_decode((_insn), (_ptr), MAX_INSN_SIZE, INSN_MODE_KERN)
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun /* Attribute will be determined after getting ModRM (for opcode groups) */
insn_get_attribute(struct insn * insn)111*4882a593Smuzhiyun static inline void insn_get_attribute(struct insn *insn)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun 	insn_get_modrm(insn);
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun /* Instruction uses RIP-relative addressing */
117*4882a593Smuzhiyun extern int insn_rip_relative(struct insn *insn);
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun /* Init insn for kernel text */
kernel_insn_init(struct insn * insn,const void * kaddr,int buf_len)120*4882a593Smuzhiyun static inline void kernel_insn_init(struct insn *insn,
121*4882a593Smuzhiyun 				    const void *kaddr, int buf_len)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun #ifdef CONFIG_X86_64
124*4882a593Smuzhiyun 	insn_init(insn, kaddr, buf_len, 1);
125*4882a593Smuzhiyun #else /* CONFIG_X86_32 */
126*4882a593Smuzhiyun 	insn_init(insn, kaddr, buf_len, 0);
127*4882a593Smuzhiyun #endif
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun 
insn_is_avx(struct insn * insn)130*4882a593Smuzhiyun static inline int insn_is_avx(struct insn *insn)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun 	if (!insn->prefixes.got)
133*4882a593Smuzhiyun 		insn_get_prefixes(insn);
134*4882a593Smuzhiyun 	return (insn->vex_prefix.value != 0);
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun 
insn_is_evex(struct insn * insn)137*4882a593Smuzhiyun static inline int insn_is_evex(struct insn *insn)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun 	if (!insn->prefixes.got)
140*4882a593Smuzhiyun 		insn_get_prefixes(insn);
141*4882a593Smuzhiyun 	return (insn->vex_prefix.nbytes == 4);
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun 
insn_has_emulate_prefix(struct insn * insn)144*4882a593Smuzhiyun static inline int insn_has_emulate_prefix(struct insn *insn)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun 	return !!insn->emulate_prefix_size;
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun /* Ensure this instruction is decoded completely */
insn_complete(struct insn * insn)150*4882a593Smuzhiyun static inline int insn_complete(struct insn *insn)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun 	return insn->opcode.got && insn->modrm.got && insn->sib.got &&
153*4882a593Smuzhiyun 		insn->displacement.got && insn->immediate.got;
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun 
insn_vex_m_bits(struct insn * insn)156*4882a593Smuzhiyun static inline insn_byte_t insn_vex_m_bits(struct insn *insn)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun 	if (insn->vex_prefix.nbytes == 2)	/* 2 bytes VEX */
159*4882a593Smuzhiyun 		return X86_VEX2_M;
160*4882a593Smuzhiyun 	else if (insn->vex_prefix.nbytes == 3)	/* 3 bytes VEX */
161*4882a593Smuzhiyun 		return X86_VEX3_M(insn->vex_prefix.bytes[1]);
162*4882a593Smuzhiyun 	else					/* EVEX */
163*4882a593Smuzhiyun 		return X86_EVEX_M(insn->vex_prefix.bytes[1]);
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun 
insn_vex_p_bits(struct insn * insn)166*4882a593Smuzhiyun static inline insn_byte_t insn_vex_p_bits(struct insn *insn)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun 	if (insn->vex_prefix.nbytes == 2)	/* 2 bytes VEX */
169*4882a593Smuzhiyun 		return X86_VEX_P(insn->vex_prefix.bytes[1]);
170*4882a593Smuzhiyun 	else
171*4882a593Smuzhiyun 		return X86_VEX_P(insn->vex_prefix.bytes[2]);
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun /* Get the last prefix id from last prefix or VEX prefix */
insn_last_prefix_id(struct insn * insn)175*4882a593Smuzhiyun static inline int insn_last_prefix_id(struct insn *insn)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun 	if (insn_is_avx(insn))
178*4882a593Smuzhiyun 		return insn_vex_p_bits(insn);	/* VEX_p is a SIMD prefix id */
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	if (insn->prefixes.bytes[3])
181*4882a593Smuzhiyun 		return inat_get_last_prefix_id(insn->prefixes.bytes[3]);
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	return 0;
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun /* Offset of each field from kaddr */
insn_offset_rex_prefix(struct insn * insn)187*4882a593Smuzhiyun static inline int insn_offset_rex_prefix(struct insn *insn)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun 	return insn->prefixes.nbytes;
190*4882a593Smuzhiyun }
insn_offset_vex_prefix(struct insn * insn)191*4882a593Smuzhiyun static inline int insn_offset_vex_prefix(struct insn *insn)
192*4882a593Smuzhiyun {
193*4882a593Smuzhiyun 	return insn_offset_rex_prefix(insn) + insn->rex_prefix.nbytes;
194*4882a593Smuzhiyun }
insn_offset_opcode(struct insn * insn)195*4882a593Smuzhiyun static inline int insn_offset_opcode(struct insn *insn)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun 	return insn_offset_vex_prefix(insn) + insn->vex_prefix.nbytes;
198*4882a593Smuzhiyun }
insn_offset_modrm(struct insn * insn)199*4882a593Smuzhiyun static inline int insn_offset_modrm(struct insn *insn)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun 	return insn_offset_opcode(insn) + insn->opcode.nbytes;
202*4882a593Smuzhiyun }
insn_offset_sib(struct insn * insn)203*4882a593Smuzhiyun static inline int insn_offset_sib(struct insn *insn)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun 	return insn_offset_modrm(insn) + insn->modrm.nbytes;
206*4882a593Smuzhiyun }
insn_offset_displacement(struct insn * insn)207*4882a593Smuzhiyun static inline int insn_offset_displacement(struct insn *insn)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun 	return insn_offset_sib(insn) + insn->sib.nbytes;
210*4882a593Smuzhiyun }
insn_offset_immediate(struct insn * insn)211*4882a593Smuzhiyun static inline int insn_offset_immediate(struct insn *insn)
212*4882a593Smuzhiyun {
213*4882a593Smuzhiyun 	return insn_offset_displacement(insn) + insn->displacement.nbytes;
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun /**
217*4882a593Smuzhiyun  * for_each_insn_prefix() -- Iterate prefixes in the instruction
218*4882a593Smuzhiyun  * @insn: Pointer to struct insn.
219*4882a593Smuzhiyun  * @idx:  Index storage.
220*4882a593Smuzhiyun  * @prefix: Prefix byte.
221*4882a593Smuzhiyun  *
222*4882a593Smuzhiyun  * Iterate prefix bytes of given @insn. Each prefix byte is stored in @prefix
223*4882a593Smuzhiyun  * and the index is stored in @idx (note that this @idx is just for a cursor,
224*4882a593Smuzhiyun  * do not change it.)
225*4882a593Smuzhiyun  * Since prefixes.nbytes can be bigger than 4 if some prefixes
226*4882a593Smuzhiyun  * are repeated, it cannot be used for looping over the prefixes.
227*4882a593Smuzhiyun  */
228*4882a593Smuzhiyun #define for_each_insn_prefix(insn, idx, prefix)	\
229*4882a593Smuzhiyun 	for (idx = 0; idx < ARRAY_SIZE(insn->prefixes.bytes) && (prefix = insn->prefixes.bytes[idx]) != 0; idx++)
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun #define POP_SS_OPCODE 0x1f
232*4882a593Smuzhiyun #define MOV_SREG_OPCODE 0x8e
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun /*
235*4882a593Smuzhiyun  * Intel SDM Vol.3A 6.8.3 states;
236*4882a593Smuzhiyun  * "Any single-step trap that would be delivered following the MOV to SS
237*4882a593Smuzhiyun  * instruction or POP to SS instruction (because EFLAGS.TF is 1) is
238*4882a593Smuzhiyun  * suppressed."
239*4882a593Smuzhiyun  * This function returns true if @insn is MOV SS or POP SS. On these
240*4882a593Smuzhiyun  * instructions, single stepping is suppressed.
241*4882a593Smuzhiyun  */
insn_masking_exception(struct insn * insn)242*4882a593Smuzhiyun static inline int insn_masking_exception(struct insn *insn)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun 	return insn->opcode.bytes[0] == POP_SS_OPCODE ||
245*4882a593Smuzhiyun 		(insn->opcode.bytes[0] == MOV_SREG_OPCODE &&
246*4882a593Smuzhiyun 		 X86_MODRM_REG(insn->modrm.bytes[0]) == 2);
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun #endif /* _ASM_X86_INSN_H */
250