xref: /OK3568_Linux_fs/kernel/arch/x86/include/asm/hyperv-tlfs.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun 
3*4882a593Smuzhiyun /*
4*4882a593Smuzhiyun  * This file contains definitions from Hyper-V Hypervisor Top-Level Functional
5*4882a593Smuzhiyun  * Specification (TLFS):
6*4882a593Smuzhiyun  * https://docs.microsoft.com/en-us/virtualization/hyper-v-on-windows/reference/tlfs
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #ifndef _ASM_X86_HYPERV_TLFS_H
10*4882a593Smuzhiyun #define _ASM_X86_HYPERV_TLFS_H
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/types.h>
13*4882a593Smuzhiyun #include <asm/page.h>
14*4882a593Smuzhiyun /*
15*4882a593Smuzhiyun  * The below CPUID leaves are present if VersionAndFeatures.HypervisorPresent
16*4882a593Smuzhiyun  * is set by CPUID(HvCpuIdFunctionVersionAndFeatures).
17*4882a593Smuzhiyun  */
18*4882a593Smuzhiyun #define HYPERV_CPUID_VENDOR_AND_MAX_FUNCTIONS	0x40000000
19*4882a593Smuzhiyun #define HYPERV_CPUID_INTERFACE			0x40000001
20*4882a593Smuzhiyun #define HYPERV_CPUID_VERSION			0x40000002
21*4882a593Smuzhiyun #define HYPERV_CPUID_FEATURES			0x40000003
22*4882a593Smuzhiyun #define HYPERV_CPUID_ENLIGHTMENT_INFO		0x40000004
23*4882a593Smuzhiyun #define HYPERV_CPUID_IMPLEMENT_LIMITS		0x40000005
24*4882a593Smuzhiyun #define HYPERV_CPUID_NESTED_FEATURES		0x4000000A
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define HYPERV_HYPERVISOR_PRESENT_BIT		0x80000000
27*4882a593Smuzhiyun #define HYPERV_CPUID_MIN			0x40000005
28*4882a593Smuzhiyun #define HYPERV_CPUID_MAX			0x4000ffff
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun /*
31*4882a593Smuzhiyun  * Group D Features.  The bit assignments are custom to each architecture.
32*4882a593Smuzhiyun  * On x86/x64 these are HYPERV_CPUID_FEATURES.EDX bits.
33*4882a593Smuzhiyun  */
34*4882a593Smuzhiyun /* The MWAIT instruction is available (per section MONITOR / MWAIT) */
35*4882a593Smuzhiyun #define HV_X64_MWAIT_AVAILABLE				BIT(0)
36*4882a593Smuzhiyun /* Guest debugging support is available */
37*4882a593Smuzhiyun #define HV_X64_GUEST_DEBUGGING_AVAILABLE		BIT(1)
38*4882a593Smuzhiyun /* Performance Monitor support is available*/
39*4882a593Smuzhiyun #define HV_X64_PERF_MONITOR_AVAILABLE			BIT(2)
40*4882a593Smuzhiyun /* Support for physical CPU dynamic partitioning events is available*/
41*4882a593Smuzhiyun #define HV_X64_CPU_DYNAMIC_PARTITIONING_AVAILABLE	BIT(3)
42*4882a593Smuzhiyun /*
43*4882a593Smuzhiyun  * Support for passing hypercall input parameter block via XMM
44*4882a593Smuzhiyun  * registers is available
45*4882a593Smuzhiyun  */
46*4882a593Smuzhiyun #define HV_X64_HYPERCALL_PARAMS_XMM_AVAILABLE		BIT(4)
47*4882a593Smuzhiyun /* Support for a virtual guest idle state is available */
48*4882a593Smuzhiyun #define HV_X64_GUEST_IDLE_STATE_AVAILABLE		BIT(5)
49*4882a593Smuzhiyun /* Frequency MSRs available */
50*4882a593Smuzhiyun #define HV_FEATURE_FREQUENCY_MSRS_AVAILABLE		BIT(8)
51*4882a593Smuzhiyun /* Crash MSR available */
52*4882a593Smuzhiyun #define HV_FEATURE_GUEST_CRASH_MSR_AVAILABLE		BIT(10)
53*4882a593Smuzhiyun /* Support for debug MSRs available */
54*4882a593Smuzhiyun #define HV_FEATURE_DEBUG_MSRS_AVAILABLE			BIT(11)
55*4882a593Smuzhiyun /* stimer Direct Mode is available */
56*4882a593Smuzhiyun #define HV_STIMER_DIRECT_MODE_AVAILABLE			BIT(19)
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun /*
59*4882a593Smuzhiyun  * Implementation recommendations. Indicates which behaviors the hypervisor
60*4882a593Smuzhiyun  * recommends the OS implement for optimal performance.
61*4882a593Smuzhiyun  * These are HYPERV_CPUID_ENLIGHTMENT_INFO.EAX bits.
62*4882a593Smuzhiyun  */
63*4882a593Smuzhiyun /*
64*4882a593Smuzhiyun  * Recommend using hypercall for address space switches rather
65*4882a593Smuzhiyun  * than MOV to CR3 instruction
66*4882a593Smuzhiyun  */
67*4882a593Smuzhiyun #define HV_X64_AS_SWITCH_RECOMMENDED			BIT(0)
68*4882a593Smuzhiyun /* Recommend using hypercall for local TLB flushes rather
69*4882a593Smuzhiyun  * than INVLPG or MOV to CR3 instructions */
70*4882a593Smuzhiyun #define HV_X64_LOCAL_TLB_FLUSH_RECOMMENDED		BIT(1)
71*4882a593Smuzhiyun /*
72*4882a593Smuzhiyun  * Recommend using hypercall for remote TLB flushes rather
73*4882a593Smuzhiyun  * than inter-processor interrupts
74*4882a593Smuzhiyun  */
75*4882a593Smuzhiyun #define HV_X64_REMOTE_TLB_FLUSH_RECOMMENDED		BIT(2)
76*4882a593Smuzhiyun /*
77*4882a593Smuzhiyun  * Recommend using MSRs for accessing APIC registers
78*4882a593Smuzhiyun  * EOI, ICR and TPR rather than their memory-mapped counterparts
79*4882a593Smuzhiyun  */
80*4882a593Smuzhiyun #define HV_X64_APIC_ACCESS_RECOMMENDED			BIT(3)
81*4882a593Smuzhiyun /* Recommend using the hypervisor-provided MSR to initiate a system RESET */
82*4882a593Smuzhiyun #define HV_X64_SYSTEM_RESET_RECOMMENDED			BIT(4)
83*4882a593Smuzhiyun /*
84*4882a593Smuzhiyun  * Recommend using relaxed timing for this partition. If used,
85*4882a593Smuzhiyun  * the VM should disable any watchdog timeouts that rely on the
86*4882a593Smuzhiyun  * timely delivery of external interrupts
87*4882a593Smuzhiyun  */
88*4882a593Smuzhiyun #define HV_X64_RELAXED_TIMING_RECOMMENDED		BIT(5)
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun /*
91*4882a593Smuzhiyun  * Recommend not using Auto End-Of-Interrupt feature
92*4882a593Smuzhiyun  */
93*4882a593Smuzhiyun #define HV_DEPRECATING_AEOI_RECOMMENDED			BIT(9)
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun /*
96*4882a593Smuzhiyun  * Recommend using cluster IPI hypercalls.
97*4882a593Smuzhiyun  */
98*4882a593Smuzhiyun #define HV_X64_CLUSTER_IPI_RECOMMENDED			BIT(10)
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun /* Recommend using the newer ExProcessorMasks interface */
101*4882a593Smuzhiyun #define HV_X64_EX_PROCESSOR_MASKS_RECOMMENDED		BIT(11)
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun /* Recommend using enlightened VMCS */
104*4882a593Smuzhiyun #define HV_X64_ENLIGHTENED_VMCS_RECOMMENDED		BIT(14)
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun /*
107*4882a593Smuzhiyun  * Virtual processor will never share a physical core with another virtual
108*4882a593Smuzhiyun  * processor, except for virtual processors that are reported as sibling SMT
109*4882a593Smuzhiyun  * threads.
110*4882a593Smuzhiyun  */
111*4882a593Smuzhiyun #define HV_X64_NO_NONARCH_CORESHARING			BIT(18)
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun /* Nested features. These are HYPERV_CPUID_NESTED_FEATURES.EAX bits. */
114*4882a593Smuzhiyun #define HV_X64_NESTED_DIRECT_FLUSH			BIT(17)
115*4882a593Smuzhiyun #define HV_X64_NESTED_GUEST_MAPPING_FLUSH		BIT(18)
116*4882a593Smuzhiyun #define HV_X64_NESTED_MSR_BITMAP			BIT(19)
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun /* Hyper-V specific model specific registers (MSRs) */
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun /* MSR used to identify the guest OS. */
121*4882a593Smuzhiyun #define HV_X64_MSR_GUEST_OS_ID			0x40000000
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun /* MSR used to setup pages used to communicate with the hypervisor. */
124*4882a593Smuzhiyun #define HV_X64_MSR_HYPERCALL			0x40000001
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun /* MSR used to provide vcpu index */
127*4882a593Smuzhiyun #define HV_X64_MSR_VP_INDEX			0x40000002
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun /* MSR used to reset the guest OS. */
130*4882a593Smuzhiyun #define HV_X64_MSR_RESET			0x40000003
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun /* MSR used to provide vcpu runtime in 100ns units */
133*4882a593Smuzhiyun #define HV_X64_MSR_VP_RUNTIME			0x40000010
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun /* MSR used to read the per-partition time reference counter */
136*4882a593Smuzhiyun #define HV_X64_MSR_TIME_REF_COUNT		0x40000020
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun /* A partition's reference time stamp counter (TSC) page */
139*4882a593Smuzhiyun #define HV_X64_MSR_REFERENCE_TSC		0x40000021
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun /* MSR used to retrieve the TSC frequency */
142*4882a593Smuzhiyun #define HV_X64_MSR_TSC_FREQUENCY		0x40000022
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun /* MSR used to retrieve the local APIC timer frequency */
145*4882a593Smuzhiyun #define HV_X64_MSR_APIC_FREQUENCY		0x40000023
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun /* Define the virtual APIC registers */
148*4882a593Smuzhiyun #define HV_X64_MSR_EOI				0x40000070
149*4882a593Smuzhiyun #define HV_X64_MSR_ICR				0x40000071
150*4882a593Smuzhiyun #define HV_X64_MSR_TPR				0x40000072
151*4882a593Smuzhiyun #define HV_X64_MSR_VP_ASSIST_PAGE		0x40000073
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun /* Define synthetic interrupt controller model specific registers. */
154*4882a593Smuzhiyun #define HV_X64_MSR_SCONTROL			0x40000080
155*4882a593Smuzhiyun #define HV_X64_MSR_SVERSION			0x40000081
156*4882a593Smuzhiyun #define HV_X64_MSR_SIEFP			0x40000082
157*4882a593Smuzhiyun #define HV_X64_MSR_SIMP				0x40000083
158*4882a593Smuzhiyun #define HV_X64_MSR_EOM				0x40000084
159*4882a593Smuzhiyun #define HV_X64_MSR_SINT0			0x40000090
160*4882a593Smuzhiyun #define HV_X64_MSR_SINT1			0x40000091
161*4882a593Smuzhiyun #define HV_X64_MSR_SINT2			0x40000092
162*4882a593Smuzhiyun #define HV_X64_MSR_SINT3			0x40000093
163*4882a593Smuzhiyun #define HV_X64_MSR_SINT4			0x40000094
164*4882a593Smuzhiyun #define HV_X64_MSR_SINT5			0x40000095
165*4882a593Smuzhiyun #define HV_X64_MSR_SINT6			0x40000096
166*4882a593Smuzhiyun #define HV_X64_MSR_SINT7			0x40000097
167*4882a593Smuzhiyun #define HV_X64_MSR_SINT8			0x40000098
168*4882a593Smuzhiyun #define HV_X64_MSR_SINT9			0x40000099
169*4882a593Smuzhiyun #define HV_X64_MSR_SINT10			0x4000009A
170*4882a593Smuzhiyun #define HV_X64_MSR_SINT11			0x4000009B
171*4882a593Smuzhiyun #define HV_X64_MSR_SINT12			0x4000009C
172*4882a593Smuzhiyun #define HV_X64_MSR_SINT13			0x4000009D
173*4882a593Smuzhiyun #define HV_X64_MSR_SINT14			0x4000009E
174*4882a593Smuzhiyun #define HV_X64_MSR_SINT15			0x4000009F
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun /*
177*4882a593Smuzhiyun  * Synthetic Timer MSRs. Four timers per vcpu.
178*4882a593Smuzhiyun  */
179*4882a593Smuzhiyun #define HV_X64_MSR_STIMER0_CONFIG		0x400000B0
180*4882a593Smuzhiyun #define HV_X64_MSR_STIMER0_COUNT		0x400000B1
181*4882a593Smuzhiyun #define HV_X64_MSR_STIMER1_CONFIG		0x400000B2
182*4882a593Smuzhiyun #define HV_X64_MSR_STIMER1_COUNT		0x400000B3
183*4882a593Smuzhiyun #define HV_X64_MSR_STIMER2_CONFIG		0x400000B4
184*4882a593Smuzhiyun #define HV_X64_MSR_STIMER2_COUNT		0x400000B5
185*4882a593Smuzhiyun #define HV_X64_MSR_STIMER3_CONFIG		0x400000B6
186*4882a593Smuzhiyun #define HV_X64_MSR_STIMER3_COUNT		0x400000B7
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun /* Hyper-V guest idle MSR */
189*4882a593Smuzhiyun #define HV_X64_MSR_GUEST_IDLE			0x400000F0
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun /* Hyper-V guest crash notification MSR's */
192*4882a593Smuzhiyun #define HV_X64_MSR_CRASH_P0			0x40000100
193*4882a593Smuzhiyun #define HV_X64_MSR_CRASH_P1			0x40000101
194*4882a593Smuzhiyun #define HV_X64_MSR_CRASH_P2			0x40000102
195*4882a593Smuzhiyun #define HV_X64_MSR_CRASH_P3			0x40000103
196*4882a593Smuzhiyun #define HV_X64_MSR_CRASH_P4			0x40000104
197*4882a593Smuzhiyun #define HV_X64_MSR_CRASH_CTL			0x40000105
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun /* TSC emulation after migration */
200*4882a593Smuzhiyun #define HV_X64_MSR_REENLIGHTENMENT_CONTROL	0x40000106
201*4882a593Smuzhiyun #define HV_X64_MSR_TSC_EMULATION_CONTROL	0x40000107
202*4882a593Smuzhiyun #define HV_X64_MSR_TSC_EMULATION_STATUS		0x40000108
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun /* TSC invariant control */
205*4882a593Smuzhiyun #define HV_X64_MSR_TSC_INVARIANT_CONTROL	0x40000118
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun /*
208*4882a593Smuzhiyun  * Declare the MSR used to setup pages used to communicate with the hypervisor.
209*4882a593Smuzhiyun  */
210*4882a593Smuzhiyun union hv_x64_msr_hypercall_contents {
211*4882a593Smuzhiyun 	u64 as_uint64;
212*4882a593Smuzhiyun 	struct {
213*4882a593Smuzhiyun 		u64 enable:1;
214*4882a593Smuzhiyun 		u64 reserved:11;
215*4882a593Smuzhiyun 		u64 guest_physical_address:52;
216*4882a593Smuzhiyun 	} __packed;
217*4882a593Smuzhiyun };
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun struct hv_reenlightenment_control {
220*4882a593Smuzhiyun 	__u64 vector:8;
221*4882a593Smuzhiyun 	__u64 reserved1:8;
222*4882a593Smuzhiyun 	__u64 enabled:1;
223*4882a593Smuzhiyun 	__u64 reserved2:15;
224*4882a593Smuzhiyun 	__u64 target_vp:32;
225*4882a593Smuzhiyun }  __packed;
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun struct hv_tsc_emulation_control {
228*4882a593Smuzhiyun 	__u64 enabled:1;
229*4882a593Smuzhiyun 	__u64 reserved:63;
230*4882a593Smuzhiyun } __packed;
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun struct hv_tsc_emulation_status {
233*4882a593Smuzhiyun 	__u64 inprogress:1;
234*4882a593Smuzhiyun 	__u64 reserved:63;
235*4882a593Smuzhiyun } __packed;
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun #define HV_X64_MSR_HYPERCALL_ENABLE		0x00000001
238*4882a593Smuzhiyun #define HV_X64_MSR_HYPERCALL_PAGE_ADDRESS_SHIFT	12
239*4882a593Smuzhiyun #define HV_X64_MSR_HYPERCALL_PAGE_ADDRESS_MASK	\
240*4882a593Smuzhiyun 		(~((1ull << HV_X64_MSR_HYPERCALL_PAGE_ADDRESS_SHIFT) - 1))
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun #define HV_X64_MSR_CRASH_PARAMS		\
243*4882a593Smuzhiyun 		(1 + (HV_X64_MSR_CRASH_P4 - HV_X64_MSR_CRASH_P0))
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun #define HV_IPI_LOW_VECTOR	0x10
246*4882a593Smuzhiyun #define HV_IPI_HIGH_VECTOR	0xff
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun #define HV_X64_MSR_VP_ASSIST_PAGE_ENABLE	0x00000001
249*4882a593Smuzhiyun #define HV_X64_MSR_VP_ASSIST_PAGE_ADDRESS_SHIFT	12
250*4882a593Smuzhiyun #define HV_X64_MSR_VP_ASSIST_PAGE_ADDRESS_MASK	\
251*4882a593Smuzhiyun 		(~((1ull << HV_X64_MSR_VP_ASSIST_PAGE_ADDRESS_SHIFT) - 1))
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun /* Hyper-V Enlightened VMCS version mask in nested features CPUID */
254*4882a593Smuzhiyun #define HV_X64_ENLIGHTENED_VMCS_VERSION		0xff
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun #define HV_X64_MSR_TSC_REFERENCE_ENABLE		0x00000001
257*4882a593Smuzhiyun #define HV_X64_MSR_TSC_REFERENCE_ADDRESS_SHIFT	12
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun /* Define hypervisor message types. */
261*4882a593Smuzhiyun enum hv_message_type {
262*4882a593Smuzhiyun 	HVMSG_NONE			= 0x00000000,
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	/* Memory access messages. */
265*4882a593Smuzhiyun 	HVMSG_UNMAPPED_GPA		= 0x80000000,
266*4882a593Smuzhiyun 	HVMSG_GPA_INTERCEPT		= 0x80000001,
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	/* Timer notification messages. */
269*4882a593Smuzhiyun 	HVMSG_TIMER_EXPIRED		= 0x80000010,
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	/* Error messages. */
272*4882a593Smuzhiyun 	HVMSG_INVALID_VP_REGISTER_VALUE	= 0x80000020,
273*4882a593Smuzhiyun 	HVMSG_UNRECOVERABLE_EXCEPTION	= 0x80000021,
274*4882a593Smuzhiyun 	HVMSG_UNSUPPORTED_FEATURE	= 0x80000022,
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	/* Trace buffer complete messages. */
277*4882a593Smuzhiyun 	HVMSG_EVENTLOG_BUFFERCOMPLETE	= 0x80000040,
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	/* Platform-specific processor intercept messages. */
280*4882a593Smuzhiyun 	HVMSG_X64_IOPORT_INTERCEPT	= 0x80010000,
281*4882a593Smuzhiyun 	HVMSG_X64_MSR_INTERCEPT		= 0x80010001,
282*4882a593Smuzhiyun 	HVMSG_X64_CPUID_INTERCEPT	= 0x80010002,
283*4882a593Smuzhiyun 	HVMSG_X64_EXCEPTION_INTERCEPT	= 0x80010003,
284*4882a593Smuzhiyun 	HVMSG_X64_APIC_EOI		= 0x80010004,
285*4882a593Smuzhiyun 	HVMSG_X64_LEGACY_FP_ERROR	= 0x80010005
286*4882a593Smuzhiyun };
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun struct hv_nested_enlightenments_control {
289*4882a593Smuzhiyun 	struct {
290*4882a593Smuzhiyun 		__u32 directhypercall:1;
291*4882a593Smuzhiyun 		__u32 reserved:31;
292*4882a593Smuzhiyun 	} features;
293*4882a593Smuzhiyun 	struct {
294*4882a593Smuzhiyun 		__u32 reserved;
295*4882a593Smuzhiyun 	} hypercallControls;
296*4882a593Smuzhiyun } __packed;
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun /* Define virtual processor assist page structure. */
299*4882a593Smuzhiyun struct hv_vp_assist_page {
300*4882a593Smuzhiyun 	__u32 apic_assist;
301*4882a593Smuzhiyun 	__u32 reserved1;
302*4882a593Smuzhiyun 	__u64 vtl_control[3];
303*4882a593Smuzhiyun 	struct hv_nested_enlightenments_control nested_control;
304*4882a593Smuzhiyun 	__u8 enlighten_vmentry;
305*4882a593Smuzhiyun 	__u8 reserved2[7];
306*4882a593Smuzhiyun 	__u64 current_nested_vmcs;
307*4882a593Smuzhiyun } __packed;
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun struct hv_enlightened_vmcs {
310*4882a593Smuzhiyun 	u32 revision_id;
311*4882a593Smuzhiyun 	u32 abort;
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	u16 host_es_selector;
314*4882a593Smuzhiyun 	u16 host_cs_selector;
315*4882a593Smuzhiyun 	u16 host_ss_selector;
316*4882a593Smuzhiyun 	u16 host_ds_selector;
317*4882a593Smuzhiyun 	u16 host_fs_selector;
318*4882a593Smuzhiyun 	u16 host_gs_selector;
319*4882a593Smuzhiyun 	u16 host_tr_selector;
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	u16 padding16_1;
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	u64 host_ia32_pat;
324*4882a593Smuzhiyun 	u64 host_ia32_efer;
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	u64 host_cr0;
327*4882a593Smuzhiyun 	u64 host_cr3;
328*4882a593Smuzhiyun 	u64 host_cr4;
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	u64 host_ia32_sysenter_esp;
331*4882a593Smuzhiyun 	u64 host_ia32_sysenter_eip;
332*4882a593Smuzhiyun 	u64 host_rip;
333*4882a593Smuzhiyun 	u32 host_ia32_sysenter_cs;
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	u32 pin_based_vm_exec_control;
336*4882a593Smuzhiyun 	u32 vm_exit_controls;
337*4882a593Smuzhiyun 	u32 secondary_vm_exec_control;
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	u64 io_bitmap_a;
340*4882a593Smuzhiyun 	u64 io_bitmap_b;
341*4882a593Smuzhiyun 	u64 msr_bitmap;
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	u16 guest_es_selector;
344*4882a593Smuzhiyun 	u16 guest_cs_selector;
345*4882a593Smuzhiyun 	u16 guest_ss_selector;
346*4882a593Smuzhiyun 	u16 guest_ds_selector;
347*4882a593Smuzhiyun 	u16 guest_fs_selector;
348*4882a593Smuzhiyun 	u16 guest_gs_selector;
349*4882a593Smuzhiyun 	u16 guest_ldtr_selector;
350*4882a593Smuzhiyun 	u16 guest_tr_selector;
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	u32 guest_es_limit;
353*4882a593Smuzhiyun 	u32 guest_cs_limit;
354*4882a593Smuzhiyun 	u32 guest_ss_limit;
355*4882a593Smuzhiyun 	u32 guest_ds_limit;
356*4882a593Smuzhiyun 	u32 guest_fs_limit;
357*4882a593Smuzhiyun 	u32 guest_gs_limit;
358*4882a593Smuzhiyun 	u32 guest_ldtr_limit;
359*4882a593Smuzhiyun 	u32 guest_tr_limit;
360*4882a593Smuzhiyun 	u32 guest_gdtr_limit;
361*4882a593Smuzhiyun 	u32 guest_idtr_limit;
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	u32 guest_es_ar_bytes;
364*4882a593Smuzhiyun 	u32 guest_cs_ar_bytes;
365*4882a593Smuzhiyun 	u32 guest_ss_ar_bytes;
366*4882a593Smuzhiyun 	u32 guest_ds_ar_bytes;
367*4882a593Smuzhiyun 	u32 guest_fs_ar_bytes;
368*4882a593Smuzhiyun 	u32 guest_gs_ar_bytes;
369*4882a593Smuzhiyun 	u32 guest_ldtr_ar_bytes;
370*4882a593Smuzhiyun 	u32 guest_tr_ar_bytes;
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	u64 guest_es_base;
373*4882a593Smuzhiyun 	u64 guest_cs_base;
374*4882a593Smuzhiyun 	u64 guest_ss_base;
375*4882a593Smuzhiyun 	u64 guest_ds_base;
376*4882a593Smuzhiyun 	u64 guest_fs_base;
377*4882a593Smuzhiyun 	u64 guest_gs_base;
378*4882a593Smuzhiyun 	u64 guest_ldtr_base;
379*4882a593Smuzhiyun 	u64 guest_tr_base;
380*4882a593Smuzhiyun 	u64 guest_gdtr_base;
381*4882a593Smuzhiyun 	u64 guest_idtr_base;
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	u64 padding64_1[3];
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	u64 vm_exit_msr_store_addr;
386*4882a593Smuzhiyun 	u64 vm_exit_msr_load_addr;
387*4882a593Smuzhiyun 	u64 vm_entry_msr_load_addr;
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	u64 cr3_target_value0;
390*4882a593Smuzhiyun 	u64 cr3_target_value1;
391*4882a593Smuzhiyun 	u64 cr3_target_value2;
392*4882a593Smuzhiyun 	u64 cr3_target_value3;
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	u32 page_fault_error_code_mask;
395*4882a593Smuzhiyun 	u32 page_fault_error_code_match;
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	u32 cr3_target_count;
398*4882a593Smuzhiyun 	u32 vm_exit_msr_store_count;
399*4882a593Smuzhiyun 	u32 vm_exit_msr_load_count;
400*4882a593Smuzhiyun 	u32 vm_entry_msr_load_count;
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	u64 tsc_offset;
403*4882a593Smuzhiyun 	u64 virtual_apic_page_addr;
404*4882a593Smuzhiyun 	u64 vmcs_link_pointer;
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	u64 guest_ia32_debugctl;
407*4882a593Smuzhiyun 	u64 guest_ia32_pat;
408*4882a593Smuzhiyun 	u64 guest_ia32_efer;
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 	u64 guest_pdptr0;
411*4882a593Smuzhiyun 	u64 guest_pdptr1;
412*4882a593Smuzhiyun 	u64 guest_pdptr2;
413*4882a593Smuzhiyun 	u64 guest_pdptr3;
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	u64 guest_pending_dbg_exceptions;
416*4882a593Smuzhiyun 	u64 guest_sysenter_esp;
417*4882a593Smuzhiyun 	u64 guest_sysenter_eip;
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	u32 guest_activity_state;
420*4882a593Smuzhiyun 	u32 guest_sysenter_cs;
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 	u64 cr0_guest_host_mask;
423*4882a593Smuzhiyun 	u64 cr4_guest_host_mask;
424*4882a593Smuzhiyun 	u64 cr0_read_shadow;
425*4882a593Smuzhiyun 	u64 cr4_read_shadow;
426*4882a593Smuzhiyun 	u64 guest_cr0;
427*4882a593Smuzhiyun 	u64 guest_cr3;
428*4882a593Smuzhiyun 	u64 guest_cr4;
429*4882a593Smuzhiyun 	u64 guest_dr7;
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	u64 host_fs_base;
432*4882a593Smuzhiyun 	u64 host_gs_base;
433*4882a593Smuzhiyun 	u64 host_tr_base;
434*4882a593Smuzhiyun 	u64 host_gdtr_base;
435*4882a593Smuzhiyun 	u64 host_idtr_base;
436*4882a593Smuzhiyun 	u64 host_rsp;
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 	u64 ept_pointer;
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	u16 virtual_processor_id;
441*4882a593Smuzhiyun 	u16 padding16_2[3];
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	u64 padding64_2[5];
444*4882a593Smuzhiyun 	u64 guest_physical_address;
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	u32 vm_instruction_error;
447*4882a593Smuzhiyun 	u32 vm_exit_reason;
448*4882a593Smuzhiyun 	u32 vm_exit_intr_info;
449*4882a593Smuzhiyun 	u32 vm_exit_intr_error_code;
450*4882a593Smuzhiyun 	u32 idt_vectoring_info_field;
451*4882a593Smuzhiyun 	u32 idt_vectoring_error_code;
452*4882a593Smuzhiyun 	u32 vm_exit_instruction_len;
453*4882a593Smuzhiyun 	u32 vmx_instruction_info;
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 	u64 exit_qualification;
456*4882a593Smuzhiyun 	u64 exit_io_instruction_ecx;
457*4882a593Smuzhiyun 	u64 exit_io_instruction_esi;
458*4882a593Smuzhiyun 	u64 exit_io_instruction_edi;
459*4882a593Smuzhiyun 	u64 exit_io_instruction_eip;
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 	u64 guest_linear_address;
462*4882a593Smuzhiyun 	u64 guest_rsp;
463*4882a593Smuzhiyun 	u64 guest_rflags;
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	u32 guest_interruptibility_info;
466*4882a593Smuzhiyun 	u32 cpu_based_vm_exec_control;
467*4882a593Smuzhiyun 	u32 exception_bitmap;
468*4882a593Smuzhiyun 	u32 vm_entry_controls;
469*4882a593Smuzhiyun 	u32 vm_entry_intr_info_field;
470*4882a593Smuzhiyun 	u32 vm_entry_exception_error_code;
471*4882a593Smuzhiyun 	u32 vm_entry_instruction_len;
472*4882a593Smuzhiyun 	u32 tpr_threshold;
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 	u64 guest_rip;
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 	u32 hv_clean_fields;
477*4882a593Smuzhiyun 	u32 padding32_1;
478*4882a593Smuzhiyun 	u32 hv_synthetic_controls;
479*4882a593Smuzhiyun 	struct {
480*4882a593Smuzhiyun 		u32 nested_flush_hypercall:1;
481*4882a593Smuzhiyun 		u32 msr_bitmap:1;
482*4882a593Smuzhiyun 		u32 reserved:30;
483*4882a593Smuzhiyun 	}  __packed hv_enlightenments_control;
484*4882a593Smuzhiyun 	u32 hv_vp_id;
485*4882a593Smuzhiyun 	u32 padding32_2;
486*4882a593Smuzhiyun 	u64 hv_vm_id;
487*4882a593Smuzhiyun 	u64 partition_assist_page;
488*4882a593Smuzhiyun 	u64 padding64_4[4];
489*4882a593Smuzhiyun 	u64 guest_bndcfgs;
490*4882a593Smuzhiyun 	u64 padding64_5[7];
491*4882a593Smuzhiyun 	u64 xss_exit_bitmap;
492*4882a593Smuzhiyun 	u64 padding64_6[7];
493*4882a593Smuzhiyun } __packed;
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun #define HV_VMX_ENLIGHTENED_CLEAN_FIELD_NONE			0
496*4882a593Smuzhiyun #define HV_VMX_ENLIGHTENED_CLEAN_FIELD_IO_BITMAP		BIT(0)
497*4882a593Smuzhiyun #define HV_VMX_ENLIGHTENED_CLEAN_FIELD_MSR_BITMAP		BIT(1)
498*4882a593Smuzhiyun #define HV_VMX_ENLIGHTENED_CLEAN_FIELD_CONTROL_GRP2		BIT(2)
499*4882a593Smuzhiyun #define HV_VMX_ENLIGHTENED_CLEAN_FIELD_CONTROL_GRP1		BIT(3)
500*4882a593Smuzhiyun #define HV_VMX_ENLIGHTENED_CLEAN_FIELD_CONTROL_PROC		BIT(4)
501*4882a593Smuzhiyun #define HV_VMX_ENLIGHTENED_CLEAN_FIELD_CONTROL_EVENT		BIT(5)
502*4882a593Smuzhiyun #define HV_VMX_ENLIGHTENED_CLEAN_FIELD_CONTROL_ENTRY		BIT(6)
503*4882a593Smuzhiyun #define HV_VMX_ENLIGHTENED_CLEAN_FIELD_CONTROL_EXCPN		BIT(7)
504*4882a593Smuzhiyun #define HV_VMX_ENLIGHTENED_CLEAN_FIELD_CRDR			BIT(8)
505*4882a593Smuzhiyun #define HV_VMX_ENLIGHTENED_CLEAN_FIELD_CONTROL_XLAT		BIT(9)
506*4882a593Smuzhiyun #define HV_VMX_ENLIGHTENED_CLEAN_FIELD_GUEST_BASIC		BIT(10)
507*4882a593Smuzhiyun #define HV_VMX_ENLIGHTENED_CLEAN_FIELD_GUEST_GRP1		BIT(11)
508*4882a593Smuzhiyun #define HV_VMX_ENLIGHTENED_CLEAN_FIELD_GUEST_GRP2		BIT(12)
509*4882a593Smuzhiyun #define HV_VMX_ENLIGHTENED_CLEAN_FIELD_HOST_POINTER		BIT(13)
510*4882a593Smuzhiyun #define HV_VMX_ENLIGHTENED_CLEAN_FIELD_HOST_GRP1		BIT(14)
511*4882a593Smuzhiyun #define HV_VMX_ENLIGHTENED_CLEAN_FIELD_ENLIGHTENMENTSCONTROL	BIT(15)
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun #define HV_VMX_ENLIGHTENED_CLEAN_FIELD_ALL			0xFFFF
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun struct hv_partition_assist_pg {
516*4882a593Smuzhiyun 	u32 tlb_lock_count;
517*4882a593Smuzhiyun };
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun #include <asm-generic/hyperv-tlfs.h>
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun #endif
523