1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Support cstate residency counters
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2015, Intel Corp.
5*4882a593Smuzhiyun * Author: Kan Liang (kan.liang@intel.com)
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * This library is free software; you can redistribute it and/or
8*4882a593Smuzhiyun * modify it under the terms of the GNU Library General Public
9*4882a593Smuzhiyun * License as published by the Free Software Foundation; either
10*4882a593Smuzhiyun * version 2 of the License, or (at your option) any later version.
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * This library is distributed in the hope that it will be useful,
13*4882a593Smuzhiyun * but WITHOUT ANY WARRANTY; without even the implied warranty of
14*4882a593Smuzhiyun * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
15*4882a593Smuzhiyun * Library General Public License for more details.
16*4882a593Smuzhiyun *
17*4882a593Smuzhiyun */
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun /*
20*4882a593Smuzhiyun * This file export cstate related free running (read-only) counters
21*4882a593Smuzhiyun * for perf. These counters may be use simultaneously by other tools,
22*4882a593Smuzhiyun * such as turbostat. However, it still make sense to implement them
23*4882a593Smuzhiyun * in perf. Because we can conveniently collect them together with
24*4882a593Smuzhiyun * other events, and allow to use them from tools without special MSR
25*4882a593Smuzhiyun * access code.
26*4882a593Smuzhiyun *
27*4882a593Smuzhiyun * The events only support system-wide mode counting. There is no
28*4882a593Smuzhiyun * sampling support because it is not supported by the hardware.
29*4882a593Smuzhiyun *
30*4882a593Smuzhiyun * According to counters' scope and category, two PMUs are registered
31*4882a593Smuzhiyun * with the perf_event core subsystem.
32*4882a593Smuzhiyun * - 'cstate_core': The counter is available for each physical core.
33*4882a593Smuzhiyun * The counters include CORE_C*_RESIDENCY.
34*4882a593Smuzhiyun * - 'cstate_pkg': The counter is available for each physical package.
35*4882a593Smuzhiyun * The counters include PKG_C*_RESIDENCY.
36*4882a593Smuzhiyun *
37*4882a593Smuzhiyun * All of these counters are specified in the Intel® 64 and IA-32
38*4882a593Smuzhiyun * Architectures Software Developer.s Manual Vol3b.
39*4882a593Smuzhiyun *
40*4882a593Smuzhiyun * Model specific counters:
41*4882a593Smuzhiyun * MSR_CORE_C1_RES: CORE C1 Residency Counter
42*4882a593Smuzhiyun * perf code: 0x00
43*4882a593Smuzhiyun * Available model: SLM,AMT,GLM,CNL,TNT
44*4882a593Smuzhiyun * Scope: Core (each processor core has a MSR)
45*4882a593Smuzhiyun * MSR_CORE_C3_RESIDENCY: CORE C3 Residency Counter
46*4882a593Smuzhiyun * perf code: 0x01
47*4882a593Smuzhiyun * Available model: NHM,WSM,SNB,IVB,HSW,BDW,SKL,GLM,
48*4882a593Smuzhiyun * CNL,KBL,CML,TNT
49*4882a593Smuzhiyun * Scope: Core
50*4882a593Smuzhiyun * MSR_CORE_C6_RESIDENCY: CORE C6 Residency Counter
51*4882a593Smuzhiyun * perf code: 0x02
52*4882a593Smuzhiyun * Available model: SLM,AMT,NHM,WSM,SNB,IVB,HSW,BDW,
53*4882a593Smuzhiyun * SKL,KNL,GLM,CNL,KBL,CML,ICL,TGL,
54*4882a593Smuzhiyun * TNT
55*4882a593Smuzhiyun * Scope: Core
56*4882a593Smuzhiyun * MSR_CORE_C7_RESIDENCY: CORE C7 Residency Counter
57*4882a593Smuzhiyun * perf code: 0x03
58*4882a593Smuzhiyun * Available model: SNB,IVB,HSW,BDW,SKL,CNL,KBL,CML,
59*4882a593Smuzhiyun * ICL,TGL
60*4882a593Smuzhiyun * Scope: Core
61*4882a593Smuzhiyun * MSR_PKG_C2_RESIDENCY: Package C2 Residency Counter.
62*4882a593Smuzhiyun * perf code: 0x00
63*4882a593Smuzhiyun * Available model: SNB,IVB,HSW,BDW,SKL,KNL,GLM,CNL,
64*4882a593Smuzhiyun * KBL,CML,ICL,TGL,TNT
65*4882a593Smuzhiyun * Scope: Package (physical package)
66*4882a593Smuzhiyun * MSR_PKG_C3_RESIDENCY: Package C3 Residency Counter.
67*4882a593Smuzhiyun * perf code: 0x01
68*4882a593Smuzhiyun * Available model: NHM,WSM,SNB,IVB,HSW,BDW,SKL,KNL,
69*4882a593Smuzhiyun * GLM,CNL,KBL,CML,ICL,TGL,TNT
70*4882a593Smuzhiyun * Scope: Package (physical package)
71*4882a593Smuzhiyun * MSR_PKG_C6_RESIDENCY: Package C6 Residency Counter.
72*4882a593Smuzhiyun * perf code: 0x02
73*4882a593Smuzhiyun * Available model: SLM,AMT,NHM,WSM,SNB,IVB,HSW,BDW,
74*4882a593Smuzhiyun * SKL,KNL,GLM,CNL,KBL,CML,ICL,TGL,
75*4882a593Smuzhiyun * TNT
76*4882a593Smuzhiyun * Scope: Package (physical package)
77*4882a593Smuzhiyun * MSR_PKG_C7_RESIDENCY: Package C7 Residency Counter.
78*4882a593Smuzhiyun * perf code: 0x03
79*4882a593Smuzhiyun * Available model: NHM,WSM,SNB,IVB,HSW,BDW,SKL,CNL,
80*4882a593Smuzhiyun * KBL,CML,ICL,TGL
81*4882a593Smuzhiyun * Scope: Package (physical package)
82*4882a593Smuzhiyun * MSR_PKG_C8_RESIDENCY: Package C8 Residency Counter.
83*4882a593Smuzhiyun * perf code: 0x04
84*4882a593Smuzhiyun * Available model: HSW ULT,KBL,CNL,CML,ICL,TGL
85*4882a593Smuzhiyun * Scope: Package (physical package)
86*4882a593Smuzhiyun * MSR_PKG_C9_RESIDENCY: Package C9 Residency Counter.
87*4882a593Smuzhiyun * perf code: 0x05
88*4882a593Smuzhiyun * Available model: HSW ULT,KBL,CNL,CML,ICL,TGL
89*4882a593Smuzhiyun * Scope: Package (physical package)
90*4882a593Smuzhiyun * MSR_PKG_C10_RESIDENCY: Package C10 Residency Counter.
91*4882a593Smuzhiyun * perf code: 0x06
92*4882a593Smuzhiyun * Available model: HSW ULT,KBL,GLM,CNL,CML,ICL,TGL,
93*4882a593Smuzhiyun * TNT
94*4882a593Smuzhiyun * Scope: Package (physical package)
95*4882a593Smuzhiyun *
96*4882a593Smuzhiyun */
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun #include <linux/module.h>
99*4882a593Smuzhiyun #include <linux/slab.h>
100*4882a593Smuzhiyun #include <linux/perf_event.h>
101*4882a593Smuzhiyun #include <linux/nospec.h>
102*4882a593Smuzhiyun #include <asm/cpu_device_id.h>
103*4882a593Smuzhiyun #include <asm/intel-family.h>
104*4882a593Smuzhiyun #include "../perf_event.h"
105*4882a593Smuzhiyun #include "../probe.h"
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun MODULE_LICENSE("GPL");
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun #define DEFINE_CSTATE_FORMAT_ATTR(_var, _name, _format) \
110*4882a593Smuzhiyun static ssize_t __cstate_##_var##_show(struct device *dev, \
111*4882a593Smuzhiyun struct device_attribute *attr, \
112*4882a593Smuzhiyun char *page) \
113*4882a593Smuzhiyun { \
114*4882a593Smuzhiyun BUILD_BUG_ON(sizeof(_format) >= PAGE_SIZE); \
115*4882a593Smuzhiyun return sprintf(page, _format "\n"); \
116*4882a593Smuzhiyun } \
117*4882a593Smuzhiyun static struct device_attribute format_attr_##_var = \
118*4882a593Smuzhiyun __ATTR(_name, 0444, __cstate_##_var##_show, NULL)
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun static ssize_t cstate_get_attr_cpumask(struct device *dev,
121*4882a593Smuzhiyun struct device_attribute *attr,
122*4882a593Smuzhiyun char *buf);
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun /* Model -> events mapping */
125*4882a593Smuzhiyun struct cstate_model {
126*4882a593Smuzhiyun unsigned long core_events;
127*4882a593Smuzhiyun unsigned long pkg_events;
128*4882a593Smuzhiyun unsigned long quirks;
129*4882a593Smuzhiyun };
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun /* Quirk flags */
132*4882a593Smuzhiyun #define SLM_PKG_C6_USE_C7_MSR (1UL << 0)
133*4882a593Smuzhiyun #define KNL_CORE_C6_MSR (1UL << 1)
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun struct perf_cstate_msr {
136*4882a593Smuzhiyun u64 msr;
137*4882a593Smuzhiyun struct perf_pmu_events_attr *attr;
138*4882a593Smuzhiyun };
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun /* cstate_core PMU */
142*4882a593Smuzhiyun static struct pmu cstate_core_pmu;
143*4882a593Smuzhiyun static bool has_cstate_core;
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun enum perf_cstate_core_events {
146*4882a593Smuzhiyun PERF_CSTATE_CORE_C1_RES = 0,
147*4882a593Smuzhiyun PERF_CSTATE_CORE_C3_RES,
148*4882a593Smuzhiyun PERF_CSTATE_CORE_C6_RES,
149*4882a593Smuzhiyun PERF_CSTATE_CORE_C7_RES,
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun PERF_CSTATE_CORE_EVENT_MAX,
152*4882a593Smuzhiyun };
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun PMU_EVENT_ATTR_STRING(c1-residency, attr_cstate_core_c1, "event=0x00");
155*4882a593Smuzhiyun PMU_EVENT_ATTR_STRING(c3-residency, attr_cstate_core_c3, "event=0x01");
156*4882a593Smuzhiyun PMU_EVENT_ATTR_STRING(c6-residency, attr_cstate_core_c6, "event=0x02");
157*4882a593Smuzhiyun PMU_EVENT_ATTR_STRING(c7-residency, attr_cstate_core_c7, "event=0x03");
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun static unsigned long core_msr_mask;
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun PMU_EVENT_GROUP(events, cstate_core_c1);
162*4882a593Smuzhiyun PMU_EVENT_GROUP(events, cstate_core_c3);
163*4882a593Smuzhiyun PMU_EVENT_GROUP(events, cstate_core_c6);
164*4882a593Smuzhiyun PMU_EVENT_GROUP(events, cstate_core_c7);
165*4882a593Smuzhiyun
test_msr(int idx,void * data)166*4882a593Smuzhiyun static bool test_msr(int idx, void *data)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun return test_bit(idx, (unsigned long *) data);
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun static struct perf_msr core_msr[] = {
172*4882a593Smuzhiyun [PERF_CSTATE_CORE_C1_RES] = { MSR_CORE_C1_RES, &group_cstate_core_c1, test_msr },
173*4882a593Smuzhiyun [PERF_CSTATE_CORE_C3_RES] = { MSR_CORE_C3_RESIDENCY, &group_cstate_core_c3, test_msr },
174*4882a593Smuzhiyun [PERF_CSTATE_CORE_C6_RES] = { MSR_CORE_C6_RESIDENCY, &group_cstate_core_c6, test_msr },
175*4882a593Smuzhiyun [PERF_CSTATE_CORE_C7_RES] = { MSR_CORE_C7_RESIDENCY, &group_cstate_core_c7, test_msr },
176*4882a593Smuzhiyun };
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun static struct attribute *attrs_empty[] = {
179*4882a593Smuzhiyun NULL,
180*4882a593Smuzhiyun };
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun /*
183*4882a593Smuzhiyun * There are no default events, but we need to create
184*4882a593Smuzhiyun * "events" group (with empty attrs) before updating
185*4882a593Smuzhiyun * it with detected events.
186*4882a593Smuzhiyun */
187*4882a593Smuzhiyun static struct attribute_group core_events_attr_group = {
188*4882a593Smuzhiyun .name = "events",
189*4882a593Smuzhiyun .attrs = attrs_empty,
190*4882a593Smuzhiyun };
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun DEFINE_CSTATE_FORMAT_ATTR(core_event, event, "config:0-63");
193*4882a593Smuzhiyun static struct attribute *core_format_attrs[] = {
194*4882a593Smuzhiyun &format_attr_core_event.attr,
195*4882a593Smuzhiyun NULL,
196*4882a593Smuzhiyun };
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun static struct attribute_group core_format_attr_group = {
199*4882a593Smuzhiyun .name = "format",
200*4882a593Smuzhiyun .attrs = core_format_attrs,
201*4882a593Smuzhiyun };
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun static cpumask_t cstate_core_cpu_mask;
204*4882a593Smuzhiyun static DEVICE_ATTR(cpumask, S_IRUGO, cstate_get_attr_cpumask, NULL);
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun static struct attribute *cstate_cpumask_attrs[] = {
207*4882a593Smuzhiyun &dev_attr_cpumask.attr,
208*4882a593Smuzhiyun NULL,
209*4882a593Smuzhiyun };
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun static struct attribute_group cpumask_attr_group = {
212*4882a593Smuzhiyun .attrs = cstate_cpumask_attrs,
213*4882a593Smuzhiyun };
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun static const struct attribute_group *core_attr_groups[] = {
216*4882a593Smuzhiyun &core_events_attr_group,
217*4882a593Smuzhiyun &core_format_attr_group,
218*4882a593Smuzhiyun &cpumask_attr_group,
219*4882a593Smuzhiyun NULL,
220*4882a593Smuzhiyun };
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun /* cstate_pkg PMU */
223*4882a593Smuzhiyun static struct pmu cstate_pkg_pmu;
224*4882a593Smuzhiyun static bool has_cstate_pkg;
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun enum perf_cstate_pkg_events {
227*4882a593Smuzhiyun PERF_CSTATE_PKG_C2_RES = 0,
228*4882a593Smuzhiyun PERF_CSTATE_PKG_C3_RES,
229*4882a593Smuzhiyun PERF_CSTATE_PKG_C6_RES,
230*4882a593Smuzhiyun PERF_CSTATE_PKG_C7_RES,
231*4882a593Smuzhiyun PERF_CSTATE_PKG_C8_RES,
232*4882a593Smuzhiyun PERF_CSTATE_PKG_C9_RES,
233*4882a593Smuzhiyun PERF_CSTATE_PKG_C10_RES,
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun PERF_CSTATE_PKG_EVENT_MAX,
236*4882a593Smuzhiyun };
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun PMU_EVENT_ATTR_STRING(c2-residency, attr_cstate_pkg_c2, "event=0x00");
239*4882a593Smuzhiyun PMU_EVENT_ATTR_STRING(c3-residency, attr_cstate_pkg_c3, "event=0x01");
240*4882a593Smuzhiyun PMU_EVENT_ATTR_STRING(c6-residency, attr_cstate_pkg_c6, "event=0x02");
241*4882a593Smuzhiyun PMU_EVENT_ATTR_STRING(c7-residency, attr_cstate_pkg_c7, "event=0x03");
242*4882a593Smuzhiyun PMU_EVENT_ATTR_STRING(c8-residency, attr_cstate_pkg_c8, "event=0x04");
243*4882a593Smuzhiyun PMU_EVENT_ATTR_STRING(c9-residency, attr_cstate_pkg_c9, "event=0x05");
244*4882a593Smuzhiyun PMU_EVENT_ATTR_STRING(c10-residency, attr_cstate_pkg_c10, "event=0x06");
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun static unsigned long pkg_msr_mask;
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun PMU_EVENT_GROUP(events, cstate_pkg_c2);
249*4882a593Smuzhiyun PMU_EVENT_GROUP(events, cstate_pkg_c3);
250*4882a593Smuzhiyun PMU_EVENT_GROUP(events, cstate_pkg_c6);
251*4882a593Smuzhiyun PMU_EVENT_GROUP(events, cstate_pkg_c7);
252*4882a593Smuzhiyun PMU_EVENT_GROUP(events, cstate_pkg_c8);
253*4882a593Smuzhiyun PMU_EVENT_GROUP(events, cstate_pkg_c9);
254*4882a593Smuzhiyun PMU_EVENT_GROUP(events, cstate_pkg_c10);
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun static struct perf_msr pkg_msr[] = {
257*4882a593Smuzhiyun [PERF_CSTATE_PKG_C2_RES] = { MSR_PKG_C2_RESIDENCY, &group_cstate_pkg_c2, test_msr },
258*4882a593Smuzhiyun [PERF_CSTATE_PKG_C3_RES] = { MSR_PKG_C3_RESIDENCY, &group_cstate_pkg_c3, test_msr },
259*4882a593Smuzhiyun [PERF_CSTATE_PKG_C6_RES] = { MSR_PKG_C6_RESIDENCY, &group_cstate_pkg_c6, test_msr },
260*4882a593Smuzhiyun [PERF_CSTATE_PKG_C7_RES] = { MSR_PKG_C7_RESIDENCY, &group_cstate_pkg_c7, test_msr },
261*4882a593Smuzhiyun [PERF_CSTATE_PKG_C8_RES] = { MSR_PKG_C8_RESIDENCY, &group_cstate_pkg_c8, test_msr },
262*4882a593Smuzhiyun [PERF_CSTATE_PKG_C9_RES] = { MSR_PKG_C9_RESIDENCY, &group_cstate_pkg_c9, test_msr },
263*4882a593Smuzhiyun [PERF_CSTATE_PKG_C10_RES] = { MSR_PKG_C10_RESIDENCY, &group_cstate_pkg_c10, test_msr },
264*4882a593Smuzhiyun };
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun static struct attribute_group pkg_events_attr_group = {
267*4882a593Smuzhiyun .name = "events",
268*4882a593Smuzhiyun .attrs = attrs_empty,
269*4882a593Smuzhiyun };
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun DEFINE_CSTATE_FORMAT_ATTR(pkg_event, event, "config:0-63");
272*4882a593Smuzhiyun static struct attribute *pkg_format_attrs[] = {
273*4882a593Smuzhiyun &format_attr_pkg_event.attr,
274*4882a593Smuzhiyun NULL,
275*4882a593Smuzhiyun };
276*4882a593Smuzhiyun static struct attribute_group pkg_format_attr_group = {
277*4882a593Smuzhiyun .name = "format",
278*4882a593Smuzhiyun .attrs = pkg_format_attrs,
279*4882a593Smuzhiyun };
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun static cpumask_t cstate_pkg_cpu_mask;
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun static const struct attribute_group *pkg_attr_groups[] = {
284*4882a593Smuzhiyun &pkg_events_attr_group,
285*4882a593Smuzhiyun &pkg_format_attr_group,
286*4882a593Smuzhiyun &cpumask_attr_group,
287*4882a593Smuzhiyun NULL,
288*4882a593Smuzhiyun };
289*4882a593Smuzhiyun
cstate_get_attr_cpumask(struct device * dev,struct device_attribute * attr,char * buf)290*4882a593Smuzhiyun static ssize_t cstate_get_attr_cpumask(struct device *dev,
291*4882a593Smuzhiyun struct device_attribute *attr,
292*4882a593Smuzhiyun char *buf)
293*4882a593Smuzhiyun {
294*4882a593Smuzhiyun struct pmu *pmu = dev_get_drvdata(dev);
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun if (pmu == &cstate_core_pmu)
297*4882a593Smuzhiyun return cpumap_print_to_pagebuf(true, buf, &cstate_core_cpu_mask);
298*4882a593Smuzhiyun else if (pmu == &cstate_pkg_pmu)
299*4882a593Smuzhiyun return cpumap_print_to_pagebuf(true, buf, &cstate_pkg_cpu_mask);
300*4882a593Smuzhiyun else
301*4882a593Smuzhiyun return 0;
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun
cstate_pmu_event_init(struct perf_event * event)304*4882a593Smuzhiyun static int cstate_pmu_event_init(struct perf_event *event)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun u64 cfg = event->attr.config;
307*4882a593Smuzhiyun int cpu;
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun if (event->attr.type != event->pmu->type)
310*4882a593Smuzhiyun return -ENOENT;
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun /* unsupported modes and filters */
313*4882a593Smuzhiyun if (event->attr.sample_period) /* no sampling */
314*4882a593Smuzhiyun return -EINVAL;
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun if (event->cpu < 0)
317*4882a593Smuzhiyun return -EINVAL;
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun if (event->pmu == &cstate_core_pmu) {
320*4882a593Smuzhiyun if (cfg >= PERF_CSTATE_CORE_EVENT_MAX)
321*4882a593Smuzhiyun return -EINVAL;
322*4882a593Smuzhiyun cfg = array_index_nospec((unsigned long)cfg, PERF_CSTATE_CORE_EVENT_MAX);
323*4882a593Smuzhiyun if (!(core_msr_mask & (1 << cfg)))
324*4882a593Smuzhiyun return -EINVAL;
325*4882a593Smuzhiyun event->hw.event_base = core_msr[cfg].msr;
326*4882a593Smuzhiyun cpu = cpumask_any_and(&cstate_core_cpu_mask,
327*4882a593Smuzhiyun topology_sibling_cpumask(event->cpu));
328*4882a593Smuzhiyun } else if (event->pmu == &cstate_pkg_pmu) {
329*4882a593Smuzhiyun if (cfg >= PERF_CSTATE_PKG_EVENT_MAX)
330*4882a593Smuzhiyun return -EINVAL;
331*4882a593Smuzhiyun cfg = array_index_nospec((unsigned long)cfg, PERF_CSTATE_PKG_EVENT_MAX);
332*4882a593Smuzhiyun if (!(pkg_msr_mask & (1 << cfg)))
333*4882a593Smuzhiyun return -EINVAL;
334*4882a593Smuzhiyun event->hw.event_base = pkg_msr[cfg].msr;
335*4882a593Smuzhiyun cpu = cpumask_any_and(&cstate_pkg_cpu_mask,
336*4882a593Smuzhiyun topology_die_cpumask(event->cpu));
337*4882a593Smuzhiyun } else {
338*4882a593Smuzhiyun return -ENOENT;
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun if (cpu >= nr_cpu_ids)
342*4882a593Smuzhiyun return -ENODEV;
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun event->cpu = cpu;
345*4882a593Smuzhiyun event->hw.config = cfg;
346*4882a593Smuzhiyun event->hw.idx = -1;
347*4882a593Smuzhiyun return 0;
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun
cstate_pmu_read_counter(struct perf_event * event)350*4882a593Smuzhiyun static inline u64 cstate_pmu_read_counter(struct perf_event *event)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun u64 val;
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun rdmsrl(event->hw.event_base, val);
355*4882a593Smuzhiyun return val;
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun
cstate_pmu_event_update(struct perf_event * event)358*4882a593Smuzhiyun static void cstate_pmu_event_update(struct perf_event *event)
359*4882a593Smuzhiyun {
360*4882a593Smuzhiyun struct hw_perf_event *hwc = &event->hw;
361*4882a593Smuzhiyun u64 prev_raw_count, new_raw_count;
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun again:
364*4882a593Smuzhiyun prev_raw_count = local64_read(&hwc->prev_count);
365*4882a593Smuzhiyun new_raw_count = cstate_pmu_read_counter(event);
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun if (local64_cmpxchg(&hwc->prev_count, prev_raw_count,
368*4882a593Smuzhiyun new_raw_count) != prev_raw_count)
369*4882a593Smuzhiyun goto again;
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun local64_add(new_raw_count - prev_raw_count, &event->count);
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun
cstate_pmu_event_start(struct perf_event * event,int mode)374*4882a593Smuzhiyun static void cstate_pmu_event_start(struct perf_event *event, int mode)
375*4882a593Smuzhiyun {
376*4882a593Smuzhiyun local64_set(&event->hw.prev_count, cstate_pmu_read_counter(event));
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun
cstate_pmu_event_stop(struct perf_event * event,int mode)379*4882a593Smuzhiyun static void cstate_pmu_event_stop(struct perf_event *event, int mode)
380*4882a593Smuzhiyun {
381*4882a593Smuzhiyun cstate_pmu_event_update(event);
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun
cstate_pmu_event_del(struct perf_event * event,int mode)384*4882a593Smuzhiyun static void cstate_pmu_event_del(struct perf_event *event, int mode)
385*4882a593Smuzhiyun {
386*4882a593Smuzhiyun cstate_pmu_event_stop(event, PERF_EF_UPDATE);
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun
cstate_pmu_event_add(struct perf_event * event,int mode)389*4882a593Smuzhiyun static int cstate_pmu_event_add(struct perf_event *event, int mode)
390*4882a593Smuzhiyun {
391*4882a593Smuzhiyun if (mode & PERF_EF_START)
392*4882a593Smuzhiyun cstate_pmu_event_start(event, mode);
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun return 0;
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun /*
398*4882a593Smuzhiyun * Check if exiting cpu is the designated reader. If so migrate the
399*4882a593Smuzhiyun * events when there is a valid target available
400*4882a593Smuzhiyun */
cstate_cpu_exit(unsigned int cpu)401*4882a593Smuzhiyun static int cstate_cpu_exit(unsigned int cpu)
402*4882a593Smuzhiyun {
403*4882a593Smuzhiyun unsigned int target;
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun if (has_cstate_core &&
406*4882a593Smuzhiyun cpumask_test_and_clear_cpu(cpu, &cstate_core_cpu_mask)) {
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun target = cpumask_any_but(topology_sibling_cpumask(cpu), cpu);
409*4882a593Smuzhiyun /* Migrate events if there is a valid target */
410*4882a593Smuzhiyun if (target < nr_cpu_ids) {
411*4882a593Smuzhiyun cpumask_set_cpu(target, &cstate_core_cpu_mask);
412*4882a593Smuzhiyun perf_pmu_migrate_context(&cstate_core_pmu, cpu, target);
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun if (has_cstate_pkg &&
417*4882a593Smuzhiyun cpumask_test_and_clear_cpu(cpu, &cstate_pkg_cpu_mask)) {
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun target = cpumask_any_but(topology_die_cpumask(cpu), cpu);
420*4882a593Smuzhiyun /* Migrate events if there is a valid target */
421*4882a593Smuzhiyun if (target < nr_cpu_ids) {
422*4882a593Smuzhiyun cpumask_set_cpu(target, &cstate_pkg_cpu_mask);
423*4882a593Smuzhiyun perf_pmu_migrate_context(&cstate_pkg_pmu, cpu, target);
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun return 0;
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun
cstate_cpu_init(unsigned int cpu)429*4882a593Smuzhiyun static int cstate_cpu_init(unsigned int cpu)
430*4882a593Smuzhiyun {
431*4882a593Smuzhiyun unsigned int target;
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun /*
434*4882a593Smuzhiyun * If this is the first online thread of that core, set it in
435*4882a593Smuzhiyun * the core cpu mask as the designated reader.
436*4882a593Smuzhiyun */
437*4882a593Smuzhiyun target = cpumask_any_and(&cstate_core_cpu_mask,
438*4882a593Smuzhiyun topology_sibling_cpumask(cpu));
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun if (has_cstate_core && target >= nr_cpu_ids)
441*4882a593Smuzhiyun cpumask_set_cpu(cpu, &cstate_core_cpu_mask);
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun /*
444*4882a593Smuzhiyun * If this is the first online thread of that package, set it
445*4882a593Smuzhiyun * in the package cpu mask as the designated reader.
446*4882a593Smuzhiyun */
447*4882a593Smuzhiyun target = cpumask_any_and(&cstate_pkg_cpu_mask,
448*4882a593Smuzhiyun topology_die_cpumask(cpu));
449*4882a593Smuzhiyun if (has_cstate_pkg && target >= nr_cpu_ids)
450*4882a593Smuzhiyun cpumask_set_cpu(cpu, &cstate_pkg_cpu_mask);
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun return 0;
453*4882a593Smuzhiyun }
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun static const struct attribute_group *core_attr_update[] = {
456*4882a593Smuzhiyun &group_cstate_core_c1,
457*4882a593Smuzhiyun &group_cstate_core_c3,
458*4882a593Smuzhiyun &group_cstate_core_c6,
459*4882a593Smuzhiyun &group_cstate_core_c7,
460*4882a593Smuzhiyun NULL,
461*4882a593Smuzhiyun };
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun static const struct attribute_group *pkg_attr_update[] = {
464*4882a593Smuzhiyun &group_cstate_pkg_c2,
465*4882a593Smuzhiyun &group_cstate_pkg_c3,
466*4882a593Smuzhiyun &group_cstate_pkg_c6,
467*4882a593Smuzhiyun &group_cstate_pkg_c7,
468*4882a593Smuzhiyun &group_cstate_pkg_c8,
469*4882a593Smuzhiyun &group_cstate_pkg_c9,
470*4882a593Smuzhiyun &group_cstate_pkg_c10,
471*4882a593Smuzhiyun NULL,
472*4882a593Smuzhiyun };
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun static struct pmu cstate_core_pmu = {
475*4882a593Smuzhiyun .attr_groups = core_attr_groups,
476*4882a593Smuzhiyun .attr_update = core_attr_update,
477*4882a593Smuzhiyun .name = "cstate_core",
478*4882a593Smuzhiyun .task_ctx_nr = perf_invalid_context,
479*4882a593Smuzhiyun .event_init = cstate_pmu_event_init,
480*4882a593Smuzhiyun .add = cstate_pmu_event_add,
481*4882a593Smuzhiyun .del = cstate_pmu_event_del,
482*4882a593Smuzhiyun .start = cstate_pmu_event_start,
483*4882a593Smuzhiyun .stop = cstate_pmu_event_stop,
484*4882a593Smuzhiyun .read = cstate_pmu_event_update,
485*4882a593Smuzhiyun .capabilities = PERF_PMU_CAP_NO_INTERRUPT | PERF_PMU_CAP_NO_EXCLUDE,
486*4882a593Smuzhiyun .module = THIS_MODULE,
487*4882a593Smuzhiyun };
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun static struct pmu cstate_pkg_pmu = {
490*4882a593Smuzhiyun .attr_groups = pkg_attr_groups,
491*4882a593Smuzhiyun .attr_update = pkg_attr_update,
492*4882a593Smuzhiyun .name = "cstate_pkg",
493*4882a593Smuzhiyun .task_ctx_nr = perf_invalid_context,
494*4882a593Smuzhiyun .event_init = cstate_pmu_event_init,
495*4882a593Smuzhiyun .add = cstate_pmu_event_add,
496*4882a593Smuzhiyun .del = cstate_pmu_event_del,
497*4882a593Smuzhiyun .start = cstate_pmu_event_start,
498*4882a593Smuzhiyun .stop = cstate_pmu_event_stop,
499*4882a593Smuzhiyun .read = cstate_pmu_event_update,
500*4882a593Smuzhiyun .capabilities = PERF_PMU_CAP_NO_INTERRUPT | PERF_PMU_CAP_NO_EXCLUDE,
501*4882a593Smuzhiyun .module = THIS_MODULE,
502*4882a593Smuzhiyun };
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun static const struct cstate_model nhm_cstates __initconst = {
505*4882a593Smuzhiyun .core_events = BIT(PERF_CSTATE_CORE_C3_RES) |
506*4882a593Smuzhiyun BIT(PERF_CSTATE_CORE_C6_RES),
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun .pkg_events = BIT(PERF_CSTATE_PKG_C3_RES) |
509*4882a593Smuzhiyun BIT(PERF_CSTATE_PKG_C6_RES) |
510*4882a593Smuzhiyun BIT(PERF_CSTATE_PKG_C7_RES),
511*4882a593Smuzhiyun };
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun static const struct cstate_model snb_cstates __initconst = {
514*4882a593Smuzhiyun .core_events = BIT(PERF_CSTATE_CORE_C3_RES) |
515*4882a593Smuzhiyun BIT(PERF_CSTATE_CORE_C6_RES) |
516*4882a593Smuzhiyun BIT(PERF_CSTATE_CORE_C7_RES),
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun .pkg_events = BIT(PERF_CSTATE_PKG_C2_RES) |
519*4882a593Smuzhiyun BIT(PERF_CSTATE_PKG_C3_RES) |
520*4882a593Smuzhiyun BIT(PERF_CSTATE_PKG_C6_RES) |
521*4882a593Smuzhiyun BIT(PERF_CSTATE_PKG_C7_RES),
522*4882a593Smuzhiyun };
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun static const struct cstate_model hswult_cstates __initconst = {
525*4882a593Smuzhiyun .core_events = BIT(PERF_CSTATE_CORE_C3_RES) |
526*4882a593Smuzhiyun BIT(PERF_CSTATE_CORE_C6_RES) |
527*4882a593Smuzhiyun BIT(PERF_CSTATE_CORE_C7_RES),
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun .pkg_events = BIT(PERF_CSTATE_PKG_C2_RES) |
530*4882a593Smuzhiyun BIT(PERF_CSTATE_PKG_C3_RES) |
531*4882a593Smuzhiyun BIT(PERF_CSTATE_PKG_C6_RES) |
532*4882a593Smuzhiyun BIT(PERF_CSTATE_PKG_C7_RES) |
533*4882a593Smuzhiyun BIT(PERF_CSTATE_PKG_C8_RES) |
534*4882a593Smuzhiyun BIT(PERF_CSTATE_PKG_C9_RES) |
535*4882a593Smuzhiyun BIT(PERF_CSTATE_PKG_C10_RES),
536*4882a593Smuzhiyun };
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun static const struct cstate_model cnl_cstates __initconst = {
539*4882a593Smuzhiyun .core_events = BIT(PERF_CSTATE_CORE_C1_RES) |
540*4882a593Smuzhiyun BIT(PERF_CSTATE_CORE_C3_RES) |
541*4882a593Smuzhiyun BIT(PERF_CSTATE_CORE_C6_RES) |
542*4882a593Smuzhiyun BIT(PERF_CSTATE_CORE_C7_RES),
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun .pkg_events = BIT(PERF_CSTATE_PKG_C2_RES) |
545*4882a593Smuzhiyun BIT(PERF_CSTATE_PKG_C3_RES) |
546*4882a593Smuzhiyun BIT(PERF_CSTATE_PKG_C6_RES) |
547*4882a593Smuzhiyun BIT(PERF_CSTATE_PKG_C7_RES) |
548*4882a593Smuzhiyun BIT(PERF_CSTATE_PKG_C8_RES) |
549*4882a593Smuzhiyun BIT(PERF_CSTATE_PKG_C9_RES) |
550*4882a593Smuzhiyun BIT(PERF_CSTATE_PKG_C10_RES),
551*4882a593Smuzhiyun };
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun static const struct cstate_model icl_cstates __initconst = {
554*4882a593Smuzhiyun .core_events = BIT(PERF_CSTATE_CORE_C6_RES) |
555*4882a593Smuzhiyun BIT(PERF_CSTATE_CORE_C7_RES),
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun .pkg_events = BIT(PERF_CSTATE_PKG_C2_RES) |
558*4882a593Smuzhiyun BIT(PERF_CSTATE_PKG_C3_RES) |
559*4882a593Smuzhiyun BIT(PERF_CSTATE_PKG_C6_RES) |
560*4882a593Smuzhiyun BIT(PERF_CSTATE_PKG_C7_RES) |
561*4882a593Smuzhiyun BIT(PERF_CSTATE_PKG_C8_RES) |
562*4882a593Smuzhiyun BIT(PERF_CSTATE_PKG_C9_RES) |
563*4882a593Smuzhiyun BIT(PERF_CSTATE_PKG_C10_RES),
564*4882a593Smuzhiyun };
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun static const struct cstate_model slm_cstates __initconst = {
567*4882a593Smuzhiyun .core_events = BIT(PERF_CSTATE_CORE_C1_RES) |
568*4882a593Smuzhiyun BIT(PERF_CSTATE_CORE_C6_RES),
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun .pkg_events = BIT(PERF_CSTATE_PKG_C6_RES),
571*4882a593Smuzhiyun .quirks = SLM_PKG_C6_USE_C7_MSR,
572*4882a593Smuzhiyun };
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun static const struct cstate_model knl_cstates __initconst = {
576*4882a593Smuzhiyun .core_events = BIT(PERF_CSTATE_CORE_C6_RES),
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun .pkg_events = BIT(PERF_CSTATE_PKG_C2_RES) |
579*4882a593Smuzhiyun BIT(PERF_CSTATE_PKG_C3_RES) |
580*4882a593Smuzhiyun BIT(PERF_CSTATE_PKG_C6_RES),
581*4882a593Smuzhiyun .quirks = KNL_CORE_C6_MSR,
582*4882a593Smuzhiyun };
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun static const struct cstate_model glm_cstates __initconst = {
586*4882a593Smuzhiyun .core_events = BIT(PERF_CSTATE_CORE_C1_RES) |
587*4882a593Smuzhiyun BIT(PERF_CSTATE_CORE_C3_RES) |
588*4882a593Smuzhiyun BIT(PERF_CSTATE_CORE_C6_RES),
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun .pkg_events = BIT(PERF_CSTATE_PKG_C2_RES) |
591*4882a593Smuzhiyun BIT(PERF_CSTATE_PKG_C3_RES) |
592*4882a593Smuzhiyun BIT(PERF_CSTATE_PKG_C6_RES) |
593*4882a593Smuzhiyun BIT(PERF_CSTATE_PKG_C10_RES),
594*4882a593Smuzhiyun };
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun static const struct x86_cpu_id intel_cstates_match[] __initconst = {
598*4882a593Smuzhiyun X86_MATCH_INTEL_FAM6_MODEL(NEHALEM, &nhm_cstates),
599*4882a593Smuzhiyun X86_MATCH_INTEL_FAM6_MODEL(NEHALEM_EP, &nhm_cstates),
600*4882a593Smuzhiyun X86_MATCH_INTEL_FAM6_MODEL(NEHALEM_EX, &nhm_cstates),
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun X86_MATCH_INTEL_FAM6_MODEL(WESTMERE, &nhm_cstates),
603*4882a593Smuzhiyun X86_MATCH_INTEL_FAM6_MODEL(WESTMERE_EP, &nhm_cstates),
604*4882a593Smuzhiyun X86_MATCH_INTEL_FAM6_MODEL(WESTMERE_EX, &nhm_cstates),
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun X86_MATCH_INTEL_FAM6_MODEL(SANDYBRIDGE, &snb_cstates),
607*4882a593Smuzhiyun X86_MATCH_INTEL_FAM6_MODEL(SANDYBRIDGE_X, &snb_cstates),
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun X86_MATCH_INTEL_FAM6_MODEL(IVYBRIDGE, &snb_cstates),
610*4882a593Smuzhiyun X86_MATCH_INTEL_FAM6_MODEL(IVYBRIDGE_X, &snb_cstates),
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun X86_MATCH_INTEL_FAM6_MODEL(HASWELL, &snb_cstates),
613*4882a593Smuzhiyun X86_MATCH_INTEL_FAM6_MODEL(HASWELL_X, &snb_cstates),
614*4882a593Smuzhiyun X86_MATCH_INTEL_FAM6_MODEL(HASWELL_G, &snb_cstates),
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun X86_MATCH_INTEL_FAM6_MODEL(HASWELL_L, &hswult_cstates),
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun X86_MATCH_INTEL_FAM6_MODEL(ATOM_SILVERMONT, &slm_cstates),
619*4882a593Smuzhiyun X86_MATCH_INTEL_FAM6_MODEL(ATOM_SILVERMONT_D, &slm_cstates),
620*4882a593Smuzhiyun X86_MATCH_INTEL_FAM6_MODEL(ATOM_AIRMONT, &slm_cstates),
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun X86_MATCH_INTEL_FAM6_MODEL(BROADWELL, &snb_cstates),
623*4882a593Smuzhiyun X86_MATCH_INTEL_FAM6_MODEL(BROADWELL_D, &snb_cstates),
624*4882a593Smuzhiyun X86_MATCH_INTEL_FAM6_MODEL(BROADWELL_G, &snb_cstates),
625*4882a593Smuzhiyun X86_MATCH_INTEL_FAM6_MODEL(BROADWELL_X, &snb_cstates),
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun X86_MATCH_INTEL_FAM6_MODEL(SKYLAKE_L, &snb_cstates),
628*4882a593Smuzhiyun X86_MATCH_INTEL_FAM6_MODEL(SKYLAKE, &snb_cstates),
629*4882a593Smuzhiyun X86_MATCH_INTEL_FAM6_MODEL(SKYLAKE_X, &snb_cstates),
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun X86_MATCH_INTEL_FAM6_MODEL(KABYLAKE_L, &hswult_cstates),
632*4882a593Smuzhiyun X86_MATCH_INTEL_FAM6_MODEL(KABYLAKE, &hswult_cstates),
633*4882a593Smuzhiyun X86_MATCH_INTEL_FAM6_MODEL(COMETLAKE_L, &hswult_cstates),
634*4882a593Smuzhiyun X86_MATCH_INTEL_FAM6_MODEL(COMETLAKE, &hswult_cstates),
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun X86_MATCH_INTEL_FAM6_MODEL(CANNONLAKE_L, &cnl_cstates),
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun X86_MATCH_INTEL_FAM6_MODEL(XEON_PHI_KNL, &knl_cstates),
639*4882a593Smuzhiyun X86_MATCH_INTEL_FAM6_MODEL(XEON_PHI_KNM, &knl_cstates),
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun X86_MATCH_INTEL_FAM6_MODEL(ATOM_GOLDMONT, &glm_cstates),
642*4882a593Smuzhiyun X86_MATCH_INTEL_FAM6_MODEL(ATOM_GOLDMONT_D, &glm_cstates),
643*4882a593Smuzhiyun X86_MATCH_INTEL_FAM6_MODEL(ATOM_GOLDMONT_PLUS, &glm_cstates),
644*4882a593Smuzhiyun X86_MATCH_INTEL_FAM6_MODEL(ATOM_TREMONT_D, &glm_cstates),
645*4882a593Smuzhiyun X86_MATCH_INTEL_FAM6_MODEL(ATOM_TREMONT, &glm_cstates),
646*4882a593Smuzhiyun X86_MATCH_INTEL_FAM6_MODEL(ATOM_TREMONT_L, &glm_cstates),
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun X86_MATCH_INTEL_FAM6_MODEL(ICELAKE_L, &icl_cstates),
649*4882a593Smuzhiyun X86_MATCH_INTEL_FAM6_MODEL(ICELAKE, &icl_cstates),
650*4882a593Smuzhiyun X86_MATCH_INTEL_FAM6_MODEL(TIGERLAKE_L, &icl_cstates),
651*4882a593Smuzhiyun X86_MATCH_INTEL_FAM6_MODEL(TIGERLAKE, &icl_cstates),
652*4882a593Smuzhiyun { },
653*4882a593Smuzhiyun };
654*4882a593Smuzhiyun MODULE_DEVICE_TABLE(x86cpu, intel_cstates_match);
655*4882a593Smuzhiyun
cstate_probe(const struct cstate_model * cm)656*4882a593Smuzhiyun static int __init cstate_probe(const struct cstate_model *cm)
657*4882a593Smuzhiyun {
658*4882a593Smuzhiyun /* SLM has different MSR for PKG C6 */
659*4882a593Smuzhiyun if (cm->quirks & SLM_PKG_C6_USE_C7_MSR)
660*4882a593Smuzhiyun pkg_msr[PERF_CSTATE_PKG_C6_RES].msr = MSR_PKG_C7_RESIDENCY;
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun /* KNL has different MSR for CORE C6 */
663*4882a593Smuzhiyun if (cm->quirks & KNL_CORE_C6_MSR)
664*4882a593Smuzhiyun pkg_msr[PERF_CSTATE_CORE_C6_RES].msr = MSR_KNL_CORE_C6_RESIDENCY;
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun core_msr_mask = perf_msr_probe(core_msr, PERF_CSTATE_CORE_EVENT_MAX,
668*4882a593Smuzhiyun true, (void *) &cm->core_events);
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun pkg_msr_mask = perf_msr_probe(pkg_msr, PERF_CSTATE_PKG_EVENT_MAX,
671*4882a593Smuzhiyun true, (void *) &cm->pkg_events);
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun has_cstate_core = !!core_msr_mask;
674*4882a593Smuzhiyun has_cstate_pkg = !!pkg_msr_mask;
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun return (has_cstate_core || has_cstate_pkg) ? 0 : -ENODEV;
677*4882a593Smuzhiyun }
678*4882a593Smuzhiyun
cstate_cleanup(void)679*4882a593Smuzhiyun static inline void cstate_cleanup(void)
680*4882a593Smuzhiyun {
681*4882a593Smuzhiyun cpuhp_remove_state_nocalls(CPUHP_AP_PERF_X86_CSTATE_ONLINE);
682*4882a593Smuzhiyun cpuhp_remove_state_nocalls(CPUHP_AP_PERF_X86_CSTATE_STARTING);
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun if (has_cstate_core)
685*4882a593Smuzhiyun perf_pmu_unregister(&cstate_core_pmu);
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun if (has_cstate_pkg)
688*4882a593Smuzhiyun perf_pmu_unregister(&cstate_pkg_pmu);
689*4882a593Smuzhiyun }
690*4882a593Smuzhiyun
cstate_init(void)691*4882a593Smuzhiyun static int __init cstate_init(void)
692*4882a593Smuzhiyun {
693*4882a593Smuzhiyun int err;
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun cpuhp_setup_state(CPUHP_AP_PERF_X86_CSTATE_STARTING,
696*4882a593Smuzhiyun "perf/x86/cstate:starting", cstate_cpu_init, NULL);
697*4882a593Smuzhiyun cpuhp_setup_state(CPUHP_AP_PERF_X86_CSTATE_ONLINE,
698*4882a593Smuzhiyun "perf/x86/cstate:online", NULL, cstate_cpu_exit);
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun if (has_cstate_core) {
701*4882a593Smuzhiyun err = perf_pmu_register(&cstate_core_pmu, cstate_core_pmu.name, -1);
702*4882a593Smuzhiyun if (err) {
703*4882a593Smuzhiyun has_cstate_core = false;
704*4882a593Smuzhiyun pr_info("Failed to register cstate core pmu\n");
705*4882a593Smuzhiyun cstate_cleanup();
706*4882a593Smuzhiyun return err;
707*4882a593Smuzhiyun }
708*4882a593Smuzhiyun }
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun if (has_cstate_pkg) {
711*4882a593Smuzhiyun if (topology_max_die_per_package() > 1) {
712*4882a593Smuzhiyun err = perf_pmu_register(&cstate_pkg_pmu,
713*4882a593Smuzhiyun "cstate_die", -1);
714*4882a593Smuzhiyun } else {
715*4882a593Smuzhiyun err = perf_pmu_register(&cstate_pkg_pmu,
716*4882a593Smuzhiyun cstate_pkg_pmu.name, -1);
717*4882a593Smuzhiyun }
718*4882a593Smuzhiyun if (err) {
719*4882a593Smuzhiyun has_cstate_pkg = false;
720*4882a593Smuzhiyun pr_info("Failed to register cstate pkg pmu\n");
721*4882a593Smuzhiyun cstate_cleanup();
722*4882a593Smuzhiyun return err;
723*4882a593Smuzhiyun }
724*4882a593Smuzhiyun }
725*4882a593Smuzhiyun return 0;
726*4882a593Smuzhiyun }
727*4882a593Smuzhiyun
cstate_pmu_init(void)728*4882a593Smuzhiyun static int __init cstate_pmu_init(void)
729*4882a593Smuzhiyun {
730*4882a593Smuzhiyun const struct x86_cpu_id *id;
731*4882a593Smuzhiyun int err;
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun if (boot_cpu_has(X86_FEATURE_HYPERVISOR))
734*4882a593Smuzhiyun return -ENODEV;
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun id = x86_match_cpu(intel_cstates_match);
737*4882a593Smuzhiyun if (!id)
738*4882a593Smuzhiyun return -ENODEV;
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun err = cstate_probe((const struct cstate_model *) id->driver_data);
741*4882a593Smuzhiyun if (err)
742*4882a593Smuzhiyun return err;
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun return cstate_init();
745*4882a593Smuzhiyun }
746*4882a593Smuzhiyun module_init(cstate_pmu_init);
747*4882a593Smuzhiyun
cstate_pmu_exit(void)748*4882a593Smuzhiyun static void __exit cstate_pmu_exit(void)
749*4882a593Smuzhiyun {
750*4882a593Smuzhiyun cstate_cleanup();
751*4882a593Smuzhiyun }
752*4882a593Smuzhiyun module_exit(cstate_pmu_exit);
753