1*4882a593Smuzhiyun/* SPDX-License-Identifier: GPL-2.0 */ 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * hypersparc.S: High speed Hypersparc mmu/cache operations. 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (C) 1997 David S. Miller (davem@caip.rutgers.edu) 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun#include <asm/ptrace.h> 9*4882a593Smuzhiyun#include <asm/psr.h> 10*4882a593Smuzhiyun#include <asm/asm-offsets.h> 11*4882a593Smuzhiyun#include <asm/asi.h> 12*4882a593Smuzhiyun#include <asm/page.h> 13*4882a593Smuzhiyun#include <asm/pgtable.h> 14*4882a593Smuzhiyun#include <asm/pgtsrmmu.h> 15*4882a593Smuzhiyun#include <linux/init.h> 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun .text 18*4882a593Smuzhiyun .align 4 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun .globl hypersparc_flush_cache_all, hypersparc_flush_cache_mm 21*4882a593Smuzhiyun .globl hypersparc_flush_cache_range, hypersparc_flush_cache_page 22*4882a593Smuzhiyun .globl hypersparc_flush_page_to_ram 23*4882a593Smuzhiyun .globl hypersparc_flush_page_for_dma, hypersparc_flush_sig_insns 24*4882a593Smuzhiyun .globl hypersparc_flush_tlb_all, hypersparc_flush_tlb_mm 25*4882a593Smuzhiyun .globl hypersparc_flush_tlb_range, hypersparc_flush_tlb_page 26*4882a593Smuzhiyun 27*4882a593Smuzhiyunhypersparc_flush_cache_all: 28*4882a593Smuzhiyun WINDOW_FLUSH(%g4, %g5) 29*4882a593Smuzhiyun sethi %hi(vac_cache_size), %g4 30*4882a593Smuzhiyun ld [%g4 + %lo(vac_cache_size)], %g5 31*4882a593Smuzhiyun sethi %hi(vac_line_size), %g1 32*4882a593Smuzhiyun ld [%g1 + %lo(vac_line_size)], %g2 33*4882a593Smuzhiyun1: 34*4882a593Smuzhiyun subcc %g5, %g2, %g5 ! hyper_flush_unconditional_combined 35*4882a593Smuzhiyun bne 1b 36*4882a593Smuzhiyun sta %g0, [%g5] ASI_M_FLUSH_CTX 37*4882a593Smuzhiyun retl 38*4882a593Smuzhiyun sta %g0, [%g0] ASI_M_FLUSH_IWHOLE ! hyper_flush_whole_icache 39*4882a593Smuzhiyun 40*4882a593Smuzhiyun /* We expand the window flush to get maximum performance. */ 41*4882a593Smuzhiyunhypersparc_flush_cache_mm: 42*4882a593Smuzhiyun#ifndef CONFIG_SMP 43*4882a593Smuzhiyun ld [%o0 + AOFF_mm_context], %g1 44*4882a593Smuzhiyun cmp %g1, -1 45*4882a593Smuzhiyun be hypersparc_flush_cache_mm_out 46*4882a593Smuzhiyun#endif 47*4882a593Smuzhiyun WINDOW_FLUSH(%g4, %g5) 48*4882a593Smuzhiyun 49*4882a593Smuzhiyun sethi %hi(vac_line_size), %g1 50*4882a593Smuzhiyun ld [%g1 + %lo(vac_line_size)], %o1 51*4882a593Smuzhiyun sethi %hi(vac_cache_size), %g2 52*4882a593Smuzhiyun ld [%g2 + %lo(vac_cache_size)], %o0 53*4882a593Smuzhiyun add %o1, %o1, %g1 54*4882a593Smuzhiyun add %o1, %g1, %g2 55*4882a593Smuzhiyun add %o1, %g2, %g3 56*4882a593Smuzhiyun add %o1, %g3, %g4 57*4882a593Smuzhiyun add %o1, %g4, %g5 58*4882a593Smuzhiyun add %o1, %g5, %o4 59*4882a593Smuzhiyun add %o1, %o4, %o5 60*4882a593Smuzhiyun 61*4882a593Smuzhiyun /* BLAMMO! */ 62*4882a593Smuzhiyun1: 63*4882a593Smuzhiyun subcc %o0, %o5, %o0 ! hyper_flush_cache_user 64*4882a593Smuzhiyun sta %g0, [%o0 + %g0] ASI_M_FLUSH_USER 65*4882a593Smuzhiyun sta %g0, [%o0 + %o1] ASI_M_FLUSH_USER 66*4882a593Smuzhiyun sta %g0, [%o0 + %g1] ASI_M_FLUSH_USER 67*4882a593Smuzhiyun sta %g0, [%o0 + %g2] ASI_M_FLUSH_USER 68*4882a593Smuzhiyun sta %g0, [%o0 + %g3] ASI_M_FLUSH_USER 69*4882a593Smuzhiyun sta %g0, [%o0 + %g4] ASI_M_FLUSH_USER 70*4882a593Smuzhiyun sta %g0, [%o0 + %g5] ASI_M_FLUSH_USER 71*4882a593Smuzhiyun bne 1b 72*4882a593Smuzhiyun sta %g0, [%o0 + %o4] ASI_M_FLUSH_USER 73*4882a593Smuzhiyunhypersparc_flush_cache_mm_out: 74*4882a593Smuzhiyun retl 75*4882a593Smuzhiyun nop 76*4882a593Smuzhiyun 77*4882a593Smuzhiyun /* The things we do for performance... */ 78*4882a593Smuzhiyunhypersparc_flush_cache_range: 79*4882a593Smuzhiyun ld [%o0 + VMA_VM_MM], %o0 80*4882a593Smuzhiyun#ifndef CONFIG_SMP 81*4882a593Smuzhiyun ld [%o0 + AOFF_mm_context], %g1 82*4882a593Smuzhiyun cmp %g1, -1 83*4882a593Smuzhiyun be hypersparc_flush_cache_range_out 84*4882a593Smuzhiyun#endif 85*4882a593Smuzhiyun WINDOW_FLUSH(%g4, %g5) 86*4882a593Smuzhiyun 87*4882a593Smuzhiyun sethi %hi(vac_line_size), %g1 88*4882a593Smuzhiyun ld [%g1 + %lo(vac_line_size)], %o4 89*4882a593Smuzhiyun sethi %hi(vac_cache_size), %g2 90*4882a593Smuzhiyun ld [%g2 + %lo(vac_cache_size)], %o3 91*4882a593Smuzhiyun 92*4882a593Smuzhiyun /* Here comes the fun part... */ 93*4882a593Smuzhiyun add %o2, (PAGE_SIZE - 1), %o2 94*4882a593Smuzhiyun andn %o1, (PAGE_SIZE - 1), %o1 95*4882a593Smuzhiyun add %o4, %o4, %o5 96*4882a593Smuzhiyun andn %o2, (PAGE_SIZE - 1), %o2 97*4882a593Smuzhiyun add %o4, %o5, %g1 98*4882a593Smuzhiyun sub %o2, %o1, %g4 99*4882a593Smuzhiyun add %o4, %g1, %g2 100*4882a593Smuzhiyun sll %o3, 2, %g5 101*4882a593Smuzhiyun add %o4, %g2, %g3 102*4882a593Smuzhiyun cmp %g4, %g5 103*4882a593Smuzhiyun add %o4, %g3, %g4 104*4882a593Smuzhiyun blu 0f 105*4882a593Smuzhiyun add %o4, %g4, %g5 106*4882a593Smuzhiyun add %o4, %g5, %g7 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun /* Flush entire user space, believe it or not this is quicker 109*4882a593Smuzhiyun * than page at a time flushings for range > (cache_size<<2). 110*4882a593Smuzhiyun */ 111*4882a593Smuzhiyun1: 112*4882a593Smuzhiyun subcc %o3, %g7, %o3 113*4882a593Smuzhiyun sta %g0, [%o3 + %g0] ASI_M_FLUSH_USER 114*4882a593Smuzhiyun sta %g0, [%o3 + %o4] ASI_M_FLUSH_USER 115*4882a593Smuzhiyun sta %g0, [%o3 + %o5] ASI_M_FLUSH_USER 116*4882a593Smuzhiyun sta %g0, [%o3 + %g1] ASI_M_FLUSH_USER 117*4882a593Smuzhiyun sta %g0, [%o3 + %g2] ASI_M_FLUSH_USER 118*4882a593Smuzhiyun sta %g0, [%o3 + %g3] ASI_M_FLUSH_USER 119*4882a593Smuzhiyun sta %g0, [%o3 + %g4] ASI_M_FLUSH_USER 120*4882a593Smuzhiyun bne 1b 121*4882a593Smuzhiyun sta %g0, [%o3 + %g5] ASI_M_FLUSH_USER 122*4882a593Smuzhiyun retl 123*4882a593Smuzhiyun nop 124*4882a593Smuzhiyun 125*4882a593Smuzhiyun /* Below our threshold, flush one page at a time. */ 126*4882a593Smuzhiyun0: 127*4882a593Smuzhiyun ld [%o0 + AOFF_mm_context], %o0 128*4882a593Smuzhiyun mov SRMMU_CTX_REG, %g7 129*4882a593Smuzhiyun lda [%g7] ASI_M_MMUREGS, %o3 130*4882a593Smuzhiyun sta %o0, [%g7] ASI_M_MMUREGS 131*4882a593Smuzhiyun add %o2, -PAGE_SIZE, %o0 132*4882a593Smuzhiyun1: 133*4882a593Smuzhiyun or %o0, 0x400, %g7 134*4882a593Smuzhiyun lda [%g7] ASI_M_FLUSH_PROBE, %g7 135*4882a593Smuzhiyun orcc %g7, 0, %g0 136*4882a593Smuzhiyun be,a 3f 137*4882a593Smuzhiyun mov %o0, %o2 138*4882a593Smuzhiyun add %o4, %g5, %g7 139*4882a593Smuzhiyun2: 140*4882a593Smuzhiyun sub %o2, %g7, %o2 141*4882a593Smuzhiyun sta %g0, [%o2 + %g0] ASI_M_FLUSH_PAGE 142*4882a593Smuzhiyun sta %g0, [%o2 + %o4] ASI_M_FLUSH_PAGE 143*4882a593Smuzhiyun sta %g0, [%o2 + %o5] ASI_M_FLUSH_PAGE 144*4882a593Smuzhiyun sta %g0, [%o2 + %g1] ASI_M_FLUSH_PAGE 145*4882a593Smuzhiyun sta %g0, [%o2 + %g2] ASI_M_FLUSH_PAGE 146*4882a593Smuzhiyun sta %g0, [%o2 + %g3] ASI_M_FLUSH_PAGE 147*4882a593Smuzhiyun andcc %o2, 0xffc, %g0 148*4882a593Smuzhiyun sta %g0, [%o2 + %g4] ASI_M_FLUSH_PAGE 149*4882a593Smuzhiyun bne 2b 150*4882a593Smuzhiyun sta %g0, [%o2 + %g5] ASI_M_FLUSH_PAGE 151*4882a593Smuzhiyun3: 152*4882a593Smuzhiyun cmp %o2, %o1 153*4882a593Smuzhiyun bne 1b 154*4882a593Smuzhiyun add %o2, -PAGE_SIZE, %o0 155*4882a593Smuzhiyun mov SRMMU_FAULT_STATUS, %g5 156*4882a593Smuzhiyun lda [%g5] ASI_M_MMUREGS, %g0 157*4882a593Smuzhiyun mov SRMMU_CTX_REG, %g7 158*4882a593Smuzhiyun sta %o3, [%g7] ASI_M_MMUREGS 159*4882a593Smuzhiyunhypersparc_flush_cache_range_out: 160*4882a593Smuzhiyun retl 161*4882a593Smuzhiyun nop 162*4882a593Smuzhiyun 163*4882a593Smuzhiyun /* HyperSparc requires a valid mapping where we are about to flush 164*4882a593Smuzhiyun * in order to check for a physical tag match during the flush. 165*4882a593Smuzhiyun */ 166*4882a593Smuzhiyun /* Verified, my ass... */ 167*4882a593Smuzhiyunhypersparc_flush_cache_page: 168*4882a593Smuzhiyun ld [%o0 + VMA_VM_MM], %o0 169*4882a593Smuzhiyun ld [%o0 + AOFF_mm_context], %g2 170*4882a593Smuzhiyun#ifndef CONFIG_SMP 171*4882a593Smuzhiyun cmp %g2, -1 172*4882a593Smuzhiyun be hypersparc_flush_cache_page_out 173*4882a593Smuzhiyun#endif 174*4882a593Smuzhiyun WINDOW_FLUSH(%g4, %g5) 175*4882a593Smuzhiyun 176*4882a593Smuzhiyun sethi %hi(vac_line_size), %g1 177*4882a593Smuzhiyun ld [%g1 + %lo(vac_line_size)], %o4 178*4882a593Smuzhiyun mov SRMMU_CTX_REG, %o3 179*4882a593Smuzhiyun andn %o1, (PAGE_SIZE - 1), %o1 180*4882a593Smuzhiyun lda [%o3] ASI_M_MMUREGS, %o2 181*4882a593Smuzhiyun sta %g2, [%o3] ASI_M_MMUREGS 182*4882a593Smuzhiyun or %o1, 0x400, %o5 183*4882a593Smuzhiyun lda [%o5] ASI_M_FLUSH_PROBE, %g1 184*4882a593Smuzhiyun orcc %g0, %g1, %g0 185*4882a593Smuzhiyun be 2f 186*4882a593Smuzhiyun add %o4, %o4, %o5 187*4882a593Smuzhiyun sub %o1, -PAGE_SIZE, %o1 188*4882a593Smuzhiyun add %o4, %o5, %g1 189*4882a593Smuzhiyun add %o4, %g1, %g2 190*4882a593Smuzhiyun add %o4, %g2, %g3 191*4882a593Smuzhiyun add %o4, %g3, %g4 192*4882a593Smuzhiyun add %o4, %g4, %g5 193*4882a593Smuzhiyun add %o4, %g5, %g7 194*4882a593Smuzhiyun 195*4882a593Smuzhiyun /* BLAMMO! */ 196*4882a593Smuzhiyun1: 197*4882a593Smuzhiyun sub %o1, %g7, %o1 198*4882a593Smuzhiyun sta %g0, [%o1 + %g0] ASI_M_FLUSH_PAGE 199*4882a593Smuzhiyun sta %g0, [%o1 + %o4] ASI_M_FLUSH_PAGE 200*4882a593Smuzhiyun sta %g0, [%o1 + %o5] ASI_M_FLUSH_PAGE 201*4882a593Smuzhiyun sta %g0, [%o1 + %g1] ASI_M_FLUSH_PAGE 202*4882a593Smuzhiyun sta %g0, [%o1 + %g2] ASI_M_FLUSH_PAGE 203*4882a593Smuzhiyun sta %g0, [%o1 + %g3] ASI_M_FLUSH_PAGE 204*4882a593Smuzhiyun andcc %o1, 0xffc, %g0 205*4882a593Smuzhiyun sta %g0, [%o1 + %g4] ASI_M_FLUSH_PAGE 206*4882a593Smuzhiyun bne 1b 207*4882a593Smuzhiyun sta %g0, [%o1 + %g5] ASI_M_FLUSH_PAGE 208*4882a593Smuzhiyun2: 209*4882a593Smuzhiyun mov SRMMU_FAULT_STATUS, %g7 210*4882a593Smuzhiyun mov SRMMU_CTX_REG, %g4 211*4882a593Smuzhiyun lda [%g7] ASI_M_MMUREGS, %g0 212*4882a593Smuzhiyun sta %o2, [%g4] ASI_M_MMUREGS 213*4882a593Smuzhiyunhypersparc_flush_cache_page_out: 214*4882a593Smuzhiyun retl 215*4882a593Smuzhiyun nop 216*4882a593Smuzhiyun 217*4882a593Smuzhiyunhypersparc_flush_sig_insns: 218*4882a593Smuzhiyun flush %o1 219*4882a593Smuzhiyun retl 220*4882a593Smuzhiyun flush %o1 + 4 221*4882a593Smuzhiyun 222*4882a593Smuzhiyun /* HyperSparc is copy-back. */ 223*4882a593Smuzhiyunhypersparc_flush_page_to_ram: 224*4882a593Smuzhiyun sethi %hi(vac_line_size), %g1 225*4882a593Smuzhiyun ld [%g1 + %lo(vac_line_size)], %o4 226*4882a593Smuzhiyun andn %o0, (PAGE_SIZE - 1), %o0 227*4882a593Smuzhiyun add %o4, %o4, %o5 228*4882a593Smuzhiyun or %o0, 0x400, %g7 229*4882a593Smuzhiyun lda [%g7] ASI_M_FLUSH_PROBE, %g5 230*4882a593Smuzhiyun add %o4, %o5, %g1 231*4882a593Smuzhiyun orcc %g5, 0, %g0 232*4882a593Smuzhiyun be 2f 233*4882a593Smuzhiyun add %o4, %g1, %g2 234*4882a593Smuzhiyun add %o4, %g2, %g3 235*4882a593Smuzhiyun sub %o0, -PAGE_SIZE, %o0 236*4882a593Smuzhiyun add %o4, %g3, %g4 237*4882a593Smuzhiyun add %o4, %g4, %g5 238*4882a593Smuzhiyun add %o4, %g5, %g7 239*4882a593Smuzhiyun 240*4882a593Smuzhiyun /* BLAMMO! */ 241*4882a593Smuzhiyun1: 242*4882a593Smuzhiyun sub %o0, %g7, %o0 243*4882a593Smuzhiyun sta %g0, [%o0 + %g0] ASI_M_FLUSH_PAGE 244*4882a593Smuzhiyun sta %g0, [%o0 + %o4] ASI_M_FLUSH_PAGE 245*4882a593Smuzhiyun sta %g0, [%o0 + %o5] ASI_M_FLUSH_PAGE 246*4882a593Smuzhiyun sta %g0, [%o0 + %g1] ASI_M_FLUSH_PAGE 247*4882a593Smuzhiyun sta %g0, [%o0 + %g2] ASI_M_FLUSH_PAGE 248*4882a593Smuzhiyun sta %g0, [%o0 + %g3] ASI_M_FLUSH_PAGE 249*4882a593Smuzhiyun andcc %o0, 0xffc, %g0 250*4882a593Smuzhiyun sta %g0, [%o0 + %g4] ASI_M_FLUSH_PAGE 251*4882a593Smuzhiyun bne 1b 252*4882a593Smuzhiyun sta %g0, [%o0 + %g5] ASI_M_FLUSH_PAGE 253*4882a593Smuzhiyun2: 254*4882a593Smuzhiyun mov SRMMU_FAULT_STATUS, %g1 255*4882a593Smuzhiyun retl 256*4882a593Smuzhiyun lda [%g1] ASI_M_MMUREGS, %g0 257*4882a593Smuzhiyun 258*4882a593Smuzhiyun /* HyperSparc is IO cache coherent. */ 259*4882a593Smuzhiyunhypersparc_flush_page_for_dma: 260*4882a593Smuzhiyun retl 261*4882a593Smuzhiyun nop 262*4882a593Smuzhiyun 263*4882a593Smuzhiyun /* It was noted that at boot time a TLB flush all in a delay slot 264*4882a593Smuzhiyun * can deliver an illegal instruction to the processor if the timing 265*4882a593Smuzhiyun * is just right... 266*4882a593Smuzhiyun */ 267*4882a593Smuzhiyunhypersparc_flush_tlb_all: 268*4882a593Smuzhiyun mov 0x400, %g1 269*4882a593Smuzhiyun sta %g0, [%g1] ASI_M_FLUSH_PROBE 270*4882a593Smuzhiyun retl 271*4882a593Smuzhiyun nop 272*4882a593Smuzhiyun 273*4882a593Smuzhiyunhypersparc_flush_tlb_mm: 274*4882a593Smuzhiyun mov SRMMU_CTX_REG, %g1 275*4882a593Smuzhiyun ld [%o0 + AOFF_mm_context], %o1 276*4882a593Smuzhiyun lda [%g1] ASI_M_MMUREGS, %g5 277*4882a593Smuzhiyun#ifndef CONFIG_SMP 278*4882a593Smuzhiyun cmp %o1, -1 279*4882a593Smuzhiyun be hypersparc_flush_tlb_mm_out 280*4882a593Smuzhiyun#endif 281*4882a593Smuzhiyun mov 0x300, %g2 282*4882a593Smuzhiyun sta %o1, [%g1] ASI_M_MMUREGS 283*4882a593Smuzhiyun sta %g0, [%g2] ASI_M_FLUSH_PROBE 284*4882a593Smuzhiyunhypersparc_flush_tlb_mm_out: 285*4882a593Smuzhiyun retl 286*4882a593Smuzhiyun sta %g5, [%g1] ASI_M_MMUREGS 287*4882a593Smuzhiyun 288*4882a593Smuzhiyunhypersparc_flush_tlb_range: 289*4882a593Smuzhiyun ld [%o0 + VMA_VM_MM], %o0 290*4882a593Smuzhiyun mov SRMMU_CTX_REG, %g1 291*4882a593Smuzhiyun ld [%o0 + AOFF_mm_context], %o3 292*4882a593Smuzhiyun lda [%g1] ASI_M_MMUREGS, %g5 293*4882a593Smuzhiyun#ifndef CONFIG_SMP 294*4882a593Smuzhiyun cmp %o3, -1 295*4882a593Smuzhiyun be hypersparc_flush_tlb_range_out 296*4882a593Smuzhiyun#endif 297*4882a593Smuzhiyun sethi %hi(~((1 << PGDIR_SHIFT) - 1)), %o4 298*4882a593Smuzhiyun sta %o3, [%g1] ASI_M_MMUREGS 299*4882a593Smuzhiyun and %o1, %o4, %o1 300*4882a593Smuzhiyun add %o1, 0x200, %o1 301*4882a593Smuzhiyun sta %g0, [%o1] ASI_M_FLUSH_PROBE 302*4882a593Smuzhiyun1: 303*4882a593Smuzhiyun sub %o1, %o4, %o1 304*4882a593Smuzhiyun cmp %o1, %o2 305*4882a593Smuzhiyun blu,a 1b 306*4882a593Smuzhiyun sta %g0, [%o1] ASI_M_FLUSH_PROBE 307*4882a593Smuzhiyunhypersparc_flush_tlb_range_out: 308*4882a593Smuzhiyun retl 309*4882a593Smuzhiyun sta %g5, [%g1] ASI_M_MMUREGS 310*4882a593Smuzhiyun 311*4882a593Smuzhiyunhypersparc_flush_tlb_page: 312*4882a593Smuzhiyun ld [%o0 + VMA_VM_MM], %o0 313*4882a593Smuzhiyun mov SRMMU_CTX_REG, %g1 314*4882a593Smuzhiyun ld [%o0 + AOFF_mm_context], %o3 315*4882a593Smuzhiyun andn %o1, (PAGE_SIZE - 1), %o1 316*4882a593Smuzhiyun#ifndef CONFIG_SMP 317*4882a593Smuzhiyun cmp %o3, -1 318*4882a593Smuzhiyun be hypersparc_flush_tlb_page_out 319*4882a593Smuzhiyun#endif 320*4882a593Smuzhiyun lda [%g1] ASI_M_MMUREGS, %g5 321*4882a593Smuzhiyun sta %o3, [%g1] ASI_M_MMUREGS 322*4882a593Smuzhiyun sta %g0, [%o1] ASI_M_FLUSH_PROBE 323*4882a593Smuzhiyunhypersparc_flush_tlb_page_out: 324*4882a593Smuzhiyun retl 325*4882a593Smuzhiyun sta %g5, [%g1] ASI_M_MMUREGS 326*4882a593Smuzhiyun 327*4882a593Smuzhiyun __INIT 328*4882a593Smuzhiyun 329*4882a593Smuzhiyun /* High speed page clear/copy. */ 330*4882a593Smuzhiyunhypersparc_bzero_1page: 331*4882a593Smuzhiyun/* NOTE: This routine has to be shorter than 40insns --jj */ 332*4882a593Smuzhiyun clr %g1 333*4882a593Smuzhiyun mov 32, %g2 334*4882a593Smuzhiyun mov 64, %g3 335*4882a593Smuzhiyun mov 96, %g4 336*4882a593Smuzhiyun mov 128, %g5 337*4882a593Smuzhiyun mov 160, %g7 338*4882a593Smuzhiyun mov 192, %o2 339*4882a593Smuzhiyun mov 224, %o3 340*4882a593Smuzhiyun mov 16, %o1 341*4882a593Smuzhiyun1: 342*4882a593Smuzhiyun stda %g0, [%o0 + %g0] ASI_M_BFILL 343*4882a593Smuzhiyun stda %g0, [%o0 + %g2] ASI_M_BFILL 344*4882a593Smuzhiyun stda %g0, [%o0 + %g3] ASI_M_BFILL 345*4882a593Smuzhiyun stda %g0, [%o0 + %g4] ASI_M_BFILL 346*4882a593Smuzhiyun stda %g0, [%o0 + %g5] ASI_M_BFILL 347*4882a593Smuzhiyun stda %g0, [%o0 + %g7] ASI_M_BFILL 348*4882a593Smuzhiyun stda %g0, [%o0 + %o2] ASI_M_BFILL 349*4882a593Smuzhiyun stda %g0, [%o0 + %o3] ASI_M_BFILL 350*4882a593Smuzhiyun subcc %o1, 1, %o1 351*4882a593Smuzhiyun bne 1b 352*4882a593Smuzhiyun add %o0, 256, %o0 353*4882a593Smuzhiyun 354*4882a593Smuzhiyun retl 355*4882a593Smuzhiyun nop 356*4882a593Smuzhiyun 357*4882a593Smuzhiyunhypersparc_copy_1page: 358*4882a593Smuzhiyun/* NOTE: This routine has to be shorter than 70insns --jj */ 359*4882a593Smuzhiyun sub %o1, %o0, %o2 ! difference 360*4882a593Smuzhiyun mov 16, %g1 361*4882a593Smuzhiyun1: 362*4882a593Smuzhiyun sta %o0, [%o0 + %o2] ASI_M_BCOPY 363*4882a593Smuzhiyun add %o0, 32, %o0 364*4882a593Smuzhiyun sta %o0, [%o0 + %o2] ASI_M_BCOPY 365*4882a593Smuzhiyun add %o0, 32, %o0 366*4882a593Smuzhiyun sta %o0, [%o0 + %o2] ASI_M_BCOPY 367*4882a593Smuzhiyun add %o0, 32, %o0 368*4882a593Smuzhiyun sta %o0, [%o0 + %o2] ASI_M_BCOPY 369*4882a593Smuzhiyun add %o0, 32, %o0 370*4882a593Smuzhiyun sta %o0, [%o0 + %o2] ASI_M_BCOPY 371*4882a593Smuzhiyun add %o0, 32, %o0 372*4882a593Smuzhiyun sta %o0, [%o0 + %o2] ASI_M_BCOPY 373*4882a593Smuzhiyun add %o0, 32, %o0 374*4882a593Smuzhiyun sta %o0, [%o0 + %o2] ASI_M_BCOPY 375*4882a593Smuzhiyun add %o0, 32, %o0 376*4882a593Smuzhiyun sta %o0, [%o0 + %o2] ASI_M_BCOPY 377*4882a593Smuzhiyun subcc %g1, 1, %g1 378*4882a593Smuzhiyun bne 1b 379*4882a593Smuzhiyun add %o0, 32, %o0 380*4882a593Smuzhiyun 381*4882a593Smuzhiyun retl 382*4882a593Smuzhiyun nop 383*4882a593Smuzhiyun 384*4882a593Smuzhiyun .globl hypersparc_setup_blockops 385*4882a593Smuzhiyunhypersparc_setup_blockops: 386*4882a593Smuzhiyun sethi %hi(bzero_1page), %o0 387*4882a593Smuzhiyun or %o0, %lo(bzero_1page), %o0 388*4882a593Smuzhiyun sethi %hi(hypersparc_bzero_1page), %o1 389*4882a593Smuzhiyun or %o1, %lo(hypersparc_bzero_1page), %o1 390*4882a593Smuzhiyun sethi %hi(hypersparc_copy_1page), %o2 391*4882a593Smuzhiyun or %o2, %lo(hypersparc_copy_1page), %o2 392*4882a593Smuzhiyun ld [%o1], %o4 393*4882a593Smuzhiyun1: 394*4882a593Smuzhiyun add %o1, 4, %o1 395*4882a593Smuzhiyun st %o4, [%o0] 396*4882a593Smuzhiyun add %o0, 4, %o0 397*4882a593Smuzhiyun cmp %o1, %o2 398*4882a593Smuzhiyun bne 1b 399*4882a593Smuzhiyun ld [%o1], %o4 400*4882a593Smuzhiyun sethi %hi(__copy_1page), %o0 401*4882a593Smuzhiyun or %o0, %lo(__copy_1page), %o0 402*4882a593Smuzhiyun sethi %hi(hypersparc_setup_blockops), %o2 403*4882a593Smuzhiyun or %o2, %lo(hypersparc_setup_blockops), %o2 404*4882a593Smuzhiyun ld [%o1], %o4 405*4882a593Smuzhiyun1: 406*4882a593Smuzhiyun add %o1, 4, %o1 407*4882a593Smuzhiyun st %o4, [%o0] 408*4882a593Smuzhiyun add %o0, 4, %o0 409*4882a593Smuzhiyun cmp %o1, %o2 410*4882a593Smuzhiyun bne 1b 411*4882a593Smuzhiyun ld [%o1], %o4 412*4882a593Smuzhiyun sta %g0, [%g0] ASI_M_FLUSH_IWHOLE 413*4882a593Smuzhiyun retl 414*4882a593Smuzhiyun nop 415