1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun /* spitfire.h: SpitFire/BlackBird/Cheetah inline MMU operations.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 1996 David S. Miller (davem@davemloft.net)
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #ifndef _SPARC64_SPITFIRE_H
8*4882a593Smuzhiyun #define _SPARC64_SPITFIRE_H
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #ifdef CONFIG_SPARC64
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <asm/asi.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun /* The following register addresses are accessible via ASI_DMMU
15*4882a593Smuzhiyun * and ASI_IMMU, that is there is a distinct and unique copy of
16*4882a593Smuzhiyun * each these registers for each TLB.
17*4882a593Smuzhiyun */
18*4882a593Smuzhiyun #define TSB_TAG_TARGET 0x0000000000000000 /* All chips */
19*4882a593Smuzhiyun #define TLB_SFSR 0x0000000000000018 /* All chips */
20*4882a593Smuzhiyun #define TSB_REG 0x0000000000000028 /* All chips */
21*4882a593Smuzhiyun #define TLB_TAG_ACCESS 0x0000000000000030 /* All chips */
22*4882a593Smuzhiyun #define VIRT_WATCHPOINT 0x0000000000000038 /* All chips */
23*4882a593Smuzhiyun #define PHYS_WATCHPOINT 0x0000000000000040 /* All chips */
24*4882a593Smuzhiyun #define TSB_EXTENSION_P 0x0000000000000048 /* Ultra-III and later */
25*4882a593Smuzhiyun #define TSB_EXTENSION_S 0x0000000000000050 /* Ultra-III and later, D-TLB only */
26*4882a593Smuzhiyun #define TSB_EXTENSION_N 0x0000000000000058 /* Ultra-III and later */
27*4882a593Smuzhiyun #define TLB_TAG_ACCESS_EXT 0x0000000000000060 /* Ultra-III+ and later */
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun /* These registers only exist as one entity, and are accessed
30*4882a593Smuzhiyun * via ASI_DMMU only.
31*4882a593Smuzhiyun */
32*4882a593Smuzhiyun #define PRIMARY_CONTEXT 0x0000000000000008
33*4882a593Smuzhiyun #define SECONDARY_CONTEXT 0x0000000000000010
34*4882a593Smuzhiyun #define DMMU_SFAR 0x0000000000000020
35*4882a593Smuzhiyun #define VIRT_WATCHPOINT 0x0000000000000038
36*4882a593Smuzhiyun #define PHYS_WATCHPOINT 0x0000000000000040
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define SPITFIRE_HIGHEST_LOCKED_TLBENT (64 - 1)
39*4882a593Smuzhiyun #define CHEETAH_HIGHEST_LOCKED_TLBENT (16 - 1)
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #define L1DCACHE_SIZE 0x4000
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #define SUN4V_CHIP_INVALID 0x00
44*4882a593Smuzhiyun #define SUN4V_CHIP_NIAGARA1 0x01
45*4882a593Smuzhiyun #define SUN4V_CHIP_NIAGARA2 0x02
46*4882a593Smuzhiyun #define SUN4V_CHIP_NIAGARA3 0x03
47*4882a593Smuzhiyun #define SUN4V_CHIP_NIAGARA4 0x04
48*4882a593Smuzhiyun #define SUN4V_CHIP_NIAGARA5 0x05
49*4882a593Smuzhiyun #define SUN4V_CHIP_SPARC_M6 0x06
50*4882a593Smuzhiyun #define SUN4V_CHIP_SPARC_M7 0x07
51*4882a593Smuzhiyun #define SUN4V_CHIP_SPARC_M8 0x08
52*4882a593Smuzhiyun #define SUN4V_CHIP_SPARC64X 0x8a
53*4882a593Smuzhiyun #define SUN4V_CHIP_SPARC_SN 0x8b
54*4882a593Smuzhiyun #define SUN4V_CHIP_UNKNOWN 0xff
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun /*
57*4882a593Smuzhiyun * The following CPU_ID_xxx constants are used
58*4882a593Smuzhiyun * to identify the CPU type in the setup phase
59*4882a593Smuzhiyun * (see head_64.S)
60*4882a593Smuzhiyun */
61*4882a593Smuzhiyun #define CPU_ID_NIAGARA1 ('1')
62*4882a593Smuzhiyun #define CPU_ID_NIAGARA2 ('2')
63*4882a593Smuzhiyun #define CPU_ID_NIAGARA3 ('3')
64*4882a593Smuzhiyun #define CPU_ID_NIAGARA4 ('4')
65*4882a593Smuzhiyun #define CPU_ID_NIAGARA5 ('5')
66*4882a593Smuzhiyun #define CPU_ID_M6 ('6')
67*4882a593Smuzhiyun #define CPU_ID_M7 ('7')
68*4882a593Smuzhiyun #define CPU_ID_M8 ('8')
69*4882a593Smuzhiyun #define CPU_ID_SONOMA1 ('N')
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun #ifndef __ASSEMBLY__
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun enum ultra_tlb_layout {
74*4882a593Smuzhiyun spitfire = 0,
75*4882a593Smuzhiyun cheetah = 1,
76*4882a593Smuzhiyun cheetah_plus = 2,
77*4882a593Smuzhiyun hypervisor = 3,
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun extern enum ultra_tlb_layout tlb_type;
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun extern int sun4v_chip_type;
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun extern int cheetah_pcache_forced_on;
85*4882a593Smuzhiyun void cheetah_enable_pcache(void);
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun #define sparc64_highest_locked_tlbent() \
88*4882a593Smuzhiyun (tlb_type == spitfire ? \
89*4882a593Smuzhiyun SPITFIRE_HIGHEST_LOCKED_TLBENT : \
90*4882a593Smuzhiyun CHEETAH_HIGHEST_LOCKED_TLBENT)
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun extern int num_kernel_image_mappings;
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun /* The data cache is write through, so this just invalidates the
95*4882a593Smuzhiyun * specified line.
96*4882a593Smuzhiyun */
spitfire_put_dcache_tag(unsigned long addr,unsigned long tag)97*4882a593Smuzhiyun static inline void spitfire_put_dcache_tag(unsigned long addr, unsigned long tag)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun __asm__ __volatile__("stxa %0, [%1] %2\n\t"
100*4882a593Smuzhiyun "membar #Sync"
101*4882a593Smuzhiyun : /* No outputs */
102*4882a593Smuzhiyun : "r" (tag), "r" (addr), "i" (ASI_DCACHE_TAG));
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun /* The instruction cache lines are flushed with this, but note that
106*4882a593Smuzhiyun * this does not flush the pipeline. It is possible for a line to
107*4882a593Smuzhiyun * get flushed but stale instructions to still be in the pipeline,
108*4882a593Smuzhiyun * a flush instruction (to any address) is sufficient to handle
109*4882a593Smuzhiyun * this issue after the line is invalidated.
110*4882a593Smuzhiyun */
spitfire_put_icache_tag(unsigned long addr,unsigned long tag)111*4882a593Smuzhiyun static inline void spitfire_put_icache_tag(unsigned long addr, unsigned long tag)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun __asm__ __volatile__("stxa %0, [%1] %2\n\t"
114*4882a593Smuzhiyun "membar #Sync"
115*4882a593Smuzhiyun : /* No outputs */
116*4882a593Smuzhiyun : "r" (tag), "r" (addr), "i" (ASI_IC_TAG));
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun
spitfire_get_dtlb_data(int entry)119*4882a593Smuzhiyun static inline unsigned long spitfire_get_dtlb_data(int entry)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun unsigned long data;
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun __asm__ __volatile__("ldxa [%1] %2, %0"
124*4882a593Smuzhiyun : "=r" (data)
125*4882a593Smuzhiyun : "r" (entry << 3), "i" (ASI_DTLB_DATA_ACCESS));
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun /* Clear TTE diag bits. */
128*4882a593Smuzhiyun data &= ~0x0003fe0000000000UL;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun return data;
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun
spitfire_get_dtlb_tag(int entry)133*4882a593Smuzhiyun static inline unsigned long spitfire_get_dtlb_tag(int entry)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun unsigned long tag;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun __asm__ __volatile__("ldxa [%1] %2, %0"
138*4882a593Smuzhiyun : "=r" (tag)
139*4882a593Smuzhiyun : "r" (entry << 3), "i" (ASI_DTLB_TAG_READ));
140*4882a593Smuzhiyun return tag;
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun
spitfire_put_dtlb_data(int entry,unsigned long data)143*4882a593Smuzhiyun static inline void spitfire_put_dtlb_data(int entry, unsigned long data)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun __asm__ __volatile__("stxa %0, [%1] %2\n\t"
146*4882a593Smuzhiyun "membar #Sync"
147*4882a593Smuzhiyun : /* No outputs */
148*4882a593Smuzhiyun : "r" (data), "r" (entry << 3),
149*4882a593Smuzhiyun "i" (ASI_DTLB_DATA_ACCESS));
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
spitfire_get_itlb_data(int entry)152*4882a593Smuzhiyun static inline unsigned long spitfire_get_itlb_data(int entry)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun unsigned long data;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun __asm__ __volatile__("ldxa [%1] %2, %0"
157*4882a593Smuzhiyun : "=r" (data)
158*4882a593Smuzhiyun : "r" (entry << 3), "i" (ASI_ITLB_DATA_ACCESS));
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun /* Clear TTE diag bits. */
161*4882a593Smuzhiyun data &= ~0x0003fe0000000000UL;
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun return data;
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun
spitfire_get_itlb_tag(int entry)166*4882a593Smuzhiyun static inline unsigned long spitfire_get_itlb_tag(int entry)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun unsigned long tag;
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun __asm__ __volatile__("ldxa [%1] %2, %0"
171*4882a593Smuzhiyun : "=r" (tag)
172*4882a593Smuzhiyun : "r" (entry << 3), "i" (ASI_ITLB_TAG_READ));
173*4882a593Smuzhiyun return tag;
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun
spitfire_put_itlb_data(int entry,unsigned long data)176*4882a593Smuzhiyun static inline void spitfire_put_itlb_data(int entry, unsigned long data)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun __asm__ __volatile__("stxa %0, [%1] %2\n\t"
179*4882a593Smuzhiyun "membar #Sync"
180*4882a593Smuzhiyun : /* No outputs */
181*4882a593Smuzhiyun : "r" (data), "r" (entry << 3),
182*4882a593Smuzhiyun "i" (ASI_ITLB_DATA_ACCESS));
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun
spitfire_flush_dtlb_nucleus_page(unsigned long page)185*4882a593Smuzhiyun static inline void spitfire_flush_dtlb_nucleus_page(unsigned long page)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun __asm__ __volatile__("stxa %%g0, [%0] %1\n\t"
188*4882a593Smuzhiyun "membar #Sync"
189*4882a593Smuzhiyun : /* No outputs */
190*4882a593Smuzhiyun : "r" (page | 0x20), "i" (ASI_DMMU_DEMAP));
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun
spitfire_flush_itlb_nucleus_page(unsigned long page)193*4882a593Smuzhiyun static inline void spitfire_flush_itlb_nucleus_page(unsigned long page)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun __asm__ __volatile__("stxa %%g0, [%0] %1\n\t"
196*4882a593Smuzhiyun "membar #Sync"
197*4882a593Smuzhiyun : /* No outputs */
198*4882a593Smuzhiyun : "r" (page | 0x20), "i" (ASI_IMMU_DEMAP));
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun /* Cheetah has "all non-locked" tlb flushes. */
cheetah_flush_dtlb_all(void)202*4882a593Smuzhiyun static inline void cheetah_flush_dtlb_all(void)
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun __asm__ __volatile__("stxa %%g0, [%0] %1\n\t"
205*4882a593Smuzhiyun "membar #Sync"
206*4882a593Smuzhiyun : /* No outputs */
207*4882a593Smuzhiyun : "r" (0x80), "i" (ASI_DMMU_DEMAP));
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun
cheetah_flush_itlb_all(void)210*4882a593Smuzhiyun static inline void cheetah_flush_itlb_all(void)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun __asm__ __volatile__("stxa %%g0, [%0] %1\n\t"
213*4882a593Smuzhiyun "membar #Sync"
214*4882a593Smuzhiyun : /* No outputs */
215*4882a593Smuzhiyun : "r" (0x80), "i" (ASI_IMMU_DEMAP));
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun /* Cheetah has a 4-tlb layout so direct access is a bit different.
219*4882a593Smuzhiyun * The first two TLBs are fully assosciative, hold 16 entries, and are
220*4882a593Smuzhiyun * used only for locked and >8K sized translations. One exists for
221*4882a593Smuzhiyun * data accesses and one for instruction accesses.
222*4882a593Smuzhiyun *
223*4882a593Smuzhiyun * The third TLB is for data accesses to 8K non-locked translations, is
224*4882a593Smuzhiyun * 2 way assosciative, and holds 512 entries. The fourth TLB is for
225*4882a593Smuzhiyun * instruction accesses to 8K non-locked translations, is 2 way
226*4882a593Smuzhiyun * assosciative, and holds 128 entries.
227*4882a593Smuzhiyun *
228*4882a593Smuzhiyun * Cheetah has some bug where bogus data can be returned from
229*4882a593Smuzhiyun * ASI_{D,I}TLB_DATA_ACCESS loads, doing the load twice fixes
230*4882a593Smuzhiyun * the problem for me. -DaveM
231*4882a593Smuzhiyun */
cheetah_get_ldtlb_data(int entry)232*4882a593Smuzhiyun static inline unsigned long cheetah_get_ldtlb_data(int entry)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun unsigned long data;
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun __asm__ __volatile__("ldxa [%1] %2, %%g0\n\t"
237*4882a593Smuzhiyun "ldxa [%1] %2, %0"
238*4882a593Smuzhiyun : "=r" (data)
239*4882a593Smuzhiyun : "r" ((0 << 16) | (entry << 3)),
240*4882a593Smuzhiyun "i" (ASI_DTLB_DATA_ACCESS));
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun return data;
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun
cheetah_get_litlb_data(int entry)245*4882a593Smuzhiyun static inline unsigned long cheetah_get_litlb_data(int entry)
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun unsigned long data;
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun __asm__ __volatile__("ldxa [%1] %2, %%g0\n\t"
250*4882a593Smuzhiyun "ldxa [%1] %2, %0"
251*4882a593Smuzhiyun : "=r" (data)
252*4882a593Smuzhiyun : "r" ((0 << 16) | (entry << 3)),
253*4882a593Smuzhiyun "i" (ASI_ITLB_DATA_ACCESS));
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun return data;
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun
cheetah_get_ldtlb_tag(int entry)258*4882a593Smuzhiyun static inline unsigned long cheetah_get_ldtlb_tag(int entry)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun unsigned long tag;
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun __asm__ __volatile__("ldxa [%1] %2, %0"
263*4882a593Smuzhiyun : "=r" (tag)
264*4882a593Smuzhiyun : "r" ((0 << 16) | (entry << 3)),
265*4882a593Smuzhiyun "i" (ASI_DTLB_TAG_READ));
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun return tag;
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun
cheetah_get_litlb_tag(int entry)270*4882a593Smuzhiyun static inline unsigned long cheetah_get_litlb_tag(int entry)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun unsigned long tag;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun __asm__ __volatile__("ldxa [%1] %2, %0"
275*4882a593Smuzhiyun : "=r" (tag)
276*4882a593Smuzhiyun : "r" ((0 << 16) | (entry << 3)),
277*4882a593Smuzhiyun "i" (ASI_ITLB_TAG_READ));
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun return tag;
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun
cheetah_put_ldtlb_data(int entry,unsigned long data)282*4882a593Smuzhiyun static inline void cheetah_put_ldtlb_data(int entry, unsigned long data)
283*4882a593Smuzhiyun {
284*4882a593Smuzhiyun __asm__ __volatile__("stxa %0, [%1] %2\n\t"
285*4882a593Smuzhiyun "membar #Sync"
286*4882a593Smuzhiyun : /* No outputs */
287*4882a593Smuzhiyun : "r" (data),
288*4882a593Smuzhiyun "r" ((0 << 16) | (entry << 3)),
289*4882a593Smuzhiyun "i" (ASI_DTLB_DATA_ACCESS));
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun
cheetah_put_litlb_data(int entry,unsigned long data)292*4882a593Smuzhiyun static inline void cheetah_put_litlb_data(int entry, unsigned long data)
293*4882a593Smuzhiyun {
294*4882a593Smuzhiyun __asm__ __volatile__("stxa %0, [%1] %2\n\t"
295*4882a593Smuzhiyun "membar #Sync"
296*4882a593Smuzhiyun : /* No outputs */
297*4882a593Smuzhiyun : "r" (data),
298*4882a593Smuzhiyun "r" ((0 << 16) | (entry << 3)),
299*4882a593Smuzhiyun "i" (ASI_ITLB_DATA_ACCESS));
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun
cheetah_get_dtlb_data(int entry,int tlb)302*4882a593Smuzhiyun static inline unsigned long cheetah_get_dtlb_data(int entry, int tlb)
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun unsigned long data;
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun __asm__ __volatile__("ldxa [%1] %2, %%g0\n\t"
307*4882a593Smuzhiyun "ldxa [%1] %2, %0"
308*4882a593Smuzhiyun : "=r" (data)
309*4882a593Smuzhiyun : "r" ((tlb << 16) | (entry << 3)), "i" (ASI_DTLB_DATA_ACCESS));
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun return data;
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun
cheetah_get_dtlb_tag(int entry,int tlb)314*4882a593Smuzhiyun static inline unsigned long cheetah_get_dtlb_tag(int entry, int tlb)
315*4882a593Smuzhiyun {
316*4882a593Smuzhiyun unsigned long tag;
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun __asm__ __volatile__("ldxa [%1] %2, %0"
319*4882a593Smuzhiyun : "=r" (tag)
320*4882a593Smuzhiyun : "r" ((tlb << 16) | (entry << 3)), "i" (ASI_DTLB_TAG_READ));
321*4882a593Smuzhiyun return tag;
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun
cheetah_put_dtlb_data(int entry,unsigned long data,int tlb)324*4882a593Smuzhiyun static inline void cheetah_put_dtlb_data(int entry, unsigned long data, int tlb)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun __asm__ __volatile__("stxa %0, [%1] %2\n\t"
327*4882a593Smuzhiyun "membar #Sync"
328*4882a593Smuzhiyun : /* No outputs */
329*4882a593Smuzhiyun : "r" (data),
330*4882a593Smuzhiyun "r" ((tlb << 16) | (entry << 3)),
331*4882a593Smuzhiyun "i" (ASI_DTLB_DATA_ACCESS));
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun
cheetah_get_itlb_data(int entry)334*4882a593Smuzhiyun static inline unsigned long cheetah_get_itlb_data(int entry)
335*4882a593Smuzhiyun {
336*4882a593Smuzhiyun unsigned long data;
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun __asm__ __volatile__("ldxa [%1] %2, %%g0\n\t"
339*4882a593Smuzhiyun "ldxa [%1] %2, %0"
340*4882a593Smuzhiyun : "=r" (data)
341*4882a593Smuzhiyun : "r" ((2 << 16) | (entry << 3)),
342*4882a593Smuzhiyun "i" (ASI_ITLB_DATA_ACCESS));
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun return data;
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun
cheetah_get_itlb_tag(int entry)347*4882a593Smuzhiyun static inline unsigned long cheetah_get_itlb_tag(int entry)
348*4882a593Smuzhiyun {
349*4882a593Smuzhiyun unsigned long tag;
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun __asm__ __volatile__("ldxa [%1] %2, %0"
352*4882a593Smuzhiyun : "=r" (tag)
353*4882a593Smuzhiyun : "r" ((2 << 16) | (entry << 3)), "i" (ASI_ITLB_TAG_READ));
354*4882a593Smuzhiyun return tag;
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun
cheetah_put_itlb_data(int entry,unsigned long data)357*4882a593Smuzhiyun static inline void cheetah_put_itlb_data(int entry, unsigned long data)
358*4882a593Smuzhiyun {
359*4882a593Smuzhiyun __asm__ __volatile__("stxa %0, [%1] %2\n\t"
360*4882a593Smuzhiyun "membar #Sync"
361*4882a593Smuzhiyun : /* No outputs */
362*4882a593Smuzhiyun : "r" (data), "r" ((2 << 16) | (entry << 3)),
363*4882a593Smuzhiyun "i" (ASI_ITLB_DATA_ACCESS));
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun #endif /* !(__ASSEMBLY__) */
367*4882a593Smuzhiyun #endif /* CONFIG_SPARC64 */
368*4882a593Smuzhiyun #endif /* !(_SPARC64_SPITFIRE_H) */
369