1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * pgtable.h: SpitFire page table operations.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 1996,1997 David S. Miller (davem@caip.rutgers.edu)
6*4882a593Smuzhiyun * Copyright 1997,1998 Jakub Jelinek (jj@sunsite.mff.cuni.cz)
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #ifndef _SPARC64_PGTABLE_H
10*4882a593Smuzhiyun #define _SPARC64_PGTABLE_H
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun /* This file contains the functions and defines necessary to modify and use
13*4882a593Smuzhiyun * the SpitFire page tables.
14*4882a593Smuzhiyun */
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include <asm-generic/pgtable-nop4d.h>
17*4882a593Smuzhiyun #include <linux/compiler.h>
18*4882a593Smuzhiyun #include <linux/const.h>
19*4882a593Smuzhiyun #include <asm/types.h>
20*4882a593Smuzhiyun #include <asm/spitfire.h>
21*4882a593Smuzhiyun #include <asm/asi.h>
22*4882a593Smuzhiyun #include <asm/adi.h>
23*4882a593Smuzhiyun #include <asm/page.h>
24*4882a593Smuzhiyun #include <asm/processor.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun /* The kernel image occupies 0x4000000 to 0x6000000 (4MB --> 96MB).
27*4882a593Smuzhiyun * The page copy blockops can use 0x6000000 to 0x8000000.
28*4882a593Smuzhiyun * The 8K TSB is mapped in the 0x8000000 to 0x8400000 range.
29*4882a593Smuzhiyun * The 4M TSB is mapped in the 0x8400000 to 0x8800000 range.
30*4882a593Smuzhiyun * The PROM resides in an area spanning 0xf0000000 to 0x100000000.
31*4882a593Smuzhiyun * The vmalloc area spans 0x100000000 to 0x200000000.
32*4882a593Smuzhiyun * Since modules need to be in the lowest 32-bits of the address space,
33*4882a593Smuzhiyun * we place them right before the OBP area from 0x10000000 to 0xf0000000.
34*4882a593Smuzhiyun * There is a single static kernel PMD which maps from 0x0 to address
35*4882a593Smuzhiyun * 0x400000000.
36*4882a593Smuzhiyun */
37*4882a593Smuzhiyun #define TLBTEMP_BASE _AC(0x0000000006000000,UL)
38*4882a593Smuzhiyun #define TSBMAP_8K_BASE _AC(0x0000000008000000,UL)
39*4882a593Smuzhiyun #define TSBMAP_4M_BASE _AC(0x0000000008400000,UL)
40*4882a593Smuzhiyun #define MODULES_VADDR _AC(0x0000000010000000,UL)
41*4882a593Smuzhiyun #define MODULES_LEN _AC(0x00000000e0000000,UL)
42*4882a593Smuzhiyun #define MODULES_END _AC(0x00000000f0000000,UL)
43*4882a593Smuzhiyun #define LOW_OBP_ADDRESS _AC(0x00000000f0000000,UL)
44*4882a593Smuzhiyun #define HI_OBP_ADDRESS _AC(0x0000000100000000,UL)
45*4882a593Smuzhiyun #define VMALLOC_START _AC(0x0000000100000000,UL)
46*4882a593Smuzhiyun #define VMEMMAP_BASE VMALLOC_END
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun /* PMD_SHIFT determines the size of the area a second-level page
49*4882a593Smuzhiyun * table can map
50*4882a593Smuzhiyun */
51*4882a593Smuzhiyun #define PMD_SHIFT (PAGE_SHIFT + (PAGE_SHIFT-3))
52*4882a593Smuzhiyun #define PMD_SIZE (_AC(1,UL) << PMD_SHIFT)
53*4882a593Smuzhiyun #define PMD_MASK (~(PMD_SIZE-1))
54*4882a593Smuzhiyun #define PMD_BITS (PAGE_SHIFT - 3)
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun /* PUD_SHIFT determines the size of the area a third-level page
57*4882a593Smuzhiyun * table can map
58*4882a593Smuzhiyun */
59*4882a593Smuzhiyun #define PUD_SHIFT (PMD_SHIFT + PMD_BITS)
60*4882a593Smuzhiyun #define PUD_SIZE (_AC(1,UL) << PUD_SHIFT)
61*4882a593Smuzhiyun #define PUD_MASK (~(PUD_SIZE-1))
62*4882a593Smuzhiyun #define PUD_BITS (PAGE_SHIFT - 3)
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun /* PGDIR_SHIFT determines what a fourth-level page table entry can map */
65*4882a593Smuzhiyun #define PGDIR_SHIFT (PUD_SHIFT + PUD_BITS)
66*4882a593Smuzhiyun #define PGDIR_SIZE (_AC(1,UL) << PGDIR_SHIFT)
67*4882a593Smuzhiyun #define PGDIR_MASK (~(PGDIR_SIZE-1))
68*4882a593Smuzhiyun #define PGDIR_BITS (PAGE_SHIFT - 3)
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun #if (MAX_PHYS_ADDRESS_BITS > PGDIR_SHIFT + PGDIR_BITS)
71*4882a593Smuzhiyun #error MAX_PHYS_ADDRESS_BITS exceeds what kernel page tables can support
72*4882a593Smuzhiyun #endif
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun #if (PGDIR_SHIFT + PGDIR_BITS) != 53
75*4882a593Smuzhiyun #error Page table parameters do not cover virtual address space properly.
76*4882a593Smuzhiyun #endif
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun #if (PMD_SHIFT != HPAGE_SHIFT)
79*4882a593Smuzhiyun #error PMD_SHIFT must equal HPAGE_SHIFT for transparent huge pages.
80*4882a593Smuzhiyun #endif
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun #ifndef __ASSEMBLY__
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun extern unsigned long VMALLOC_END;
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun #define vmemmap ((struct page *)VMEMMAP_BASE)
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun #include <linux/sched.h>
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun bool kern_addr_valid(unsigned long addr);
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun /* Entries per page directory level. */
93*4882a593Smuzhiyun #define PTRS_PER_PTE (1UL << (PAGE_SHIFT-3))
94*4882a593Smuzhiyun #define PTRS_PER_PMD (1UL << PMD_BITS)
95*4882a593Smuzhiyun #define PTRS_PER_PUD (1UL << PUD_BITS)
96*4882a593Smuzhiyun #define PTRS_PER_PGD (1UL << PGDIR_BITS)
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun /* Kernel has a separate 44bit address space. */
99*4882a593Smuzhiyun #define FIRST_USER_ADDRESS 0UL
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun #define pmd_ERROR(e) \
102*4882a593Smuzhiyun pr_err("%s:%d: bad pmd %p(%016lx) seen at (%pS)\n", \
103*4882a593Smuzhiyun __FILE__, __LINE__, &(e), pmd_val(e), __builtin_return_address(0))
104*4882a593Smuzhiyun #define pud_ERROR(e) \
105*4882a593Smuzhiyun pr_err("%s:%d: bad pud %p(%016lx) seen at (%pS)\n", \
106*4882a593Smuzhiyun __FILE__, __LINE__, &(e), pud_val(e), __builtin_return_address(0))
107*4882a593Smuzhiyun #define pgd_ERROR(e) \
108*4882a593Smuzhiyun pr_err("%s:%d: bad pgd %p(%016lx) seen at (%pS)\n", \
109*4882a593Smuzhiyun __FILE__, __LINE__, &(e), pgd_val(e), __builtin_return_address(0))
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun #endif /* !(__ASSEMBLY__) */
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun /* PTE bits which are the same in SUN4U and SUN4V format. */
114*4882a593Smuzhiyun #define _PAGE_VALID _AC(0x8000000000000000,UL) /* Valid TTE */
115*4882a593Smuzhiyun #define _PAGE_R _AC(0x8000000000000000,UL) /* Keep ref bit uptodate*/
116*4882a593Smuzhiyun #define _PAGE_SPECIAL _AC(0x0200000000000000,UL) /* Special page */
117*4882a593Smuzhiyun #define _PAGE_PMD_HUGE _AC(0x0100000000000000,UL) /* Huge page */
118*4882a593Smuzhiyun #define _PAGE_PUD_HUGE _PAGE_PMD_HUGE
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun /* SUN4U pte bits... */
121*4882a593Smuzhiyun #define _PAGE_SZ4MB_4U _AC(0x6000000000000000,UL) /* 4MB Page */
122*4882a593Smuzhiyun #define _PAGE_SZ512K_4U _AC(0x4000000000000000,UL) /* 512K Page */
123*4882a593Smuzhiyun #define _PAGE_SZ64K_4U _AC(0x2000000000000000,UL) /* 64K Page */
124*4882a593Smuzhiyun #define _PAGE_SZ8K_4U _AC(0x0000000000000000,UL) /* 8K Page */
125*4882a593Smuzhiyun #define _PAGE_NFO_4U _AC(0x1000000000000000,UL) /* No Fault Only */
126*4882a593Smuzhiyun #define _PAGE_IE_4U _AC(0x0800000000000000,UL) /* Invert Endianness */
127*4882a593Smuzhiyun #define _PAGE_SOFT2_4U _AC(0x07FC000000000000,UL) /* Software bits, set 2 */
128*4882a593Smuzhiyun #define _PAGE_SPECIAL_4U _AC(0x0200000000000000,UL) /* Special page */
129*4882a593Smuzhiyun #define _PAGE_PMD_HUGE_4U _AC(0x0100000000000000,UL) /* Huge page */
130*4882a593Smuzhiyun #define _PAGE_RES1_4U _AC(0x0002000000000000,UL) /* Reserved */
131*4882a593Smuzhiyun #define _PAGE_SZ32MB_4U _AC(0x0001000000000000,UL) /* (Panther) 32MB page */
132*4882a593Smuzhiyun #define _PAGE_SZ256MB_4U _AC(0x2001000000000000,UL) /* (Panther) 256MB page */
133*4882a593Smuzhiyun #define _PAGE_SZALL_4U _AC(0x6001000000000000,UL) /* All pgsz bits */
134*4882a593Smuzhiyun #define _PAGE_SN_4U _AC(0x0000800000000000,UL) /* (Cheetah) Snoop */
135*4882a593Smuzhiyun #define _PAGE_RES2_4U _AC(0x0000780000000000,UL) /* Reserved */
136*4882a593Smuzhiyun #define _PAGE_PADDR_4U _AC(0x000007FFFFFFE000,UL) /* (Cheetah) pa[42:13] */
137*4882a593Smuzhiyun #define _PAGE_SOFT_4U _AC(0x0000000000001F80,UL) /* Software bits: */
138*4882a593Smuzhiyun #define _PAGE_EXEC_4U _AC(0x0000000000001000,UL) /* Executable SW bit */
139*4882a593Smuzhiyun #define _PAGE_MODIFIED_4U _AC(0x0000000000000800,UL) /* Modified (dirty) */
140*4882a593Smuzhiyun #define _PAGE_ACCESSED_4U _AC(0x0000000000000400,UL) /* Accessed (ref'd) */
141*4882a593Smuzhiyun #define _PAGE_READ_4U _AC(0x0000000000000200,UL) /* Readable SW Bit */
142*4882a593Smuzhiyun #define _PAGE_WRITE_4U _AC(0x0000000000000100,UL) /* Writable SW Bit */
143*4882a593Smuzhiyun #define _PAGE_PRESENT_4U _AC(0x0000000000000080,UL) /* Present */
144*4882a593Smuzhiyun #define _PAGE_L_4U _AC(0x0000000000000040,UL) /* Locked TTE */
145*4882a593Smuzhiyun #define _PAGE_CP_4U _AC(0x0000000000000020,UL) /* Cacheable in P-Cache */
146*4882a593Smuzhiyun #define _PAGE_CV_4U _AC(0x0000000000000010,UL) /* Cacheable in V-Cache */
147*4882a593Smuzhiyun #define _PAGE_E_4U _AC(0x0000000000000008,UL) /* side-Effect */
148*4882a593Smuzhiyun #define _PAGE_P_4U _AC(0x0000000000000004,UL) /* Privileged Page */
149*4882a593Smuzhiyun #define _PAGE_W_4U _AC(0x0000000000000002,UL) /* Writable */
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun /* SUN4V pte bits... */
152*4882a593Smuzhiyun #define _PAGE_NFO_4V _AC(0x4000000000000000,UL) /* No Fault Only */
153*4882a593Smuzhiyun #define _PAGE_SOFT2_4V _AC(0x3F00000000000000,UL) /* Software bits, set 2 */
154*4882a593Smuzhiyun #define _PAGE_MODIFIED_4V _AC(0x2000000000000000,UL) /* Modified (dirty) */
155*4882a593Smuzhiyun #define _PAGE_ACCESSED_4V _AC(0x1000000000000000,UL) /* Accessed (ref'd) */
156*4882a593Smuzhiyun #define _PAGE_READ_4V _AC(0x0800000000000000,UL) /* Readable SW Bit */
157*4882a593Smuzhiyun #define _PAGE_WRITE_4V _AC(0x0400000000000000,UL) /* Writable SW Bit */
158*4882a593Smuzhiyun #define _PAGE_SPECIAL_4V _AC(0x0200000000000000,UL) /* Special page */
159*4882a593Smuzhiyun #define _PAGE_PMD_HUGE_4V _AC(0x0100000000000000,UL) /* Huge page */
160*4882a593Smuzhiyun #define _PAGE_PADDR_4V _AC(0x00FFFFFFFFFFE000,UL) /* paddr[55:13] */
161*4882a593Smuzhiyun #define _PAGE_IE_4V _AC(0x0000000000001000,UL) /* Invert Endianness */
162*4882a593Smuzhiyun #define _PAGE_E_4V _AC(0x0000000000000800,UL) /* side-Effect */
163*4882a593Smuzhiyun #define _PAGE_CP_4V _AC(0x0000000000000400,UL) /* Cacheable in P-Cache */
164*4882a593Smuzhiyun #define _PAGE_CV_4V _AC(0x0000000000000200,UL) /* Cacheable in V-Cache */
165*4882a593Smuzhiyun /* Bit 9 is used to enable MCD corruption detection instead on M7 */
166*4882a593Smuzhiyun #define _PAGE_MCD_4V _AC(0x0000000000000200,UL) /* Memory Corruption */
167*4882a593Smuzhiyun #define _PAGE_P_4V _AC(0x0000000000000100,UL) /* Privileged Page */
168*4882a593Smuzhiyun #define _PAGE_EXEC_4V _AC(0x0000000000000080,UL) /* Executable Page */
169*4882a593Smuzhiyun #define _PAGE_W_4V _AC(0x0000000000000040,UL) /* Writable */
170*4882a593Smuzhiyun #define _PAGE_SOFT_4V _AC(0x0000000000000030,UL) /* Software bits */
171*4882a593Smuzhiyun #define _PAGE_PRESENT_4V _AC(0x0000000000000010,UL) /* Present */
172*4882a593Smuzhiyun #define _PAGE_RESV_4V _AC(0x0000000000000008,UL) /* Reserved */
173*4882a593Smuzhiyun #define _PAGE_SZ16GB_4V _AC(0x0000000000000007,UL) /* 16GB Page */
174*4882a593Smuzhiyun #define _PAGE_SZ2GB_4V _AC(0x0000000000000006,UL) /* 2GB Page */
175*4882a593Smuzhiyun #define _PAGE_SZ256MB_4V _AC(0x0000000000000005,UL) /* 256MB Page */
176*4882a593Smuzhiyun #define _PAGE_SZ32MB_4V _AC(0x0000000000000004,UL) /* 32MB Page */
177*4882a593Smuzhiyun #define _PAGE_SZ4MB_4V _AC(0x0000000000000003,UL) /* 4MB Page */
178*4882a593Smuzhiyun #define _PAGE_SZ512K_4V _AC(0x0000000000000002,UL) /* 512K Page */
179*4882a593Smuzhiyun #define _PAGE_SZ64K_4V _AC(0x0000000000000001,UL) /* 64K Page */
180*4882a593Smuzhiyun #define _PAGE_SZ8K_4V _AC(0x0000000000000000,UL) /* 8K Page */
181*4882a593Smuzhiyun #define _PAGE_SZALL_4V _AC(0x0000000000000007,UL) /* All pgsz bits */
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun #define _PAGE_SZBITS_4U _PAGE_SZ8K_4U
184*4882a593Smuzhiyun #define _PAGE_SZBITS_4V _PAGE_SZ8K_4V
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun #if REAL_HPAGE_SHIFT != 22
187*4882a593Smuzhiyun #error REAL_HPAGE_SHIFT and _PAGE_SZHUGE_foo must match up
188*4882a593Smuzhiyun #endif
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun #define _PAGE_SZHUGE_4U _PAGE_SZ4MB_4U
191*4882a593Smuzhiyun #define _PAGE_SZHUGE_4V _PAGE_SZ4MB_4V
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun /* These are actually filled in at boot time by sun4{u,v}_pgprot_init() */
194*4882a593Smuzhiyun #define __P000 __pgprot(0)
195*4882a593Smuzhiyun #define __P001 __pgprot(0)
196*4882a593Smuzhiyun #define __P010 __pgprot(0)
197*4882a593Smuzhiyun #define __P011 __pgprot(0)
198*4882a593Smuzhiyun #define __P100 __pgprot(0)
199*4882a593Smuzhiyun #define __P101 __pgprot(0)
200*4882a593Smuzhiyun #define __P110 __pgprot(0)
201*4882a593Smuzhiyun #define __P111 __pgprot(0)
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun #define __S000 __pgprot(0)
204*4882a593Smuzhiyun #define __S001 __pgprot(0)
205*4882a593Smuzhiyun #define __S010 __pgprot(0)
206*4882a593Smuzhiyun #define __S011 __pgprot(0)
207*4882a593Smuzhiyun #define __S100 __pgprot(0)
208*4882a593Smuzhiyun #define __S101 __pgprot(0)
209*4882a593Smuzhiyun #define __S110 __pgprot(0)
210*4882a593Smuzhiyun #define __S111 __pgprot(0)
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun #ifndef __ASSEMBLY__
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun pte_t mk_pte_io(unsigned long, pgprot_t, int, unsigned long);
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun unsigned long pte_sz_bits(unsigned long size);
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun extern pgprot_t PAGE_KERNEL;
219*4882a593Smuzhiyun extern pgprot_t PAGE_KERNEL_LOCKED;
220*4882a593Smuzhiyun extern pgprot_t PAGE_COPY;
221*4882a593Smuzhiyun extern pgprot_t PAGE_SHARED;
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun /* XXX This ugliness is for the atyfb driver's sparc mmap() support. XXX */
224*4882a593Smuzhiyun extern unsigned long _PAGE_IE;
225*4882a593Smuzhiyun extern unsigned long _PAGE_E;
226*4882a593Smuzhiyun extern unsigned long _PAGE_CACHE;
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun extern unsigned long pg_iobits;
229*4882a593Smuzhiyun extern unsigned long _PAGE_ALL_SZ_BITS;
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun extern struct page *mem_map_zero;
232*4882a593Smuzhiyun #define ZERO_PAGE(vaddr) (mem_map_zero)
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun /* PFNs are real physical page numbers. However, mem_map only begins to record
235*4882a593Smuzhiyun * per-page information starting at pfn_base. This is to handle systems where
236*4882a593Smuzhiyun * the first physical page in the machine is at some huge physical address,
237*4882a593Smuzhiyun * such as 4GB. This is common on a partitioned E10000, for example.
238*4882a593Smuzhiyun */
pfn_pte(unsigned long pfn,pgprot_t prot)239*4882a593Smuzhiyun static inline pte_t pfn_pte(unsigned long pfn, pgprot_t prot)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun unsigned long paddr = pfn << PAGE_SHIFT;
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun BUILD_BUG_ON(_PAGE_SZBITS_4U != 0UL || _PAGE_SZBITS_4V != 0UL);
244*4882a593Smuzhiyun return __pte(paddr | pgprot_val(prot));
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun #define mk_pte(page, pgprot) pfn_pte(page_to_pfn(page), (pgprot))
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun #ifdef CONFIG_TRANSPARENT_HUGEPAGE
pfn_pmd(unsigned long page_nr,pgprot_t pgprot)249*4882a593Smuzhiyun static inline pmd_t pfn_pmd(unsigned long page_nr, pgprot_t pgprot)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun pte_t pte = pfn_pte(page_nr, pgprot);
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun return __pmd(pte_val(pte));
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun #define mk_pmd(page, pgprot) pfn_pmd(page_to_pfn(page), (pgprot))
256*4882a593Smuzhiyun #endif
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun /* This one can be done with two shifts. */
pte_pfn(pte_t pte)259*4882a593Smuzhiyun static inline unsigned long pte_pfn(pte_t pte)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun unsigned long ret;
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun __asm__ __volatile__(
264*4882a593Smuzhiyun "\n661: sllx %1, %2, %0\n"
265*4882a593Smuzhiyun " srlx %0, %3, %0\n"
266*4882a593Smuzhiyun " .section .sun4v_2insn_patch, \"ax\"\n"
267*4882a593Smuzhiyun " .word 661b\n"
268*4882a593Smuzhiyun " sllx %1, %4, %0\n"
269*4882a593Smuzhiyun " srlx %0, %5, %0\n"
270*4882a593Smuzhiyun " .previous\n"
271*4882a593Smuzhiyun : "=r" (ret)
272*4882a593Smuzhiyun : "r" (pte_val(pte)),
273*4882a593Smuzhiyun "i" (21), "i" (21 + PAGE_SHIFT),
274*4882a593Smuzhiyun "i" (8), "i" (8 + PAGE_SHIFT));
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun return ret;
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun #define pte_page(x) pfn_to_page(pte_pfn(x))
279*4882a593Smuzhiyun
pte_modify(pte_t pte,pgprot_t prot)280*4882a593Smuzhiyun static inline pte_t pte_modify(pte_t pte, pgprot_t prot)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun unsigned long mask, tmp;
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun /* SUN4U: 0x630107ffffffec38 (negated == 0x9cfef800000013c7)
285*4882a593Smuzhiyun * SUN4V: 0x33ffffffffffee07 (negated == 0xcc000000000011f8)
286*4882a593Smuzhiyun *
287*4882a593Smuzhiyun * Even if we use negation tricks the result is still a 6
288*4882a593Smuzhiyun * instruction sequence, so don't try to play fancy and just
289*4882a593Smuzhiyun * do the most straightforward implementation.
290*4882a593Smuzhiyun *
291*4882a593Smuzhiyun * Note: We encode this into 3 sun4v 2-insn patch sequences.
292*4882a593Smuzhiyun */
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun BUILD_BUG_ON(_PAGE_SZBITS_4U != 0UL || _PAGE_SZBITS_4V != 0UL);
295*4882a593Smuzhiyun __asm__ __volatile__(
296*4882a593Smuzhiyun "\n661: sethi %%uhi(%2), %1\n"
297*4882a593Smuzhiyun " sethi %%hi(%2), %0\n"
298*4882a593Smuzhiyun "\n662: or %1, %%ulo(%2), %1\n"
299*4882a593Smuzhiyun " or %0, %%lo(%2), %0\n"
300*4882a593Smuzhiyun "\n663: sllx %1, 32, %1\n"
301*4882a593Smuzhiyun " or %0, %1, %0\n"
302*4882a593Smuzhiyun " .section .sun4v_2insn_patch, \"ax\"\n"
303*4882a593Smuzhiyun " .word 661b\n"
304*4882a593Smuzhiyun " sethi %%uhi(%3), %1\n"
305*4882a593Smuzhiyun " sethi %%hi(%3), %0\n"
306*4882a593Smuzhiyun " .word 662b\n"
307*4882a593Smuzhiyun " or %1, %%ulo(%3), %1\n"
308*4882a593Smuzhiyun " or %0, %%lo(%3), %0\n"
309*4882a593Smuzhiyun " .word 663b\n"
310*4882a593Smuzhiyun " sllx %1, 32, %1\n"
311*4882a593Smuzhiyun " or %0, %1, %0\n"
312*4882a593Smuzhiyun " .previous\n"
313*4882a593Smuzhiyun " .section .sun_m7_2insn_patch, \"ax\"\n"
314*4882a593Smuzhiyun " .word 661b\n"
315*4882a593Smuzhiyun " sethi %%uhi(%4), %1\n"
316*4882a593Smuzhiyun " sethi %%hi(%4), %0\n"
317*4882a593Smuzhiyun " .word 662b\n"
318*4882a593Smuzhiyun " or %1, %%ulo(%4), %1\n"
319*4882a593Smuzhiyun " or %0, %%lo(%4), %0\n"
320*4882a593Smuzhiyun " .word 663b\n"
321*4882a593Smuzhiyun " sllx %1, 32, %1\n"
322*4882a593Smuzhiyun " or %0, %1, %0\n"
323*4882a593Smuzhiyun " .previous\n"
324*4882a593Smuzhiyun : "=r" (mask), "=r" (tmp)
325*4882a593Smuzhiyun : "i" (_PAGE_PADDR_4U | _PAGE_MODIFIED_4U | _PAGE_ACCESSED_4U |
326*4882a593Smuzhiyun _PAGE_CP_4U | _PAGE_CV_4U | _PAGE_E_4U |
327*4882a593Smuzhiyun _PAGE_SPECIAL | _PAGE_PMD_HUGE | _PAGE_SZALL_4U),
328*4882a593Smuzhiyun "i" (_PAGE_PADDR_4V | _PAGE_MODIFIED_4V | _PAGE_ACCESSED_4V |
329*4882a593Smuzhiyun _PAGE_CP_4V | _PAGE_CV_4V | _PAGE_E_4V |
330*4882a593Smuzhiyun _PAGE_SPECIAL | _PAGE_PMD_HUGE | _PAGE_SZALL_4V),
331*4882a593Smuzhiyun "i" (_PAGE_PADDR_4V | _PAGE_MODIFIED_4V | _PAGE_ACCESSED_4V |
332*4882a593Smuzhiyun _PAGE_CP_4V | _PAGE_E_4V |
333*4882a593Smuzhiyun _PAGE_SPECIAL | _PAGE_PMD_HUGE | _PAGE_SZALL_4V));
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun return __pte((pte_val(pte) & mask) | (pgprot_val(prot) & ~mask));
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun #ifdef CONFIG_TRANSPARENT_HUGEPAGE
pmd_modify(pmd_t pmd,pgprot_t newprot)339*4882a593Smuzhiyun static inline pmd_t pmd_modify(pmd_t pmd, pgprot_t newprot)
340*4882a593Smuzhiyun {
341*4882a593Smuzhiyun pte_t pte = __pte(pmd_val(pmd));
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun pte = pte_modify(pte, newprot);
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun return __pmd(pte_val(pte));
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun #endif
348*4882a593Smuzhiyun
pgprot_noncached(pgprot_t prot)349*4882a593Smuzhiyun static inline pgprot_t pgprot_noncached(pgprot_t prot)
350*4882a593Smuzhiyun {
351*4882a593Smuzhiyun unsigned long val = pgprot_val(prot);
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun __asm__ __volatile__(
354*4882a593Smuzhiyun "\n661: andn %0, %2, %0\n"
355*4882a593Smuzhiyun " or %0, %3, %0\n"
356*4882a593Smuzhiyun " .section .sun4v_2insn_patch, \"ax\"\n"
357*4882a593Smuzhiyun " .word 661b\n"
358*4882a593Smuzhiyun " andn %0, %4, %0\n"
359*4882a593Smuzhiyun " or %0, %5, %0\n"
360*4882a593Smuzhiyun " .previous\n"
361*4882a593Smuzhiyun " .section .sun_m7_2insn_patch, \"ax\"\n"
362*4882a593Smuzhiyun " .word 661b\n"
363*4882a593Smuzhiyun " andn %0, %6, %0\n"
364*4882a593Smuzhiyun " or %0, %5, %0\n"
365*4882a593Smuzhiyun " .previous\n"
366*4882a593Smuzhiyun : "=r" (val)
367*4882a593Smuzhiyun : "0" (val), "i" (_PAGE_CP_4U | _PAGE_CV_4U), "i" (_PAGE_E_4U),
368*4882a593Smuzhiyun "i" (_PAGE_CP_4V | _PAGE_CV_4V), "i" (_PAGE_E_4V),
369*4882a593Smuzhiyun "i" (_PAGE_CP_4V));
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun return __pgprot(val);
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun /* Various pieces of code check for platform support by ifdef testing
374*4882a593Smuzhiyun * on "pgprot_noncached". That's broken and should be fixed, but for
375*4882a593Smuzhiyun * now...
376*4882a593Smuzhiyun */
377*4882a593Smuzhiyun #define pgprot_noncached pgprot_noncached
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun #if defined(CONFIG_HUGETLB_PAGE) || defined(CONFIG_TRANSPARENT_HUGEPAGE)
380*4882a593Smuzhiyun extern pte_t arch_make_huge_pte(pte_t entry, struct vm_area_struct *vma,
381*4882a593Smuzhiyun struct page *page, int writable);
382*4882a593Smuzhiyun #define arch_make_huge_pte arch_make_huge_pte
__pte_default_huge_mask(void)383*4882a593Smuzhiyun static inline unsigned long __pte_default_huge_mask(void)
384*4882a593Smuzhiyun {
385*4882a593Smuzhiyun unsigned long mask;
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun __asm__ __volatile__(
388*4882a593Smuzhiyun "\n661: sethi %%uhi(%1), %0\n"
389*4882a593Smuzhiyun " sllx %0, 32, %0\n"
390*4882a593Smuzhiyun " .section .sun4v_2insn_patch, \"ax\"\n"
391*4882a593Smuzhiyun " .word 661b\n"
392*4882a593Smuzhiyun " mov %2, %0\n"
393*4882a593Smuzhiyun " nop\n"
394*4882a593Smuzhiyun " .previous\n"
395*4882a593Smuzhiyun : "=r" (mask)
396*4882a593Smuzhiyun : "i" (_PAGE_SZHUGE_4U), "i" (_PAGE_SZHUGE_4V));
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun return mask;
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun
pte_mkhuge(pte_t pte)401*4882a593Smuzhiyun static inline pte_t pte_mkhuge(pte_t pte)
402*4882a593Smuzhiyun {
403*4882a593Smuzhiyun return __pte(pte_val(pte) | __pte_default_huge_mask());
404*4882a593Smuzhiyun }
405*4882a593Smuzhiyun
is_default_hugetlb_pte(pte_t pte)406*4882a593Smuzhiyun static inline bool is_default_hugetlb_pte(pte_t pte)
407*4882a593Smuzhiyun {
408*4882a593Smuzhiyun unsigned long mask = __pte_default_huge_mask();
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun return (pte_val(pte) & mask) == mask;
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun
is_hugetlb_pmd(pmd_t pmd)413*4882a593Smuzhiyun static inline bool is_hugetlb_pmd(pmd_t pmd)
414*4882a593Smuzhiyun {
415*4882a593Smuzhiyun return !!(pmd_val(pmd) & _PAGE_PMD_HUGE);
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun
is_hugetlb_pud(pud_t pud)418*4882a593Smuzhiyun static inline bool is_hugetlb_pud(pud_t pud)
419*4882a593Smuzhiyun {
420*4882a593Smuzhiyun return !!(pud_val(pud) & _PAGE_PUD_HUGE);
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun #ifdef CONFIG_TRANSPARENT_HUGEPAGE
pmd_mkhuge(pmd_t pmd)424*4882a593Smuzhiyun static inline pmd_t pmd_mkhuge(pmd_t pmd)
425*4882a593Smuzhiyun {
426*4882a593Smuzhiyun pte_t pte = __pte(pmd_val(pmd));
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun pte = pte_mkhuge(pte);
429*4882a593Smuzhiyun pte_val(pte) |= _PAGE_PMD_HUGE;
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun return __pmd(pte_val(pte));
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun #endif
434*4882a593Smuzhiyun #else
is_hugetlb_pte(pte_t pte)435*4882a593Smuzhiyun static inline bool is_hugetlb_pte(pte_t pte)
436*4882a593Smuzhiyun {
437*4882a593Smuzhiyun return false;
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun #endif
440*4882a593Smuzhiyun
pte_mkdirty(pte_t pte)441*4882a593Smuzhiyun static inline pte_t pte_mkdirty(pte_t pte)
442*4882a593Smuzhiyun {
443*4882a593Smuzhiyun unsigned long val = pte_val(pte), tmp;
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun __asm__ __volatile__(
446*4882a593Smuzhiyun "\n661: or %0, %3, %0\n"
447*4882a593Smuzhiyun " nop\n"
448*4882a593Smuzhiyun "\n662: nop\n"
449*4882a593Smuzhiyun " nop\n"
450*4882a593Smuzhiyun " .section .sun4v_2insn_patch, \"ax\"\n"
451*4882a593Smuzhiyun " .word 661b\n"
452*4882a593Smuzhiyun " sethi %%uhi(%4), %1\n"
453*4882a593Smuzhiyun " sllx %1, 32, %1\n"
454*4882a593Smuzhiyun " .word 662b\n"
455*4882a593Smuzhiyun " or %1, %%lo(%4), %1\n"
456*4882a593Smuzhiyun " or %0, %1, %0\n"
457*4882a593Smuzhiyun " .previous\n"
458*4882a593Smuzhiyun : "=r" (val), "=r" (tmp)
459*4882a593Smuzhiyun : "0" (val), "i" (_PAGE_MODIFIED_4U | _PAGE_W_4U),
460*4882a593Smuzhiyun "i" (_PAGE_MODIFIED_4V | _PAGE_W_4V));
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun return __pte(val);
463*4882a593Smuzhiyun }
464*4882a593Smuzhiyun
pte_mkclean(pte_t pte)465*4882a593Smuzhiyun static inline pte_t pte_mkclean(pte_t pte)
466*4882a593Smuzhiyun {
467*4882a593Smuzhiyun unsigned long val = pte_val(pte), tmp;
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun __asm__ __volatile__(
470*4882a593Smuzhiyun "\n661: andn %0, %3, %0\n"
471*4882a593Smuzhiyun " nop\n"
472*4882a593Smuzhiyun "\n662: nop\n"
473*4882a593Smuzhiyun " nop\n"
474*4882a593Smuzhiyun " .section .sun4v_2insn_patch, \"ax\"\n"
475*4882a593Smuzhiyun " .word 661b\n"
476*4882a593Smuzhiyun " sethi %%uhi(%4), %1\n"
477*4882a593Smuzhiyun " sllx %1, 32, %1\n"
478*4882a593Smuzhiyun " .word 662b\n"
479*4882a593Smuzhiyun " or %1, %%lo(%4), %1\n"
480*4882a593Smuzhiyun " andn %0, %1, %0\n"
481*4882a593Smuzhiyun " .previous\n"
482*4882a593Smuzhiyun : "=r" (val), "=r" (tmp)
483*4882a593Smuzhiyun : "0" (val), "i" (_PAGE_MODIFIED_4U | _PAGE_W_4U),
484*4882a593Smuzhiyun "i" (_PAGE_MODIFIED_4V | _PAGE_W_4V));
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun return __pte(val);
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun
pte_mkwrite(pte_t pte)489*4882a593Smuzhiyun static inline pte_t pte_mkwrite(pte_t pte)
490*4882a593Smuzhiyun {
491*4882a593Smuzhiyun unsigned long val = pte_val(pte), mask;
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun __asm__ __volatile__(
494*4882a593Smuzhiyun "\n661: mov %1, %0\n"
495*4882a593Smuzhiyun " nop\n"
496*4882a593Smuzhiyun " .section .sun4v_2insn_patch, \"ax\"\n"
497*4882a593Smuzhiyun " .word 661b\n"
498*4882a593Smuzhiyun " sethi %%uhi(%2), %0\n"
499*4882a593Smuzhiyun " sllx %0, 32, %0\n"
500*4882a593Smuzhiyun " .previous\n"
501*4882a593Smuzhiyun : "=r" (mask)
502*4882a593Smuzhiyun : "i" (_PAGE_WRITE_4U), "i" (_PAGE_WRITE_4V));
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun return __pte(val | mask);
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun
pte_wrprotect(pte_t pte)507*4882a593Smuzhiyun static inline pte_t pte_wrprotect(pte_t pte)
508*4882a593Smuzhiyun {
509*4882a593Smuzhiyun unsigned long val = pte_val(pte), tmp;
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun __asm__ __volatile__(
512*4882a593Smuzhiyun "\n661: andn %0, %3, %0\n"
513*4882a593Smuzhiyun " nop\n"
514*4882a593Smuzhiyun "\n662: nop\n"
515*4882a593Smuzhiyun " nop\n"
516*4882a593Smuzhiyun " .section .sun4v_2insn_patch, \"ax\"\n"
517*4882a593Smuzhiyun " .word 661b\n"
518*4882a593Smuzhiyun " sethi %%uhi(%4), %1\n"
519*4882a593Smuzhiyun " sllx %1, 32, %1\n"
520*4882a593Smuzhiyun " .word 662b\n"
521*4882a593Smuzhiyun " or %1, %%lo(%4), %1\n"
522*4882a593Smuzhiyun " andn %0, %1, %0\n"
523*4882a593Smuzhiyun " .previous\n"
524*4882a593Smuzhiyun : "=r" (val), "=r" (tmp)
525*4882a593Smuzhiyun : "0" (val), "i" (_PAGE_WRITE_4U | _PAGE_W_4U),
526*4882a593Smuzhiyun "i" (_PAGE_WRITE_4V | _PAGE_W_4V));
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun return __pte(val);
529*4882a593Smuzhiyun }
530*4882a593Smuzhiyun
pte_mkold(pte_t pte)531*4882a593Smuzhiyun static inline pte_t pte_mkold(pte_t pte)
532*4882a593Smuzhiyun {
533*4882a593Smuzhiyun unsigned long mask;
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun __asm__ __volatile__(
536*4882a593Smuzhiyun "\n661: mov %1, %0\n"
537*4882a593Smuzhiyun " nop\n"
538*4882a593Smuzhiyun " .section .sun4v_2insn_patch, \"ax\"\n"
539*4882a593Smuzhiyun " .word 661b\n"
540*4882a593Smuzhiyun " sethi %%uhi(%2), %0\n"
541*4882a593Smuzhiyun " sllx %0, 32, %0\n"
542*4882a593Smuzhiyun " .previous\n"
543*4882a593Smuzhiyun : "=r" (mask)
544*4882a593Smuzhiyun : "i" (_PAGE_ACCESSED_4U), "i" (_PAGE_ACCESSED_4V));
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun mask |= _PAGE_R;
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun return __pte(pte_val(pte) & ~mask);
549*4882a593Smuzhiyun }
550*4882a593Smuzhiyun
pte_mkyoung(pte_t pte)551*4882a593Smuzhiyun static inline pte_t pte_mkyoung(pte_t pte)
552*4882a593Smuzhiyun {
553*4882a593Smuzhiyun unsigned long mask;
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun __asm__ __volatile__(
556*4882a593Smuzhiyun "\n661: mov %1, %0\n"
557*4882a593Smuzhiyun " nop\n"
558*4882a593Smuzhiyun " .section .sun4v_2insn_patch, \"ax\"\n"
559*4882a593Smuzhiyun " .word 661b\n"
560*4882a593Smuzhiyun " sethi %%uhi(%2), %0\n"
561*4882a593Smuzhiyun " sllx %0, 32, %0\n"
562*4882a593Smuzhiyun " .previous\n"
563*4882a593Smuzhiyun : "=r" (mask)
564*4882a593Smuzhiyun : "i" (_PAGE_ACCESSED_4U), "i" (_PAGE_ACCESSED_4V));
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun mask |= _PAGE_R;
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun return __pte(pte_val(pte) | mask);
569*4882a593Smuzhiyun }
570*4882a593Smuzhiyun
pte_mkspecial(pte_t pte)571*4882a593Smuzhiyun static inline pte_t pte_mkspecial(pte_t pte)
572*4882a593Smuzhiyun {
573*4882a593Smuzhiyun pte_val(pte) |= _PAGE_SPECIAL;
574*4882a593Smuzhiyun return pte;
575*4882a593Smuzhiyun }
576*4882a593Smuzhiyun
pte_mkmcd(pte_t pte)577*4882a593Smuzhiyun static inline pte_t pte_mkmcd(pte_t pte)
578*4882a593Smuzhiyun {
579*4882a593Smuzhiyun pte_val(pte) |= _PAGE_MCD_4V;
580*4882a593Smuzhiyun return pte;
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun
pte_mknotmcd(pte_t pte)583*4882a593Smuzhiyun static inline pte_t pte_mknotmcd(pte_t pte)
584*4882a593Smuzhiyun {
585*4882a593Smuzhiyun pte_val(pte) &= ~_PAGE_MCD_4V;
586*4882a593Smuzhiyun return pte;
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun
pte_young(pte_t pte)589*4882a593Smuzhiyun static inline unsigned long pte_young(pte_t pte)
590*4882a593Smuzhiyun {
591*4882a593Smuzhiyun unsigned long mask;
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun __asm__ __volatile__(
594*4882a593Smuzhiyun "\n661: mov %1, %0\n"
595*4882a593Smuzhiyun " nop\n"
596*4882a593Smuzhiyun " .section .sun4v_2insn_patch, \"ax\"\n"
597*4882a593Smuzhiyun " .word 661b\n"
598*4882a593Smuzhiyun " sethi %%uhi(%2), %0\n"
599*4882a593Smuzhiyun " sllx %0, 32, %0\n"
600*4882a593Smuzhiyun " .previous\n"
601*4882a593Smuzhiyun : "=r" (mask)
602*4882a593Smuzhiyun : "i" (_PAGE_ACCESSED_4U), "i" (_PAGE_ACCESSED_4V));
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun return (pte_val(pte) & mask);
605*4882a593Smuzhiyun }
606*4882a593Smuzhiyun
pte_dirty(pte_t pte)607*4882a593Smuzhiyun static inline unsigned long pte_dirty(pte_t pte)
608*4882a593Smuzhiyun {
609*4882a593Smuzhiyun unsigned long mask;
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun __asm__ __volatile__(
612*4882a593Smuzhiyun "\n661: mov %1, %0\n"
613*4882a593Smuzhiyun " nop\n"
614*4882a593Smuzhiyun " .section .sun4v_2insn_patch, \"ax\"\n"
615*4882a593Smuzhiyun " .word 661b\n"
616*4882a593Smuzhiyun " sethi %%uhi(%2), %0\n"
617*4882a593Smuzhiyun " sllx %0, 32, %0\n"
618*4882a593Smuzhiyun " .previous\n"
619*4882a593Smuzhiyun : "=r" (mask)
620*4882a593Smuzhiyun : "i" (_PAGE_MODIFIED_4U), "i" (_PAGE_MODIFIED_4V));
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun return (pte_val(pte) & mask);
623*4882a593Smuzhiyun }
624*4882a593Smuzhiyun
pte_write(pte_t pte)625*4882a593Smuzhiyun static inline unsigned long pte_write(pte_t pte)
626*4882a593Smuzhiyun {
627*4882a593Smuzhiyun unsigned long mask;
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun __asm__ __volatile__(
630*4882a593Smuzhiyun "\n661: mov %1, %0\n"
631*4882a593Smuzhiyun " nop\n"
632*4882a593Smuzhiyun " .section .sun4v_2insn_patch, \"ax\"\n"
633*4882a593Smuzhiyun " .word 661b\n"
634*4882a593Smuzhiyun " sethi %%uhi(%2), %0\n"
635*4882a593Smuzhiyun " sllx %0, 32, %0\n"
636*4882a593Smuzhiyun " .previous\n"
637*4882a593Smuzhiyun : "=r" (mask)
638*4882a593Smuzhiyun : "i" (_PAGE_WRITE_4U), "i" (_PAGE_WRITE_4V));
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun return (pte_val(pte) & mask);
641*4882a593Smuzhiyun }
642*4882a593Smuzhiyun
pte_exec(pte_t pte)643*4882a593Smuzhiyun static inline unsigned long pte_exec(pte_t pte)
644*4882a593Smuzhiyun {
645*4882a593Smuzhiyun unsigned long mask;
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun __asm__ __volatile__(
648*4882a593Smuzhiyun "\n661: sethi %%hi(%1), %0\n"
649*4882a593Smuzhiyun " .section .sun4v_1insn_patch, \"ax\"\n"
650*4882a593Smuzhiyun " .word 661b\n"
651*4882a593Smuzhiyun " mov %2, %0\n"
652*4882a593Smuzhiyun " .previous\n"
653*4882a593Smuzhiyun : "=r" (mask)
654*4882a593Smuzhiyun : "i" (_PAGE_EXEC_4U), "i" (_PAGE_EXEC_4V));
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun return (pte_val(pte) & mask);
657*4882a593Smuzhiyun }
658*4882a593Smuzhiyun
pte_present(pte_t pte)659*4882a593Smuzhiyun static inline unsigned long pte_present(pte_t pte)
660*4882a593Smuzhiyun {
661*4882a593Smuzhiyun unsigned long val = pte_val(pte);
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun __asm__ __volatile__(
664*4882a593Smuzhiyun "\n661: and %0, %2, %0\n"
665*4882a593Smuzhiyun " .section .sun4v_1insn_patch, \"ax\"\n"
666*4882a593Smuzhiyun " .word 661b\n"
667*4882a593Smuzhiyun " and %0, %3, %0\n"
668*4882a593Smuzhiyun " .previous\n"
669*4882a593Smuzhiyun : "=r" (val)
670*4882a593Smuzhiyun : "0" (val), "i" (_PAGE_PRESENT_4U), "i" (_PAGE_PRESENT_4V));
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun return val;
673*4882a593Smuzhiyun }
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun #define pte_accessible pte_accessible
pte_accessible(struct mm_struct * mm,pte_t a)676*4882a593Smuzhiyun static inline unsigned long pte_accessible(struct mm_struct *mm, pte_t a)
677*4882a593Smuzhiyun {
678*4882a593Smuzhiyun return pte_val(a) & _PAGE_VALID;
679*4882a593Smuzhiyun }
680*4882a593Smuzhiyun
pte_special(pte_t pte)681*4882a593Smuzhiyun static inline unsigned long pte_special(pte_t pte)
682*4882a593Smuzhiyun {
683*4882a593Smuzhiyun return pte_val(pte) & _PAGE_SPECIAL;
684*4882a593Smuzhiyun }
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun #define pmd_leaf pmd_large
pmd_large(pmd_t pmd)687*4882a593Smuzhiyun static inline unsigned long pmd_large(pmd_t pmd)
688*4882a593Smuzhiyun {
689*4882a593Smuzhiyun pte_t pte = __pte(pmd_val(pmd));
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun return pte_val(pte) & _PAGE_PMD_HUGE;
692*4882a593Smuzhiyun }
693*4882a593Smuzhiyun
pmd_pfn(pmd_t pmd)694*4882a593Smuzhiyun static inline unsigned long pmd_pfn(pmd_t pmd)
695*4882a593Smuzhiyun {
696*4882a593Smuzhiyun pte_t pte = __pte(pmd_val(pmd));
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun return pte_pfn(pte);
699*4882a593Smuzhiyun }
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun #define pmd_write pmd_write
pmd_write(pmd_t pmd)702*4882a593Smuzhiyun static inline unsigned long pmd_write(pmd_t pmd)
703*4882a593Smuzhiyun {
704*4882a593Smuzhiyun pte_t pte = __pte(pmd_val(pmd));
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun return pte_write(pte);
707*4882a593Smuzhiyun }
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun #define pud_write(pud) pte_write(__pte(pud_val(pud)))
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun #ifdef CONFIG_TRANSPARENT_HUGEPAGE
pmd_dirty(pmd_t pmd)712*4882a593Smuzhiyun static inline unsigned long pmd_dirty(pmd_t pmd)
713*4882a593Smuzhiyun {
714*4882a593Smuzhiyun pte_t pte = __pte(pmd_val(pmd));
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun return pte_dirty(pte);
717*4882a593Smuzhiyun }
718*4882a593Smuzhiyun
pmd_young(pmd_t pmd)719*4882a593Smuzhiyun static inline unsigned long pmd_young(pmd_t pmd)
720*4882a593Smuzhiyun {
721*4882a593Smuzhiyun pte_t pte = __pte(pmd_val(pmd));
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun return pte_young(pte);
724*4882a593Smuzhiyun }
725*4882a593Smuzhiyun
pmd_trans_huge(pmd_t pmd)726*4882a593Smuzhiyun static inline unsigned long pmd_trans_huge(pmd_t pmd)
727*4882a593Smuzhiyun {
728*4882a593Smuzhiyun pte_t pte = __pte(pmd_val(pmd));
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun return pte_val(pte) & _PAGE_PMD_HUGE;
731*4882a593Smuzhiyun }
732*4882a593Smuzhiyun
pmd_mkold(pmd_t pmd)733*4882a593Smuzhiyun static inline pmd_t pmd_mkold(pmd_t pmd)
734*4882a593Smuzhiyun {
735*4882a593Smuzhiyun pte_t pte = __pte(pmd_val(pmd));
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun pte = pte_mkold(pte);
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun return __pmd(pte_val(pte));
740*4882a593Smuzhiyun }
741*4882a593Smuzhiyun
pmd_wrprotect(pmd_t pmd)742*4882a593Smuzhiyun static inline pmd_t pmd_wrprotect(pmd_t pmd)
743*4882a593Smuzhiyun {
744*4882a593Smuzhiyun pte_t pte = __pte(pmd_val(pmd));
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun pte = pte_wrprotect(pte);
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun return __pmd(pte_val(pte));
749*4882a593Smuzhiyun }
750*4882a593Smuzhiyun
pmd_mkdirty(pmd_t pmd)751*4882a593Smuzhiyun static inline pmd_t pmd_mkdirty(pmd_t pmd)
752*4882a593Smuzhiyun {
753*4882a593Smuzhiyun pte_t pte = __pte(pmd_val(pmd));
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun pte = pte_mkdirty(pte);
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun return __pmd(pte_val(pte));
758*4882a593Smuzhiyun }
759*4882a593Smuzhiyun
pmd_mkclean(pmd_t pmd)760*4882a593Smuzhiyun static inline pmd_t pmd_mkclean(pmd_t pmd)
761*4882a593Smuzhiyun {
762*4882a593Smuzhiyun pte_t pte = __pte(pmd_val(pmd));
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun pte = pte_mkclean(pte);
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun return __pmd(pte_val(pte));
767*4882a593Smuzhiyun }
768*4882a593Smuzhiyun
pmd_mkyoung(pmd_t pmd)769*4882a593Smuzhiyun static inline pmd_t pmd_mkyoung(pmd_t pmd)
770*4882a593Smuzhiyun {
771*4882a593Smuzhiyun pte_t pte = __pte(pmd_val(pmd));
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun pte = pte_mkyoung(pte);
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun return __pmd(pte_val(pte));
776*4882a593Smuzhiyun }
777*4882a593Smuzhiyun
pmd_mkwrite(pmd_t pmd)778*4882a593Smuzhiyun static inline pmd_t pmd_mkwrite(pmd_t pmd)
779*4882a593Smuzhiyun {
780*4882a593Smuzhiyun pte_t pte = __pte(pmd_val(pmd));
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun pte = pte_mkwrite(pte);
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun return __pmd(pte_val(pte));
785*4882a593Smuzhiyun }
786*4882a593Smuzhiyun
pmd_pgprot(pmd_t entry)787*4882a593Smuzhiyun static inline pgprot_t pmd_pgprot(pmd_t entry)
788*4882a593Smuzhiyun {
789*4882a593Smuzhiyun unsigned long val = pmd_val(entry);
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun return __pgprot(val);
792*4882a593Smuzhiyun }
793*4882a593Smuzhiyun #endif
794*4882a593Smuzhiyun
pmd_present(pmd_t pmd)795*4882a593Smuzhiyun static inline int pmd_present(pmd_t pmd)
796*4882a593Smuzhiyun {
797*4882a593Smuzhiyun return pmd_val(pmd) != 0UL;
798*4882a593Smuzhiyun }
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun #define pmd_none(pmd) (!pmd_val(pmd))
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun /* pmd_bad() is only called on non-trans-huge PMDs. Our encoding is
803*4882a593Smuzhiyun * very simple, it's just the physical address. PTE tables are of
804*4882a593Smuzhiyun * size PAGE_SIZE so make sure the sub-PAGE_SIZE bits are clear and
805*4882a593Smuzhiyun * the top bits outside of the range of any physical address size we
806*4882a593Smuzhiyun * support are clear as well. We also validate the physical itself.
807*4882a593Smuzhiyun */
808*4882a593Smuzhiyun #define pmd_bad(pmd) (pmd_val(pmd) & ~PAGE_MASK)
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun #define pud_none(pud) (!pud_val(pud))
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun #define pud_bad(pud) (pud_val(pud) & ~PAGE_MASK)
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun #define p4d_none(p4d) (!p4d_val(p4d))
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun #define p4d_bad(p4d) (p4d_val(p4d) & ~PAGE_MASK)
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun #ifdef CONFIG_TRANSPARENT_HUGEPAGE
819*4882a593Smuzhiyun void set_pmd_at(struct mm_struct *mm, unsigned long addr,
820*4882a593Smuzhiyun pmd_t *pmdp, pmd_t pmd);
821*4882a593Smuzhiyun #else
set_pmd_at(struct mm_struct * mm,unsigned long addr,pmd_t * pmdp,pmd_t pmd)822*4882a593Smuzhiyun static inline void set_pmd_at(struct mm_struct *mm, unsigned long addr,
823*4882a593Smuzhiyun pmd_t *pmdp, pmd_t pmd)
824*4882a593Smuzhiyun {
825*4882a593Smuzhiyun *pmdp = pmd;
826*4882a593Smuzhiyun }
827*4882a593Smuzhiyun #endif
828*4882a593Smuzhiyun
pmd_set(struct mm_struct * mm,pmd_t * pmdp,pte_t * ptep)829*4882a593Smuzhiyun static inline void pmd_set(struct mm_struct *mm, pmd_t *pmdp, pte_t *ptep)
830*4882a593Smuzhiyun {
831*4882a593Smuzhiyun unsigned long val = __pa((unsigned long) (ptep));
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun pmd_val(*pmdp) = val;
834*4882a593Smuzhiyun }
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun #define pud_set(pudp, pmdp) \
837*4882a593Smuzhiyun (pud_val(*(pudp)) = (__pa((unsigned long) (pmdp))))
pmd_page_vaddr(pmd_t pmd)838*4882a593Smuzhiyun static inline unsigned long pmd_page_vaddr(pmd_t pmd)
839*4882a593Smuzhiyun {
840*4882a593Smuzhiyun pte_t pte = __pte(pmd_val(pmd));
841*4882a593Smuzhiyun unsigned long pfn;
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun pfn = pte_pfn(pte);
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun return ((unsigned long) __va(pfn << PAGE_SHIFT));
846*4882a593Smuzhiyun }
847*4882a593Smuzhiyun
pud_page_vaddr(pud_t pud)848*4882a593Smuzhiyun static inline unsigned long pud_page_vaddr(pud_t pud)
849*4882a593Smuzhiyun {
850*4882a593Smuzhiyun pte_t pte = __pte(pud_val(pud));
851*4882a593Smuzhiyun unsigned long pfn;
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun pfn = pte_pfn(pte);
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun return ((unsigned long) __va(pfn << PAGE_SHIFT));
856*4882a593Smuzhiyun }
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun #define pmd_page(pmd) virt_to_page((void *)pmd_page_vaddr(pmd))
859*4882a593Smuzhiyun #define pud_page(pud) virt_to_page((void *)pud_page_vaddr(pud))
860*4882a593Smuzhiyun #define pmd_clear(pmdp) (pmd_val(*(pmdp)) = 0UL)
861*4882a593Smuzhiyun #define pud_present(pud) (pud_val(pud) != 0U)
862*4882a593Smuzhiyun #define pud_clear(pudp) (pud_val(*(pudp)) = 0UL)
863*4882a593Smuzhiyun #define p4d_page_vaddr(p4d) \
864*4882a593Smuzhiyun ((unsigned long) __va(p4d_val(p4d)))
865*4882a593Smuzhiyun #define p4d_present(p4d) (p4d_val(p4d) != 0U)
866*4882a593Smuzhiyun #define p4d_clear(p4dp) (p4d_val(*(p4dp)) = 0UL)
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun /* only used by the stubbed out hugetlb gup code, should never be called */
869*4882a593Smuzhiyun #define p4d_page(p4d) NULL
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun #define pud_leaf pud_large
pud_large(pud_t pud)872*4882a593Smuzhiyun static inline unsigned long pud_large(pud_t pud)
873*4882a593Smuzhiyun {
874*4882a593Smuzhiyun pte_t pte = __pte(pud_val(pud));
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun return pte_val(pte) & _PAGE_PMD_HUGE;
877*4882a593Smuzhiyun }
878*4882a593Smuzhiyun
pud_pfn(pud_t pud)879*4882a593Smuzhiyun static inline unsigned long pud_pfn(pud_t pud)
880*4882a593Smuzhiyun {
881*4882a593Smuzhiyun pte_t pte = __pte(pud_val(pud));
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun return pte_pfn(pte);
884*4882a593Smuzhiyun }
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun /* Same in both SUN4V and SUN4U. */
887*4882a593Smuzhiyun #define pte_none(pte) (!pte_val(pte))
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun #define p4d_set(p4dp, pudp) \
890*4882a593Smuzhiyun (p4d_val(*(p4dp)) = (__pa((unsigned long) (pudp))))
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun /* We cannot include <linux/mm_types.h> at this point yet: */
893*4882a593Smuzhiyun extern struct mm_struct init_mm;
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun /* Actual page table PTE updates. */
896*4882a593Smuzhiyun void tlb_batch_add(struct mm_struct *mm, unsigned long vaddr,
897*4882a593Smuzhiyun pte_t *ptep, pte_t orig, int fullmm,
898*4882a593Smuzhiyun unsigned int hugepage_shift);
899*4882a593Smuzhiyun
maybe_tlb_batch_add(struct mm_struct * mm,unsigned long vaddr,pte_t * ptep,pte_t orig,int fullmm,unsigned int hugepage_shift)900*4882a593Smuzhiyun static void maybe_tlb_batch_add(struct mm_struct *mm, unsigned long vaddr,
901*4882a593Smuzhiyun pte_t *ptep, pte_t orig, int fullmm,
902*4882a593Smuzhiyun unsigned int hugepage_shift)
903*4882a593Smuzhiyun {
904*4882a593Smuzhiyun /* It is more efficient to let flush_tlb_kernel_range()
905*4882a593Smuzhiyun * handle init_mm tlb flushes.
906*4882a593Smuzhiyun *
907*4882a593Smuzhiyun * SUN4V NOTE: _PAGE_VALID is the same value in both the SUN4U
908*4882a593Smuzhiyun * and SUN4V pte layout, so this inline test is fine.
909*4882a593Smuzhiyun */
910*4882a593Smuzhiyun if (likely(mm != &init_mm) && pte_accessible(mm, orig))
911*4882a593Smuzhiyun tlb_batch_add(mm, vaddr, ptep, orig, fullmm, hugepage_shift);
912*4882a593Smuzhiyun }
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun #define __HAVE_ARCH_PMDP_HUGE_GET_AND_CLEAR
pmdp_huge_get_and_clear(struct mm_struct * mm,unsigned long addr,pmd_t * pmdp)915*4882a593Smuzhiyun static inline pmd_t pmdp_huge_get_and_clear(struct mm_struct *mm,
916*4882a593Smuzhiyun unsigned long addr,
917*4882a593Smuzhiyun pmd_t *pmdp)
918*4882a593Smuzhiyun {
919*4882a593Smuzhiyun pmd_t pmd = *pmdp;
920*4882a593Smuzhiyun set_pmd_at(mm, addr, pmdp, __pmd(0UL));
921*4882a593Smuzhiyun return pmd;
922*4882a593Smuzhiyun }
923*4882a593Smuzhiyun
__set_pte_at(struct mm_struct * mm,unsigned long addr,pte_t * ptep,pte_t pte,int fullmm)924*4882a593Smuzhiyun static inline void __set_pte_at(struct mm_struct *mm, unsigned long addr,
925*4882a593Smuzhiyun pte_t *ptep, pte_t pte, int fullmm)
926*4882a593Smuzhiyun {
927*4882a593Smuzhiyun pte_t orig = *ptep;
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun *ptep = pte;
930*4882a593Smuzhiyun maybe_tlb_batch_add(mm, addr, ptep, orig, fullmm, PAGE_SHIFT);
931*4882a593Smuzhiyun }
932*4882a593Smuzhiyun
933*4882a593Smuzhiyun #define set_pte_at(mm,addr,ptep,pte) \
934*4882a593Smuzhiyun __set_pte_at((mm), (addr), (ptep), (pte), 0)
935*4882a593Smuzhiyun
936*4882a593Smuzhiyun #define pte_clear(mm,addr,ptep) \
937*4882a593Smuzhiyun set_pte_at((mm), (addr), (ptep), __pte(0UL))
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun #define __HAVE_ARCH_PTE_CLEAR_NOT_PRESENT_FULL
940*4882a593Smuzhiyun #define pte_clear_not_present_full(mm,addr,ptep,fullmm) \
941*4882a593Smuzhiyun __set_pte_at((mm), (addr), (ptep), __pte(0UL), (fullmm))
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun #ifdef DCACHE_ALIASING_POSSIBLE
944*4882a593Smuzhiyun #define __HAVE_ARCH_MOVE_PTE
945*4882a593Smuzhiyun #define move_pte(pte, prot, old_addr, new_addr) \
946*4882a593Smuzhiyun ({ \
947*4882a593Smuzhiyun pte_t newpte = (pte); \
948*4882a593Smuzhiyun if (tlb_type != hypervisor && pte_present(pte)) { \
949*4882a593Smuzhiyun unsigned long this_pfn = pte_pfn(pte); \
950*4882a593Smuzhiyun \
951*4882a593Smuzhiyun if (pfn_valid(this_pfn) && \
952*4882a593Smuzhiyun (((old_addr) ^ (new_addr)) & (1 << 13))) \
953*4882a593Smuzhiyun flush_dcache_page_all(current->mm, \
954*4882a593Smuzhiyun pfn_to_page(this_pfn)); \
955*4882a593Smuzhiyun } \
956*4882a593Smuzhiyun newpte; \
957*4882a593Smuzhiyun })
958*4882a593Smuzhiyun #endif
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun extern pgd_t swapper_pg_dir[PTRS_PER_PGD];
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun void paging_init(void);
963*4882a593Smuzhiyun unsigned long find_ecache_flush_span(unsigned long size);
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun struct seq_file;
966*4882a593Smuzhiyun void mmu_info(struct seq_file *);
967*4882a593Smuzhiyun
968*4882a593Smuzhiyun struct vm_area_struct;
969*4882a593Smuzhiyun void update_mmu_cache(struct vm_area_struct *, unsigned long, pte_t *);
970*4882a593Smuzhiyun #ifdef CONFIG_TRANSPARENT_HUGEPAGE
971*4882a593Smuzhiyun void update_mmu_cache_pmd(struct vm_area_struct *vma, unsigned long addr,
972*4882a593Smuzhiyun pmd_t *pmd);
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun #define __HAVE_ARCH_PMDP_INVALIDATE
975*4882a593Smuzhiyun extern pmd_t pmdp_invalidate(struct vm_area_struct *vma, unsigned long address,
976*4882a593Smuzhiyun pmd_t *pmdp);
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun #define __HAVE_ARCH_PGTABLE_DEPOSIT
979*4882a593Smuzhiyun void pgtable_trans_huge_deposit(struct mm_struct *mm, pmd_t *pmdp,
980*4882a593Smuzhiyun pgtable_t pgtable);
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun #define __HAVE_ARCH_PGTABLE_WITHDRAW
983*4882a593Smuzhiyun pgtable_t pgtable_trans_huge_withdraw(struct mm_struct *mm, pmd_t *pmdp);
984*4882a593Smuzhiyun #endif
985*4882a593Smuzhiyun
986*4882a593Smuzhiyun /* Encode and de-code a swap entry */
987*4882a593Smuzhiyun #define __swp_type(entry) (((entry).val >> PAGE_SHIFT) & 0xffUL)
988*4882a593Smuzhiyun #define __swp_offset(entry) ((entry).val >> (PAGE_SHIFT + 8UL))
989*4882a593Smuzhiyun #define __swp_entry(type, offset) \
990*4882a593Smuzhiyun ( (swp_entry_t) \
991*4882a593Smuzhiyun { \
992*4882a593Smuzhiyun (((long)(type) << PAGE_SHIFT) | \
993*4882a593Smuzhiyun ((long)(offset) << (PAGE_SHIFT + 8UL))) \
994*4882a593Smuzhiyun } )
995*4882a593Smuzhiyun #define __pte_to_swp_entry(pte) ((swp_entry_t) { pte_val(pte) })
996*4882a593Smuzhiyun #define __swp_entry_to_pte(x) ((pte_t) { (x).val })
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun int page_in_phys_avail(unsigned long paddr);
999*4882a593Smuzhiyun
1000*4882a593Smuzhiyun /*
1001*4882a593Smuzhiyun * For sparc32&64, the pfn in io_remap_pfn_range() carries <iospace> in
1002*4882a593Smuzhiyun * its high 4 bits. These macros/functions put it there or get it from there.
1003*4882a593Smuzhiyun */
1004*4882a593Smuzhiyun #define MK_IOSPACE_PFN(space, pfn) (pfn | (space << (BITS_PER_LONG - 4)))
1005*4882a593Smuzhiyun #define GET_IOSPACE(pfn) (pfn >> (BITS_PER_LONG - 4))
1006*4882a593Smuzhiyun #define GET_PFN(pfn) (pfn & 0x0fffffffffffffffUL)
1007*4882a593Smuzhiyun
1008*4882a593Smuzhiyun int remap_pfn_range(struct vm_area_struct *, unsigned long, unsigned long,
1009*4882a593Smuzhiyun unsigned long, pgprot_t);
1010*4882a593Smuzhiyun
1011*4882a593Smuzhiyun void adi_restore_tags(struct mm_struct *mm, struct vm_area_struct *vma,
1012*4882a593Smuzhiyun unsigned long addr, pte_t pte);
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun int adi_save_tags(struct mm_struct *mm, struct vm_area_struct *vma,
1015*4882a593Smuzhiyun unsigned long addr, pte_t oldpte);
1016*4882a593Smuzhiyun
1017*4882a593Smuzhiyun #define __HAVE_ARCH_DO_SWAP_PAGE
arch_do_swap_page(struct mm_struct * mm,struct vm_area_struct * vma,unsigned long addr,pte_t pte,pte_t oldpte)1018*4882a593Smuzhiyun static inline void arch_do_swap_page(struct mm_struct *mm,
1019*4882a593Smuzhiyun struct vm_area_struct *vma,
1020*4882a593Smuzhiyun unsigned long addr,
1021*4882a593Smuzhiyun pte_t pte, pte_t oldpte)
1022*4882a593Smuzhiyun {
1023*4882a593Smuzhiyun /* If this is a new page being mapped in, there can be no
1024*4882a593Smuzhiyun * ADI tags stored away for this page. Skip looking for
1025*4882a593Smuzhiyun * stored tags
1026*4882a593Smuzhiyun */
1027*4882a593Smuzhiyun if (pte_none(oldpte))
1028*4882a593Smuzhiyun return;
1029*4882a593Smuzhiyun
1030*4882a593Smuzhiyun if (adi_state.enabled && (pte_val(pte) & _PAGE_MCD_4V))
1031*4882a593Smuzhiyun adi_restore_tags(mm, vma, addr, pte);
1032*4882a593Smuzhiyun }
1033*4882a593Smuzhiyun
1034*4882a593Smuzhiyun #define __HAVE_ARCH_UNMAP_ONE
arch_unmap_one(struct mm_struct * mm,struct vm_area_struct * vma,unsigned long addr,pte_t oldpte)1035*4882a593Smuzhiyun static inline int arch_unmap_one(struct mm_struct *mm,
1036*4882a593Smuzhiyun struct vm_area_struct *vma,
1037*4882a593Smuzhiyun unsigned long addr, pte_t oldpte)
1038*4882a593Smuzhiyun {
1039*4882a593Smuzhiyun if (adi_state.enabled && (pte_val(oldpte) & _PAGE_MCD_4V))
1040*4882a593Smuzhiyun return adi_save_tags(mm, vma, addr, oldpte);
1041*4882a593Smuzhiyun return 0;
1042*4882a593Smuzhiyun }
1043*4882a593Smuzhiyun
io_remap_pfn_range(struct vm_area_struct * vma,unsigned long from,unsigned long pfn,unsigned long size,pgprot_t prot)1044*4882a593Smuzhiyun static inline int io_remap_pfn_range(struct vm_area_struct *vma,
1045*4882a593Smuzhiyun unsigned long from, unsigned long pfn,
1046*4882a593Smuzhiyun unsigned long size, pgprot_t prot)
1047*4882a593Smuzhiyun {
1048*4882a593Smuzhiyun unsigned long offset = GET_PFN(pfn) << PAGE_SHIFT;
1049*4882a593Smuzhiyun int space = GET_IOSPACE(pfn);
1050*4882a593Smuzhiyun unsigned long phys_base;
1051*4882a593Smuzhiyun
1052*4882a593Smuzhiyun phys_base = offset | (((unsigned long) space) << 32UL);
1053*4882a593Smuzhiyun
1054*4882a593Smuzhiyun return remap_pfn_range(vma, from, phys_base >> PAGE_SHIFT, size, prot);
1055*4882a593Smuzhiyun }
1056*4882a593Smuzhiyun #define io_remap_pfn_range io_remap_pfn_range
1057*4882a593Smuzhiyun
__untagged_addr(unsigned long start)1058*4882a593Smuzhiyun static inline unsigned long __untagged_addr(unsigned long start)
1059*4882a593Smuzhiyun {
1060*4882a593Smuzhiyun if (adi_capable()) {
1061*4882a593Smuzhiyun long addr = start;
1062*4882a593Smuzhiyun
1063*4882a593Smuzhiyun /* If userspace has passed a versioned address, kernel
1064*4882a593Smuzhiyun * will not find it in the VMAs since it does not store
1065*4882a593Smuzhiyun * the version tags in the list of VMAs. Storing version
1066*4882a593Smuzhiyun * tags in list of VMAs is impractical since they can be
1067*4882a593Smuzhiyun * changed any time from userspace without dropping into
1068*4882a593Smuzhiyun * kernel. Any address search in VMAs will be done with
1069*4882a593Smuzhiyun * non-versioned addresses. Ensure the ADI version bits
1070*4882a593Smuzhiyun * are dropped here by sign extending the last bit before
1071*4882a593Smuzhiyun * ADI bits. IOMMU does not implement version tags.
1072*4882a593Smuzhiyun */
1073*4882a593Smuzhiyun return (addr << (long)adi_nbits()) >> (long)adi_nbits();
1074*4882a593Smuzhiyun }
1075*4882a593Smuzhiyun
1076*4882a593Smuzhiyun return start;
1077*4882a593Smuzhiyun }
1078*4882a593Smuzhiyun #define untagged_addr(addr) \
1079*4882a593Smuzhiyun ((__typeof__(addr))(__untagged_addr((unsigned long)(addr))))
1080*4882a593Smuzhiyun
pte_access_permitted(pte_t pte,bool write)1081*4882a593Smuzhiyun static inline bool pte_access_permitted(pte_t pte, bool write)
1082*4882a593Smuzhiyun {
1083*4882a593Smuzhiyun u64 prot;
1084*4882a593Smuzhiyun
1085*4882a593Smuzhiyun if (tlb_type == hypervisor) {
1086*4882a593Smuzhiyun prot = _PAGE_PRESENT_4V | _PAGE_P_4V;
1087*4882a593Smuzhiyun if (write)
1088*4882a593Smuzhiyun prot |= _PAGE_WRITE_4V;
1089*4882a593Smuzhiyun } else {
1090*4882a593Smuzhiyun prot = _PAGE_PRESENT_4U | _PAGE_P_4U;
1091*4882a593Smuzhiyun if (write)
1092*4882a593Smuzhiyun prot |= _PAGE_WRITE_4U;
1093*4882a593Smuzhiyun }
1094*4882a593Smuzhiyun
1095*4882a593Smuzhiyun return (pte_val(pte) & (prot | _PAGE_SPECIAL)) == prot;
1096*4882a593Smuzhiyun }
1097*4882a593Smuzhiyun #define pte_access_permitted pte_access_permitted
1098*4882a593Smuzhiyun
1099*4882a593Smuzhiyun #include <asm/tlbflush.h>
1100*4882a593Smuzhiyun
1101*4882a593Smuzhiyun /* We provide our own get_unmapped_area to cope with VA holes and
1102*4882a593Smuzhiyun * SHM area cache aliasing for userland.
1103*4882a593Smuzhiyun */
1104*4882a593Smuzhiyun #define HAVE_ARCH_UNMAPPED_AREA
1105*4882a593Smuzhiyun #define HAVE_ARCH_UNMAPPED_AREA_TOPDOWN
1106*4882a593Smuzhiyun
1107*4882a593Smuzhiyun /* We provide a special get_unmapped_area for framebuffer mmaps to try and use
1108*4882a593Smuzhiyun * the largest alignment possible such that larget PTEs can be used.
1109*4882a593Smuzhiyun */
1110*4882a593Smuzhiyun unsigned long get_fb_unmapped_area(struct file *filp, unsigned long,
1111*4882a593Smuzhiyun unsigned long, unsigned long,
1112*4882a593Smuzhiyun unsigned long);
1113*4882a593Smuzhiyun #define HAVE_ARCH_FB_UNMAPPED_AREA
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun void sun4v_register_fault_status(void);
1116*4882a593Smuzhiyun void sun4v_ktsb_register(void);
1117*4882a593Smuzhiyun void __init cheetah_ecache_flush_init(void);
1118*4882a593Smuzhiyun void sun4v_patch_tlb_handlers(void);
1119*4882a593Smuzhiyun
1120*4882a593Smuzhiyun extern unsigned long cmdline_memory_size;
1121*4882a593Smuzhiyun
1122*4882a593Smuzhiyun asmlinkage void do_sparc64_fault(struct pt_regs *regs);
1123*4882a593Smuzhiyun
1124*4882a593Smuzhiyun #endif /* !(__ASSEMBLY__) */
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun #endif /* !(_SPARC64_PGTABLE_H) */
1127