1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */ 2*4882a593Smuzhiyun #ifndef _SPARC64_CHMCTRL_H 3*4882a593Smuzhiyun #define _SPARC64_CHMCTRL_H 4*4882a593Smuzhiyun 5*4882a593Smuzhiyun /* Cheetah memory controller programmable registers. */ 6*4882a593Smuzhiyun #define CHMCTRL_TCTRL1 0x00 /* Memory Timing Control I */ 7*4882a593Smuzhiyun #define CHMCTRL_TCTRL2 0x08 /* Memory Timing Control II */ 8*4882a593Smuzhiyun #define CHMCTRL_TCTRL3 0x38 /* Memory Timing Control III */ 9*4882a593Smuzhiyun #define CHMCTRL_TCTRL4 0x40 /* Memory Timing Control IV */ 10*4882a593Smuzhiyun #define CHMCTRL_DECODE1 0x10 /* Memory Address Decode I */ 11*4882a593Smuzhiyun #define CHMCTRL_DECODE2 0x18 /* Memory Address Decode II */ 12*4882a593Smuzhiyun #define CHMCTRL_DECODE3 0x20 /* Memory Address Decode III */ 13*4882a593Smuzhiyun #define CHMCTRL_DECODE4 0x28 /* Memory Address Decode IV */ 14*4882a593Smuzhiyun #define CHMCTRL_MACTRL 0x30 /* Memory Address Control */ 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun /* Memory Timing Control I */ 17*4882a593Smuzhiyun #define TCTRL1_SDRAMCTL_DLY 0xf000000000000000UL 18*4882a593Smuzhiyun #define TCTRL1_SDRAMCTL_DLY_SHIFT 60 19*4882a593Smuzhiyun #define TCTRL1_SDRAMCLK_DLY 0x0e00000000000000UL 20*4882a593Smuzhiyun #define TCTRL1_SDRAMCLK_DLY_SHIFT 57 21*4882a593Smuzhiyun #define TCTRL1_R 0x0100000000000000UL 22*4882a593Smuzhiyun #define TCTRL1_R_SHIFT 56 23*4882a593Smuzhiyun #define TCTRL1_AUTORFR_CYCLE 0x00fe000000000000UL 24*4882a593Smuzhiyun #define TCTRL1_AUTORFR_CYCLE_SHIFT 49 25*4882a593Smuzhiyun #define TCTRL1_RD_WAIT 0x0001f00000000000UL 26*4882a593Smuzhiyun #define TCTRL1_RD_WAIT_SHIFT 44 27*4882a593Smuzhiyun #define TCTRL1_PC_CYCLE 0x00000fc000000000UL 28*4882a593Smuzhiyun #define TCTRL1_PC_CYCLE_SHIFT 38 29*4882a593Smuzhiyun #define TCTRL1_WR_MORE_RAS_PW 0x0000003f00000000UL 30*4882a593Smuzhiyun #define TCTRL1_WR_MORE_RAS_PW_SHIFT 32 31*4882a593Smuzhiyun #define TCTRL1_RD_MORE_RAW_PW 0x00000000fc000000UL 32*4882a593Smuzhiyun #define TCTRL1_RD_MORE_RAS_PW_SHIFT 26 33*4882a593Smuzhiyun #define TCTRL1_ACT_WR_DLY 0x0000000003f00000UL 34*4882a593Smuzhiyun #define TCTRL1_ACT_WR_DLY_SHIFT 20 35*4882a593Smuzhiyun #define TCTRL1_ACT_RD_DLY 0x00000000000fc000UL 36*4882a593Smuzhiyun #define TCTRL1_ACT_RD_DLY_SHIFT 14 37*4882a593Smuzhiyun #define TCTRL1_BANK_PRESENT 0x0000000000003000UL 38*4882a593Smuzhiyun #define TCTRL1_BANK_PRESENT_SHIFT 12 39*4882a593Smuzhiyun #define TCTRL1_RFR_INT 0x0000000000000ff8UL 40*4882a593Smuzhiyun #define TCTRL1_RFR_INT_SHIFT 3 41*4882a593Smuzhiyun #define TCTRL1_SET_MODE_REG 0x0000000000000004UL 42*4882a593Smuzhiyun #define TCTRL1_SET_MODE_REG_SHIFT 2 43*4882a593Smuzhiyun #define TCTRL1_RFR_ENABLE 0x0000000000000002UL 44*4882a593Smuzhiyun #define TCTRL1_RFR_ENABLE_SHIFT 1 45*4882a593Smuzhiyun #define TCTRL1_PRECHG_ALL 0x0000000000000001UL 46*4882a593Smuzhiyun #define TCTRL1_PRECHG_ALL_SHIFT 0 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun /* Memory Timing Control II */ 49*4882a593Smuzhiyun #define TCTRL2_WR_MSEL_DLY 0xfc00000000000000UL 50*4882a593Smuzhiyun #define TCTRL2_WR_MSEL_DLY_SHIFT 58 51*4882a593Smuzhiyun #define TCTRL2_RD_MSEL_DLY 0x03f0000000000000UL 52*4882a593Smuzhiyun #define TCTRL2_RD_MSEL_DLY_SHIFT 52 53*4882a593Smuzhiyun #define TCTRL2_WRDATA_THLD 0x000c000000000000UL 54*4882a593Smuzhiyun #define TCTRL2_WRDATA_THLD_SHIFT 50 55*4882a593Smuzhiyun #define TCTRL2_RDWR_RD_TI_DLY 0x0003f00000000000UL 56*4882a593Smuzhiyun #define TCTRL2_RDWR_RD_TI_DLY_SHIFT 44 57*4882a593Smuzhiyun #define TCTRL2_AUTOPRECHG_ENBL 0x0000080000000000UL 58*4882a593Smuzhiyun #define TCTRL2_AUTOPRECHG_ENBL_SHIFT 43 59*4882a593Smuzhiyun #define TCTRL2_RDWR_PI_MORE_DLY 0x000007c000000000UL 60*4882a593Smuzhiyun #define TCTRL2_RDWR_PI_MORE_DLY_SHIFT 38 61*4882a593Smuzhiyun #define TCTRL2_RDWR_1_DLY 0x0000003f00000000UL 62*4882a593Smuzhiyun #define TCTRL2_RDWR_1_DLY_SHIFT 32 63*4882a593Smuzhiyun #define TCTRL2_WRWR_PI_MORE_DLY 0x00000000f8000000UL 64*4882a593Smuzhiyun #define TCTRL2_WRWR_PI_MORE_DLY_SHIFT 27 65*4882a593Smuzhiyun #define TCTRL2_WRWR_1_DLY 0x0000000007e00000UL 66*4882a593Smuzhiyun #define TCTRL2_WRWR_1_DLY_SHIFT 21 67*4882a593Smuzhiyun #define TCTRL2_RDWR_RD_PI_MORE_DLY 0x00000000001f0000UL 68*4882a593Smuzhiyun #define TCTRL2_RDWR_RD_PI_MORE_DLY_SHIFT 16 69*4882a593Smuzhiyun #define TCTRL2_R 0x0000000000008000UL 70*4882a593Smuzhiyun #define TCTRL2_R_SHIFT 15 71*4882a593Smuzhiyun #define TCTRL2_SDRAM_MODE_REG_DATA 0x0000000000007fffUL 72*4882a593Smuzhiyun #define TCTRL2_SDRAM_MODE_REG_DATA_SHIFT 0 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun /* Memory Timing Control III */ 75*4882a593Smuzhiyun #define TCTRL3_SDRAM_CTL_DLY 0xf000000000000000UL 76*4882a593Smuzhiyun #define TCTRL3_SDRAM_CTL_DLY_SHIFT 60 77*4882a593Smuzhiyun #define TCTRL3_SDRAM_CLK_DLY 0x0e00000000000000UL 78*4882a593Smuzhiyun #define TCTRL3_SDRAM_CLK_DLY_SHIFT 57 79*4882a593Smuzhiyun #define TCTRL3_R 0x0100000000000000UL 80*4882a593Smuzhiyun #define TCTRL3_R_SHIFT 56 81*4882a593Smuzhiyun #define TCTRL3_AUTO_RFR_CYCLE 0x00fe000000000000UL 82*4882a593Smuzhiyun #define TCTRL3_AUTO_RFR_CYCLE_SHIFT 49 83*4882a593Smuzhiyun #define TCTRL3_RD_WAIT 0x0001f00000000000UL 84*4882a593Smuzhiyun #define TCTRL3_RD_WAIT_SHIFT 44 85*4882a593Smuzhiyun #define TCTRL3_PC_CYCLE 0x00000fc000000000UL 86*4882a593Smuzhiyun #define TCTRL3_PC_CYCLE_SHIFT 38 87*4882a593Smuzhiyun #define TCTRL3_WR_MORE_RAW_PW 0x0000003f00000000UL 88*4882a593Smuzhiyun #define TCTRL3_WR_MORE_RAW_PW_SHIFT 32 89*4882a593Smuzhiyun #define TCTRL3_RD_MORE_RAW_PW 0x00000000fc000000UL 90*4882a593Smuzhiyun #define TCTRL3_RD_MORE_RAW_PW_SHIFT 26 91*4882a593Smuzhiyun #define TCTRL3_ACT_WR_DLY 0x0000000003f00000UL 92*4882a593Smuzhiyun #define TCTRL3_ACT_WR_DLY_SHIFT 20 93*4882a593Smuzhiyun #define TCTRL3_ACT_RD_DLY 0x00000000000fc000UL 94*4882a593Smuzhiyun #define TCTRL3_ACT_RD_DLY_SHIFT 14 95*4882a593Smuzhiyun #define TCTRL3_BANK_PRESENT 0x0000000000003000UL 96*4882a593Smuzhiyun #define TCTRL3_BANK_PRESENT_SHIFT 12 97*4882a593Smuzhiyun #define TCTRL3_RFR_INT 0x0000000000000ff8UL 98*4882a593Smuzhiyun #define TCTRL3_RFR_INT_SHIFT 3 99*4882a593Smuzhiyun #define TCTRL3_SET_MODE_REG 0x0000000000000004UL 100*4882a593Smuzhiyun #define TCTRL3_SET_MODE_REG_SHIFT 2 101*4882a593Smuzhiyun #define TCTRL3_RFR_ENABLE 0x0000000000000002UL 102*4882a593Smuzhiyun #define TCTRL3_RFR_ENABLE_SHIFT 1 103*4882a593Smuzhiyun #define TCTRL3_PRECHG_ALL 0x0000000000000001UL 104*4882a593Smuzhiyun #define TCTRL3_PRECHG_ALL_SHIFT 0 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun /* Memory Timing Control IV */ 107*4882a593Smuzhiyun #define TCTRL4_WR_MSEL_DLY 0xfc00000000000000UL 108*4882a593Smuzhiyun #define TCTRL4_WR_MSEL_DLY_SHIFT 58 109*4882a593Smuzhiyun #define TCTRL4_RD_MSEL_DLY 0x03f0000000000000UL 110*4882a593Smuzhiyun #define TCTRL4_RD_MSEL_DLY_SHIFT 52 111*4882a593Smuzhiyun #define TCTRL4_WRDATA_THLD 0x000c000000000000UL 112*4882a593Smuzhiyun #define TCTRL4_WRDATA_THLD_SHIFT 50 113*4882a593Smuzhiyun #define TCTRL4_RDWR_RD_RI_DLY 0x0003f00000000000UL 114*4882a593Smuzhiyun #define TCTRL4_RDWR_RD_RI_DLY_SHIFT 44 115*4882a593Smuzhiyun #define TCTRL4_AUTO_PRECHG_ENBL 0x0000080000000000UL 116*4882a593Smuzhiyun #define TCTRL4_AUTO_PRECHG_ENBL_SHIFT 43 117*4882a593Smuzhiyun #define TCTRL4_RD_WR_PI_MORE_DLY 0x000007c000000000UL 118*4882a593Smuzhiyun #define TCTRL4_RD_WR_PI_MORE_DLY_SHIFT 38 119*4882a593Smuzhiyun #define TCTRL4_RD_WR_TI_DLY 0x0000003f00000000UL 120*4882a593Smuzhiyun #define TCTRL4_RD_WR_TI_DLY_SHIFT 32 121*4882a593Smuzhiyun #define TCTRL4_WR_WR_PI_MORE_DLY 0x00000000f8000000UL 122*4882a593Smuzhiyun #define TCTRL4_WR_WR_PI_MORE_DLY_SHIFT 27 123*4882a593Smuzhiyun #define TCTRL4_WR_WR_TI_DLY 0x0000000007e00000UL 124*4882a593Smuzhiyun #define TCTRL4_WR_WR_TI_DLY_SHIFT 21 125*4882a593Smuzhiyun #define TCTRL4_RDWR_RD_PI_MORE_DLY 0x00000000001f000UL0 126*4882a593Smuzhiyun #define TCTRL4_RDWR_RD_PI_MORE_DLY_SHIFT 16 127*4882a593Smuzhiyun #define TCTRL4_R 0x0000000000008000UL 128*4882a593Smuzhiyun #define TCTRL4_R_SHIFT 15 129*4882a593Smuzhiyun #define TCTRL4_SDRAM_MODE_REG_DATA 0x0000000000007fffUL 130*4882a593Smuzhiyun #define TCTRL4_SDRAM_MODE_REG_DATA_SHIFT 0 131*4882a593Smuzhiyun 132*4882a593Smuzhiyun /* All 4 memory address decoding registers have the 133*4882a593Smuzhiyun * same layout. 134*4882a593Smuzhiyun */ 135*4882a593Smuzhiyun #define MEM_DECODE_VALID 0x8000000000000000UL /* Valid */ 136*4882a593Smuzhiyun #define MEM_DECODE_VALID_SHIFT 63 137*4882a593Smuzhiyun #define MEM_DECODE_UK 0x001ffe0000000000UL /* Upper mask */ 138*4882a593Smuzhiyun #define MEM_DECODE_UK_SHIFT 41 139*4882a593Smuzhiyun #define MEM_DECODE_UM 0x0000001ffff00000UL /* Upper match */ 140*4882a593Smuzhiyun #define MEM_DECODE_UM_SHIFT 20 141*4882a593Smuzhiyun #define MEM_DECODE_LK 0x000000000003c000UL /* Lower mask */ 142*4882a593Smuzhiyun #define MEM_DECODE_LK_SHIFT 14 143*4882a593Smuzhiyun #define MEM_DECODE_LM 0x0000000000000f00UL /* Lower match */ 144*4882a593Smuzhiyun #define MEM_DECODE_LM_SHIFT 8 145*4882a593Smuzhiyun 146*4882a593Smuzhiyun #define PA_UPPER_BITS 0x000007fffc000000UL 147*4882a593Smuzhiyun #define PA_UPPER_BITS_SHIFT 26 148*4882a593Smuzhiyun #define PA_LOWER_BITS 0x00000000000003c0UL 149*4882a593Smuzhiyun #define PA_LOWER_BITS_SHIFT 6 150*4882a593Smuzhiyun 151*4882a593Smuzhiyun #define MACTRL_R0 0x8000000000000000UL 152*4882a593Smuzhiyun #define MACTRL_R0_SHIFT 63 153*4882a593Smuzhiyun #define MACTRL_ADDR_LE_PW 0x7000000000000000UL 154*4882a593Smuzhiyun #define MACTRL_ADDR_LE_PW_SHIFT 60 155*4882a593Smuzhiyun #define MACTRL_CMD_PW 0x0f00000000000000UL 156*4882a593Smuzhiyun #define MACTRL_CMD_PW_SHIFT 56 157*4882a593Smuzhiyun #define MACTRL_HALF_MODE_WR_MSEL_DLY 0x00fc000000000000UL 158*4882a593Smuzhiyun #define MACTRL_HALF_MODE_WR_MSEL_DLY_SHIFT 50 159*4882a593Smuzhiyun #define MACTRL_HALF_MODE_RD_MSEL_DLY 0x0003f00000000000UL 160*4882a593Smuzhiyun #define MACTRL_HALF_MODE_RD_MSEL_DLY_SHIFT 44 161*4882a593Smuzhiyun #define MACTRL_HALF_MODE_SDRAM_CTL_DLY 0x00000f0000000000UL 162*4882a593Smuzhiyun #define MACTRL_HALF_MODE_SDRAM_CTL_DLY_SHIFT 40 163*4882a593Smuzhiyun #define MACTRL_HALF_MODE_SDRAM_CLK_DLY 0x000000e000000000UL 164*4882a593Smuzhiyun #define MACTRL_HALF_MODE_SDRAM_CLK_DLY_SHIFT 37 165*4882a593Smuzhiyun #define MACTRL_R1 0x0000001000000000UL 166*4882a593Smuzhiyun #define MACTRL_R1_SHIFT 36 167*4882a593Smuzhiyun #define MACTRL_BANKSEL_N_ROWADDR_SIZE_B3 0x0000000f00000000UL 168*4882a593Smuzhiyun #define MACTRL_BANKSEL_N_ROWADDR_SIZE_B3_SHIFT 32 169*4882a593Smuzhiyun #define MACTRL_ENC_INTLV_B3 0x00000000f8000000UL 170*4882a593Smuzhiyun #define MACTRL_ENC_INTLV_B3_SHIFT 27 171*4882a593Smuzhiyun #define MACTRL_BANKSEL_N_ROWADDR_SIZE_B2 0x0000000007800000UL 172*4882a593Smuzhiyun #define MACTRL_BANKSEL_N_ROWADDR_SIZE_B2_SHIFT 23 173*4882a593Smuzhiyun #define MACTRL_ENC_INTLV_B2 0x00000000007c0000UL 174*4882a593Smuzhiyun #define MACTRL_ENC_INTLV_B2_SHIFT 18 175*4882a593Smuzhiyun #define MACTRL_BANKSEL_N_ROWADDR_SIZE_B1 0x000000000003c000UL 176*4882a593Smuzhiyun #define MACTRL_BANKSEL_N_ROWADDR_SIZE_B1_SHIFT 14 177*4882a593Smuzhiyun #define MACTRL_ENC_INTLV_B1 0x0000000000003e00UL 178*4882a593Smuzhiyun #define MACTRL_ENC_INTLV_B1_SHIFT 9 179*4882a593Smuzhiyun #define MACTRL_BANKSEL_N_ROWADDR_SIZE_B0 0x00000000000001e0UL 180*4882a593Smuzhiyun #define MACTRL_BANKSEL_N_ROWADDR_SIZE_B0_SHIFT 5 181*4882a593Smuzhiyun #define MACTRL_ENC_INTLV_B0 0x000000000000001fUL 182*4882a593Smuzhiyun #define MACTRL_ENC_INTLV_B0_SHIFT 0 183*4882a593Smuzhiyun 184*4882a593Smuzhiyun #endif /* _SPARC64_CHMCTRL_H */ 185