xref: /OK3568_Linux_fs/kernel/arch/sparc/include/asm/chafsr.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun #ifndef _SPARC64_CHAFSR_H
3*4882a593Smuzhiyun #define _SPARC64_CHAFSR_H
4*4882a593Smuzhiyun 
5*4882a593Smuzhiyun /* Cheetah Asynchronous Fault Status register, ASI=0x4C VA<63:0>=0x0 */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun /* Comments indicate which processor variants on which the bit definition
8*4882a593Smuzhiyun  * is valid.  Codes are:
9*4882a593Smuzhiyun  * ch	-->	cheetah
10*4882a593Smuzhiyun  * ch+	-->	cheetah plus
11*4882a593Smuzhiyun  * jp	-->	jalapeno
12*4882a593Smuzhiyun  */
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun /* All bits of this register except M_SYNDROME and E_SYNDROME are
15*4882a593Smuzhiyun  * read, write 1 to clear.  M_SYNDROME and E_SYNDROME are read-only.
16*4882a593Smuzhiyun  */
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun /* Software bit set by linux trap handlers to indicate that the trap was
19*4882a593Smuzhiyun  * signalled at %tl >= 1.
20*4882a593Smuzhiyun  */
21*4882a593Smuzhiyun #define CHAFSR_TL1		(1UL << 63UL) /* n/a */
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun /* Unmapped error from system bus for prefetch queue or
24*4882a593Smuzhiyun  * store queue read operation
25*4882a593Smuzhiyun  */
26*4882a593Smuzhiyun #define CHPAFSR_DTO		(1UL << 59UL) /* ch+ */
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun /* Bus error from system bus for prefetch queue or store queue
29*4882a593Smuzhiyun  * read operation
30*4882a593Smuzhiyun  */
31*4882a593Smuzhiyun #define CHPAFSR_DBERR		(1UL << 58UL) /* ch+ */
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun /* Hardware corrected E-cache Tag ECC error */
34*4882a593Smuzhiyun #define CHPAFSR_THCE		(1UL << 57UL) /* ch+ */
35*4882a593Smuzhiyun /* System interface protocol error, hw timeout caused */
36*4882a593Smuzhiyun #define JPAFSR_JETO		(1UL << 57UL) /* jp */
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun /* SW handled correctable E-cache Tag ECC error */
39*4882a593Smuzhiyun #define CHPAFSR_TSCE		(1UL << 56UL) /* ch+ */
40*4882a593Smuzhiyun /* Parity error on system snoop results */
41*4882a593Smuzhiyun #define JPAFSR_SCE		(1UL << 56UL) /* jp */
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun /* Uncorrectable E-cache Tag ECC error */
44*4882a593Smuzhiyun #define CHPAFSR_TUE		(1UL << 55UL) /* ch+ */
45*4882a593Smuzhiyun /* System interface protocol error, illegal command detected */
46*4882a593Smuzhiyun #define JPAFSR_JEIC		(1UL << 55UL) /* jp */
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun /* Uncorrectable system bus data ECC error due to prefetch
49*4882a593Smuzhiyun  * or store fill request
50*4882a593Smuzhiyun  */
51*4882a593Smuzhiyun #define CHPAFSR_DUE		(1UL << 54UL) /* ch+ */
52*4882a593Smuzhiyun /* System interface protocol error, illegal ADTYPE detected */
53*4882a593Smuzhiyun #define JPAFSR_JEIT		(1UL << 54UL) /* jp */
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun /* Multiple errors of the same type have occurred.  This bit is set when
56*4882a593Smuzhiyun  * an uncorrectable error or a SW correctable error occurs and the status
57*4882a593Smuzhiyun  * bit to report that error is already set.  When multiple errors of
58*4882a593Smuzhiyun  * different types are indicated by setting multiple status bits.
59*4882a593Smuzhiyun  *
60*4882a593Smuzhiyun  * This bit is not set if multiple HW corrected errors with the same
61*4882a593Smuzhiyun  * status bit occur, only uncorrectable and SW correctable ones have
62*4882a593Smuzhiyun  * this behavior.
63*4882a593Smuzhiyun  *
64*4882a593Smuzhiyun  * This bit is not set when multiple ECC errors happen within a single
65*4882a593Smuzhiyun  * 64-byte system bus transaction.  Only the first ECC error in a 16-byte
66*4882a593Smuzhiyun  * subunit will be logged.  All errors in subsequent 16-byte subunits
67*4882a593Smuzhiyun  * from the same 64-byte transaction are ignored.
68*4882a593Smuzhiyun  */
69*4882a593Smuzhiyun #define CHAFSR_ME		(1UL << 53UL) /* ch,ch+,jp */
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun /* Privileged state error has occurred.  This is a capture of PSTATE.PRIV
72*4882a593Smuzhiyun  * at the time the error is detected.
73*4882a593Smuzhiyun  */
74*4882a593Smuzhiyun #define CHAFSR_PRIV		(1UL << 52UL) /* ch,ch+,jp */
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun /* The following bits 51 (CHAFSR_PERR) to 33 (CHAFSR_CE) are sticky error
77*4882a593Smuzhiyun  * bits and record the most recently detected errors.  Bits accumulate
78*4882a593Smuzhiyun  * errors that have been detected since the last write to clear the bit.
79*4882a593Smuzhiyun  */
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun /* System interface protocol error.  The processor asserts its' ERROR
82*4882a593Smuzhiyun  * pin when this event occurs and it also logs a specific cause code
83*4882a593Smuzhiyun  * into a JTAG scannable flop.
84*4882a593Smuzhiyun  */
85*4882a593Smuzhiyun #define CHAFSR_PERR		(1UL << 51UL) /* ch,ch+,jp */
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun /* Internal processor error.  The processor asserts its' ERROR
88*4882a593Smuzhiyun  * pin when this event occurs and it also logs a specific cause code
89*4882a593Smuzhiyun  * into a JTAG scannable flop.
90*4882a593Smuzhiyun  */
91*4882a593Smuzhiyun #define CHAFSR_IERR		(1UL << 50UL) /* ch,ch+,jp */
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun /* System request parity error on incoming address */
94*4882a593Smuzhiyun #define CHAFSR_ISAP		(1UL << 49UL) /* ch,ch+,jp */
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun /* HW Corrected system bus MTAG ECC error */
97*4882a593Smuzhiyun #define CHAFSR_EMC		(1UL << 48UL) /* ch,ch+ */
98*4882a593Smuzhiyun /* Parity error on L2 cache tag SRAM */
99*4882a593Smuzhiyun #define JPAFSR_ETP		(1UL << 48UL) /* jp */
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun /* Uncorrectable system bus MTAG ECC error */
102*4882a593Smuzhiyun #define CHAFSR_EMU		(1UL << 47UL) /* ch,ch+ */
103*4882a593Smuzhiyun /* Out of range memory error has occurred */
104*4882a593Smuzhiyun #define JPAFSR_OM		(1UL << 47UL) /* jp */
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun /* HW Corrected system bus data ECC error for read of interrupt vector */
107*4882a593Smuzhiyun #define CHAFSR_IVC		(1UL << 46UL) /* ch,ch+ */
108*4882a593Smuzhiyun /* Error due to unsupported store */
109*4882a593Smuzhiyun #define JPAFSR_UMS		(1UL << 46UL) /* jp */
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun /* Uncorrectable system bus data ECC error for read of interrupt vector */
112*4882a593Smuzhiyun #define CHAFSR_IVU		(1UL << 45UL) /* ch,ch+,jp */
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun /* Unmapped error from system bus */
115*4882a593Smuzhiyun #define CHAFSR_TO		(1UL << 44UL) /* ch,ch+,jp */
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun /* Bus error response from system bus */
118*4882a593Smuzhiyun #define CHAFSR_BERR		(1UL << 43UL) /* ch,ch+,jp */
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun /* SW Correctable E-cache ECC error for instruction fetch or data access
121*4882a593Smuzhiyun  * other than block load.
122*4882a593Smuzhiyun  */
123*4882a593Smuzhiyun #define CHAFSR_UCC		(1UL << 42UL) /* ch,ch+,jp */
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun /* Uncorrectable E-cache ECC error for instruction fetch or data access
126*4882a593Smuzhiyun  * other than block load.
127*4882a593Smuzhiyun  */
128*4882a593Smuzhiyun #define CHAFSR_UCU		(1UL << 41UL) /* ch,ch+,jp */
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun /* Copyout HW Corrected ECC error */
131*4882a593Smuzhiyun #define CHAFSR_CPC		(1UL << 40UL) /* ch,ch+,jp */
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun /* Copyout Uncorrectable ECC error */
134*4882a593Smuzhiyun #define CHAFSR_CPU		(1UL << 39UL) /* ch,ch+,jp */
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun /* HW Corrected ECC error from E-cache for writeback */
137*4882a593Smuzhiyun #define CHAFSR_WDC		(1UL << 38UL) /* ch,ch+,jp */
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun /* Uncorrectable ECC error from E-cache for writeback */
140*4882a593Smuzhiyun #define CHAFSR_WDU		(1UL << 37UL) /* ch,ch+,jp */
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun /* HW Corrected ECC error from E-cache for store merge or block load */
143*4882a593Smuzhiyun #define CHAFSR_EDC		(1UL << 36UL) /* ch,ch+,jp */
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun /* Uncorrectable ECC error from E-cache for store merge or block load */
146*4882a593Smuzhiyun #define CHAFSR_EDU		(1UL << 35UL) /* ch,ch+,jp */
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun /* Uncorrectable system bus data ECC error for read of memory or I/O */
149*4882a593Smuzhiyun #define CHAFSR_UE		(1UL << 34UL) /* ch,ch+,jp */
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun /* HW Corrected system bus data ECC error for read of memory or I/O */
152*4882a593Smuzhiyun #define CHAFSR_CE		(1UL << 33UL) /* ch,ch+,jp */
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun /* Uncorrectable ECC error from remote cache/memory */
155*4882a593Smuzhiyun #define JPAFSR_RUE		(1UL << 32UL) /* jp */
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun /* Correctable ECC error from remote cache/memory */
158*4882a593Smuzhiyun #define JPAFSR_RCE		(1UL << 31UL) /* jp */
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun /* JBUS parity error on returned read data */
161*4882a593Smuzhiyun #define JPAFSR_BP		(1UL << 30UL) /* jp */
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun /* JBUS parity error on data for writeback or block store */
164*4882a593Smuzhiyun #define JPAFSR_WBP		(1UL << 29UL) /* jp */
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun /* Foreign read to DRAM incurring correctable ECC error */
167*4882a593Smuzhiyun #define JPAFSR_FRC		(1UL << 28UL) /* jp */
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun /* Foreign read to DRAM incurring uncorrectable ECC error */
170*4882a593Smuzhiyun #define JPAFSR_FRU		(1UL << 27UL) /* jp */
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun #define CHAFSR_ERRORS		(CHAFSR_PERR | CHAFSR_IERR | CHAFSR_ISAP | CHAFSR_EMC | \
173*4882a593Smuzhiyun 				 CHAFSR_EMU | CHAFSR_IVC | CHAFSR_IVU | CHAFSR_TO | \
174*4882a593Smuzhiyun 				 CHAFSR_BERR | CHAFSR_UCC | CHAFSR_UCU | CHAFSR_CPC | \
175*4882a593Smuzhiyun 				 CHAFSR_CPU | CHAFSR_WDC | CHAFSR_WDU | CHAFSR_EDC | \
176*4882a593Smuzhiyun 				 CHAFSR_EDU | CHAFSR_UE | CHAFSR_CE)
177*4882a593Smuzhiyun #define CHPAFSR_ERRORS		(CHPAFSR_DTO | CHPAFSR_DBERR | CHPAFSR_THCE | \
178*4882a593Smuzhiyun 				 CHPAFSR_TSCE | CHPAFSR_TUE | CHPAFSR_DUE | \
179*4882a593Smuzhiyun 				 CHAFSR_PERR | CHAFSR_IERR | CHAFSR_ISAP | CHAFSR_EMC | \
180*4882a593Smuzhiyun 				 CHAFSR_EMU | CHAFSR_IVC | CHAFSR_IVU | CHAFSR_TO | \
181*4882a593Smuzhiyun 				 CHAFSR_BERR | CHAFSR_UCC | CHAFSR_UCU | CHAFSR_CPC | \
182*4882a593Smuzhiyun 				 CHAFSR_CPU | CHAFSR_WDC | CHAFSR_WDU | CHAFSR_EDC | \
183*4882a593Smuzhiyun 				 CHAFSR_EDU | CHAFSR_UE | CHAFSR_CE)
184*4882a593Smuzhiyun #define JPAFSR_ERRORS		(JPAFSR_JETO | JPAFSR_SCE | JPAFSR_JEIC | \
185*4882a593Smuzhiyun 				 JPAFSR_JEIT | CHAFSR_PERR | CHAFSR_IERR | \
186*4882a593Smuzhiyun 				 CHAFSR_ISAP | JPAFSR_ETP | JPAFSR_OM | \
187*4882a593Smuzhiyun 				 JPAFSR_UMS | CHAFSR_IVU | CHAFSR_TO | \
188*4882a593Smuzhiyun 				 CHAFSR_BERR | CHAFSR_UCC | CHAFSR_UCU | \
189*4882a593Smuzhiyun 				 CHAFSR_CPC | CHAFSR_CPU | CHAFSR_WDC | \
190*4882a593Smuzhiyun 				 CHAFSR_WDU | CHAFSR_EDC | CHAFSR_EDU | \
191*4882a593Smuzhiyun 				 CHAFSR_UE | CHAFSR_CE | JPAFSR_RUE | \
192*4882a593Smuzhiyun 				 JPAFSR_RCE | JPAFSR_BP | JPAFSR_WBP | \
193*4882a593Smuzhiyun 				 JPAFSR_FRC | JPAFSR_FRU)
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun /* Active JBUS request signal when error occurred */
196*4882a593Smuzhiyun #define JPAFSR_JBREQ		(0x7UL << 24UL) /* jp */
197*4882a593Smuzhiyun #define JPAFSR_JBREQ_SHIFT	24UL
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun /* L2 cache way information */
200*4882a593Smuzhiyun #define JPAFSR_ETW		(0x3UL << 22UL) /* jp */
201*4882a593Smuzhiyun #define JPAFSR_ETW_SHIFT	22UL
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun /* System bus MTAG ECC syndrome.  This field captures the status of the
204*4882a593Smuzhiyun  * first occurrence of the highest-priority error according to the M_SYND
205*4882a593Smuzhiyun  * overwrite policy.  After the AFSR sticky bit, corresponding to the error
206*4882a593Smuzhiyun  * for which the M_SYND is reported, is cleared, the contents of the M_SYND
207*4882a593Smuzhiyun  * field will be unchanged by will be unfrozen for further error capture.
208*4882a593Smuzhiyun  */
209*4882a593Smuzhiyun #define CHAFSR_M_SYNDROME	(0xfUL << 16UL) /* ch,ch+,jp */
210*4882a593Smuzhiyun #define CHAFSR_M_SYNDROME_SHIFT	16UL
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun /* Agenid Id of the foreign device causing the UE/CE errors */
213*4882a593Smuzhiyun #define JPAFSR_AID		(0x1fUL << 9UL) /* jp */
214*4882a593Smuzhiyun #define JPAFSR_AID_SHIFT	9UL
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun /* System bus or E-cache data ECC syndrome.  This field captures the status
217*4882a593Smuzhiyun  * of the first occurrence of the highest-priority error according to the
218*4882a593Smuzhiyun  * E_SYND overwrite policy.  After the AFSR sticky bit, corresponding to the
219*4882a593Smuzhiyun  * error for which the E_SYND is reported, is cleare, the contents of the E_SYND
220*4882a593Smuzhiyun  * field will be unchanged but will be unfrozen for further error capture.
221*4882a593Smuzhiyun  */
222*4882a593Smuzhiyun #define CHAFSR_E_SYNDROME	(0x1ffUL << 0UL) /* ch,ch+,jp */
223*4882a593Smuzhiyun #define CHAFSR_E_SYNDROME_SHIFT	0UL
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun /* The AFSR must be explicitly cleared by software, it is not cleared automatically
226*4882a593Smuzhiyun  * by a read.  Writes to bits <51:33> with bits set will clear the corresponding
227*4882a593Smuzhiyun  * bits in the AFSR.  Bits associated with disrupting traps must be cleared before
228*4882a593Smuzhiyun  * interrupts are re-enabled to prevent multiple traps for the same error.  I.e.
229*4882a593Smuzhiyun  * PSTATE.IE and AFSR bits control delivery of disrupting traps.
230*4882a593Smuzhiyun  *
231*4882a593Smuzhiyun  * Since there is only one AFAR, when multiple events have been logged by the
232*4882a593Smuzhiyun  * bits in the AFSR, at most one of these events will have its status captured
233*4882a593Smuzhiyun  * in the AFAR.  The highest priority of those event bits will get AFAR logging.
234*4882a593Smuzhiyun  * The AFAR will be unlocked and available to capture the address of another event
235*4882a593Smuzhiyun  * as soon as the one bit in AFSR that corresponds to the event logged in AFAR is
236*4882a593Smuzhiyun  * cleared.  For example, if AFSR.CE is detected, then AFSR.UE (which overwrites
237*4882a593Smuzhiyun  * the AFAR), and AFSR.UE is cleared by not AFSR.CE, then the AFAR will be unlocked
238*4882a593Smuzhiyun  * and ready for another event, even though AFSR.CE is still set.  The same rules
239*4882a593Smuzhiyun  * also apply to the M_SYNDROME and E_SYNDROME fields of the AFSR.
240*4882a593Smuzhiyun  */
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun #endif /* _SPARC64_CHAFSR_H */
243