xref: /OK3568_Linux_fs/kernel/arch/sh/math-emu/math.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * arch/sh/math-emu/math.c
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2006 Takashi YOSHII <takasi-y@ops.dti.ne.jp>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * This file is subject to the terms and conditions of the GNU General Public
7*4882a593Smuzhiyun  * License.  See the file "COPYING" in the main directory of this archive
8*4882a593Smuzhiyun  * for more details.
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun #include <linux/kernel.h>
11*4882a593Smuzhiyun #include <linux/errno.h>
12*4882a593Smuzhiyun #include <linux/types.h>
13*4882a593Smuzhiyun #include <linux/sched/signal.h>
14*4882a593Smuzhiyun #include <linux/signal.h>
15*4882a593Smuzhiyun #include <linux/perf_event.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include <linux/uaccess.h>
18*4882a593Smuzhiyun #include <asm/processor.h>
19*4882a593Smuzhiyun #include <asm/io.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #include "sfp-util.h"
22*4882a593Smuzhiyun #include <math-emu/soft-fp.h>
23*4882a593Smuzhiyun #include <math-emu/single.h>
24*4882a593Smuzhiyun #include <math-emu/double.h>
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define	FPUL		(fregs->fpul)
27*4882a593Smuzhiyun #define FPSCR		(fregs->fpscr)
28*4882a593Smuzhiyun #define FPSCR_RM	(FPSCR&3)
29*4882a593Smuzhiyun #define FPSCR_DN	((FPSCR>>18)&1)
30*4882a593Smuzhiyun #define FPSCR_PR	((FPSCR>>19)&1)
31*4882a593Smuzhiyun #define FPSCR_SZ	((FPSCR>>20)&1)
32*4882a593Smuzhiyun #define FPSCR_FR	((FPSCR>>21)&1)
33*4882a593Smuzhiyun #define FPSCR_MASK	0x003fffffUL
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #define BANK(n)	(n^(FPSCR_FR?16:0))
36*4882a593Smuzhiyun #define FR	((unsigned long*)(fregs->fp_regs))
37*4882a593Smuzhiyun #define FR0	(FR[BANK(0)])
38*4882a593Smuzhiyun #define FRn	(FR[BANK(n)])
39*4882a593Smuzhiyun #define FRm	(FR[BANK(m)])
40*4882a593Smuzhiyun #define DR	((unsigned long long*)(fregs->fp_regs))
41*4882a593Smuzhiyun #define DRn	(DR[BANK(n)/2])
42*4882a593Smuzhiyun #define DRm	(DR[BANK(m)/2])
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #define XREG(n)	(n^16)
45*4882a593Smuzhiyun #define XFn	(FR[BANK(XREG(n))])
46*4882a593Smuzhiyun #define XFm	(FR[BANK(XREG(m))])
47*4882a593Smuzhiyun #define XDn	(DR[BANK(XREG(n))/2])
48*4882a593Smuzhiyun #define XDm	(DR[BANK(XREG(m))/2])
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun #define R0	(regs->regs[0])
51*4882a593Smuzhiyun #define Rn	(regs->regs[n])
52*4882a593Smuzhiyun #define Rm	(regs->regs[m])
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun #define WRITE(d,a)	({if(put_user(d, (typeof (d)*)a)) return -EFAULT;})
55*4882a593Smuzhiyun #define READ(d,a)	({if(get_user(d, (typeof (d)*)a)) return -EFAULT;})
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #define PACK_S(r,f)	FP_PACK_SP(&r,f)
58*4882a593Smuzhiyun #define UNPACK_S(f,r)	FP_UNPACK_SP(f,&r)
59*4882a593Smuzhiyun #define PACK_D(r,f) \
60*4882a593Smuzhiyun 	{u32 t[2]; FP_PACK_DP(t,f); ((u32*)&r)[0]=t[1]; ((u32*)&r)[1]=t[0];}
61*4882a593Smuzhiyun #define UNPACK_D(f,r) \
62*4882a593Smuzhiyun 	{u32 t[2]; t[0]=((u32*)&r)[1]; t[1]=((u32*)&r)[0]; FP_UNPACK_DP(f,t);}
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun // 2 args instructions.
65*4882a593Smuzhiyun #define BOTH_PRmn(op,x) \
66*4882a593Smuzhiyun 	FP_DECL_EX; if(FPSCR_PR) op(D,x,DRm,DRn); else op(S,x,FRm,FRn);
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun #define CMP_X(SZ,R,M,N) do{ \
69*4882a593Smuzhiyun 	FP_DECL_##SZ(Fm); FP_DECL_##SZ(Fn); \
70*4882a593Smuzhiyun 	UNPACK_##SZ(Fm, M); UNPACK_##SZ(Fn, N); \
71*4882a593Smuzhiyun 	FP_CMP_##SZ(R, Fn, Fm, 2); }while(0)
72*4882a593Smuzhiyun #define EQ_X(SZ,R,M,N) do{ \
73*4882a593Smuzhiyun 	FP_DECL_##SZ(Fm); FP_DECL_##SZ(Fn); \
74*4882a593Smuzhiyun 	UNPACK_##SZ(Fm, M); UNPACK_##SZ(Fn, N); \
75*4882a593Smuzhiyun 	FP_CMP_EQ_##SZ(R, Fn, Fm); }while(0)
76*4882a593Smuzhiyun #define CMP(OP) ({ int r; BOTH_PRmn(OP##_X,r); r; })
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun static int
fcmp_gt(struct sh_fpu_soft_struct * fregs,struct pt_regs * regs,int m,int n)79*4882a593Smuzhiyun fcmp_gt(struct sh_fpu_soft_struct *fregs, struct pt_regs *regs, int m, int n)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun 	if (CMP(CMP) > 0)
82*4882a593Smuzhiyun 		regs->sr |= 1;
83*4882a593Smuzhiyun 	else
84*4882a593Smuzhiyun 		regs->sr &= ~1;
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	return 0;
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun static int
fcmp_eq(struct sh_fpu_soft_struct * fregs,struct pt_regs * regs,int m,int n)90*4882a593Smuzhiyun fcmp_eq(struct sh_fpu_soft_struct *fregs, struct pt_regs *regs, int m, int n)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun 	if (CMP(CMP /*EQ*/) == 0)
93*4882a593Smuzhiyun 		regs->sr |= 1;
94*4882a593Smuzhiyun 	else
95*4882a593Smuzhiyun 		regs->sr &= ~1;
96*4882a593Smuzhiyun 	return 0;
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun #define ARITH_X(SZ,OP,M,N) do{ \
100*4882a593Smuzhiyun 	FP_DECL_##SZ(Fm); FP_DECL_##SZ(Fn); FP_DECL_##SZ(Fr); \
101*4882a593Smuzhiyun 	UNPACK_##SZ(Fm, M); UNPACK_##SZ(Fn, N); \
102*4882a593Smuzhiyun 	FP_##OP##_##SZ(Fr, Fn, Fm); \
103*4882a593Smuzhiyun 	PACK_##SZ(N, Fr); }while(0)
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun static int
fadd(struct sh_fpu_soft_struct * fregs,struct pt_regs * regs,int m,int n)106*4882a593Smuzhiyun fadd(struct sh_fpu_soft_struct *fregs, struct pt_regs *regs, int m, int n)
107*4882a593Smuzhiyun {
108*4882a593Smuzhiyun 	BOTH_PRmn(ARITH_X, ADD);
109*4882a593Smuzhiyun 	return 0;
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun static int
fsub(struct sh_fpu_soft_struct * fregs,struct pt_regs * regs,int m,int n)113*4882a593Smuzhiyun fsub(struct sh_fpu_soft_struct *fregs, struct pt_regs *regs, int m, int n)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun 	BOTH_PRmn(ARITH_X, SUB);
116*4882a593Smuzhiyun 	return 0;
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun static int
fmul(struct sh_fpu_soft_struct * fregs,struct pt_regs * regs,int m,int n)120*4882a593Smuzhiyun fmul(struct sh_fpu_soft_struct *fregs, struct pt_regs *regs, int m, int n)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun 	BOTH_PRmn(ARITH_X, MUL);
123*4882a593Smuzhiyun 	return 0;
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun static int
fdiv(struct sh_fpu_soft_struct * fregs,struct pt_regs * regs,int m,int n)127*4882a593Smuzhiyun fdiv(struct sh_fpu_soft_struct *fregs, struct pt_regs *regs, int m, int n)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun 	BOTH_PRmn(ARITH_X, DIV);
130*4882a593Smuzhiyun 	return 0;
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun static int
fmac(struct sh_fpu_soft_struct * fregs,struct pt_regs * regs,int m,int n)134*4882a593Smuzhiyun fmac(struct sh_fpu_soft_struct *fregs, struct pt_regs *regs, int m, int n)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun 	FP_DECL_EX;
137*4882a593Smuzhiyun 	FP_DECL_S(Fr);
138*4882a593Smuzhiyun 	FP_DECL_S(Ft);
139*4882a593Smuzhiyun 	FP_DECL_S(F0);
140*4882a593Smuzhiyun 	FP_DECL_S(Fm);
141*4882a593Smuzhiyun 	FP_DECL_S(Fn);
142*4882a593Smuzhiyun 	UNPACK_S(F0, FR0);
143*4882a593Smuzhiyun 	UNPACK_S(Fm, FRm);
144*4882a593Smuzhiyun 	UNPACK_S(Fn, FRn);
145*4882a593Smuzhiyun 	FP_MUL_S(Ft, Fm, F0);
146*4882a593Smuzhiyun 	FP_ADD_S(Fr, Fn, Ft);
147*4882a593Smuzhiyun 	PACK_S(FRn, Fr);
148*4882a593Smuzhiyun 	return 0;
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun // to process fmov's extension (odd n for DR access XD).
152*4882a593Smuzhiyun #define FMOV_EXT(x) if(x&1) x+=16-1
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun static int
fmov_idx_reg(struct sh_fpu_soft_struct * fregs,struct pt_regs * regs,int m,int n)155*4882a593Smuzhiyun fmov_idx_reg(struct sh_fpu_soft_struct *fregs, struct pt_regs *regs, int m,
156*4882a593Smuzhiyun 	     int n)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun 	if (FPSCR_SZ) {
159*4882a593Smuzhiyun 		FMOV_EXT(n);
160*4882a593Smuzhiyun 		READ(FRn, Rm + R0 + 4);
161*4882a593Smuzhiyun 		n++;
162*4882a593Smuzhiyun 		READ(FRn, Rm + R0);
163*4882a593Smuzhiyun 	} else {
164*4882a593Smuzhiyun 		READ(FRn, Rm + R0);
165*4882a593Smuzhiyun 	}
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	return 0;
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun static int
fmov_mem_reg(struct sh_fpu_soft_struct * fregs,struct pt_regs * regs,int m,int n)171*4882a593Smuzhiyun fmov_mem_reg(struct sh_fpu_soft_struct *fregs, struct pt_regs *regs, int m,
172*4882a593Smuzhiyun 	     int n)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun 	if (FPSCR_SZ) {
175*4882a593Smuzhiyun 		FMOV_EXT(n);
176*4882a593Smuzhiyun 		READ(FRn, Rm + 4);
177*4882a593Smuzhiyun 		n++;
178*4882a593Smuzhiyun 		READ(FRn, Rm);
179*4882a593Smuzhiyun 	} else {
180*4882a593Smuzhiyun 		READ(FRn, Rm);
181*4882a593Smuzhiyun 	}
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	return 0;
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun static int
fmov_inc_reg(struct sh_fpu_soft_struct * fregs,struct pt_regs * regs,int m,int n)187*4882a593Smuzhiyun fmov_inc_reg(struct sh_fpu_soft_struct *fregs, struct pt_regs *regs, int m,
188*4882a593Smuzhiyun 	     int n)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun 	if (FPSCR_SZ) {
191*4882a593Smuzhiyun 		FMOV_EXT(n);
192*4882a593Smuzhiyun 		READ(FRn, Rm + 4);
193*4882a593Smuzhiyun 		n++;
194*4882a593Smuzhiyun 		READ(FRn, Rm);
195*4882a593Smuzhiyun 		Rm += 8;
196*4882a593Smuzhiyun 	} else {
197*4882a593Smuzhiyun 		READ(FRn, Rm);
198*4882a593Smuzhiyun 		Rm += 4;
199*4882a593Smuzhiyun 	}
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	return 0;
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun static int
fmov_reg_idx(struct sh_fpu_soft_struct * fregs,struct pt_regs * regs,int m,int n)205*4882a593Smuzhiyun fmov_reg_idx(struct sh_fpu_soft_struct *fregs, struct pt_regs *regs, int m,
206*4882a593Smuzhiyun 	     int n)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun 	if (FPSCR_SZ) {
209*4882a593Smuzhiyun 		FMOV_EXT(m);
210*4882a593Smuzhiyun 		WRITE(FRm, Rn + R0 + 4);
211*4882a593Smuzhiyun 		m++;
212*4882a593Smuzhiyun 		WRITE(FRm, Rn + R0);
213*4882a593Smuzhiyun 	} else {
214*4882a593Smuzhiyun 		WRITE(FRm, Rn + R0);
215*4882a593Smuzhiyun 	}
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	return 0;
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun static int
fmov_reg_mem(struct sh_fpu_soft_struct * fregs,struct pt_regs * regs,int m,int n)221*4882a593Smuzhiyun fmov_reg_mem(struct sh_fpu_soft_struct *fregs, struct pt_regs *regs, int m,
222*4882a593Smuzhiyun 	     int n)
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun 	if (FPSCR_SZ) {
225*4882a593Smuzhiyun 		FMOV_EXT(m);
226*4882a593Smuzhiyun 		WRITE(FRm, Rn + 4);
227*4882a593Smuzhiyun 		m++;
228*4882a593Smuzhiyun 		WRITE(FRm, Rn);
229*4882a593Smuzhiyun 	} else {
230*4882a593Smuzhiyun 		WRITE(FRm, Rn);
231*4882a593Smuzhiyun 	}
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	return 0;
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun static int
fmov_reg_dec(struct sh_fpu_soft_struct * fregs,struct pt_regs * regs,int m,int n)237*4882a593Smuzhiyun fmov_reg_dec(struct sh_fpu_soft_struct *fregs, struct pt_regs *regs, int m,
238*4882a593Smuzhiyun 	     int n)
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun 	if (FPSCR_SZ) {
241*4882a593Smuzhiyun 		FMOV_EXT(m);
242*4882a593Smuzhiyun 		Rn -= 8;
243*4882a593Smuzhiyun 		WRITE(FRm, Rn + 4);
244*4882a593Smuzhiyun 		m++;
245*4882a593Smuzhiyun 		WRITE(FRm, Rn);
246*4882a593Smuzhiyun 	} else {
247*4882a593Smuzhiyun 		Rn -= 4;
248*4882a593Smuzhiyun 		WRITE(FRm, Rn);
249*4882a593Smuzhiyun 	}
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	return 0;
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun static int
fmov_reg_reg(struct sh_fpu_soft_struct * fregs,struct pt_regs * regs,int m,int n)255*4882a593Smuzhiyun fmov_reg_reg(struct sh_fpu_soft_struct *fregs, struct pt_regs *regs, int m,
256*4882a593Smuzhiyun 	     int n)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun 	if (FPSCR_SZ) {
259*4882a593Smuzhiyun 		FMOV_EXT(m);
260*4882a593Smuzhiyun 		FMOV_EXT(n);
261*4882a593Smuzhiyun 		DRn = DRm;
262*4882a593Smuzhiyun 	} else {
263*4882a593Smuzhiyun 		FRn = FRm;
264*4882a593Smuzhiyun 	}
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	return 0;
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun static int
fnop_mn(struct sh_fpu_soft_struct * fregs,struct pt_regs * regs,int m,int n)270*4882a593Smuzhiyun fnop_mn(struct sh_fpu_soft_struct *fregs, struct pt_regs *regs, int m, int n)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun 	return -EINVAL;
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun // 1 arg instructions.
276*4882a593Smuzhiyun #define NOTYETn(i) static int i(struct sh_fpu_soft_struct *fregs, int n) \
277*4882a593Smuzhiyun 	{ printk( #i " not yet done.\n"); return 0; }
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun NOTYETn(ftrv)
NOTYETn(fsqrt)280*4882a593Smuzhiyun NOTYETn(fsqrt)
281*4882a593Smuzhiyun NOTYETn(fipr)
282*4882a593Smuzhiyun NOTYETn(fsca)
283*4882a593Smuzhiyun NOTYETn(fsrra)
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun #define EMU_FLOAT_X(SZ,N) do { \
286*4882a593Smuzhiyun 	FP_DECL_##SZ(Fn); \
287*4882a593Smuzhiyun 	FP_FROM_INT_##SZ(Fn, FPUL, 32, int); \
288*4882a593Smuzhiyun 	PACK_##SZ(N, Fn); }while(0)
289*4882a593Smuzhiyun static int ffloat(struct sh_fpu_soft_struct *fregs, int n)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun 	FP_DECL_EX;
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	if (FPSCR_PR)
294*4882a593Smuzhiyun 		EMU_FLOAT_X(D, DRn);
295*4882a593Smuzhiyun 	else
296*4882a593Smuzhiyun 		EMU_FLOAT_X(S, FRn);
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	return 0;
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun #define EMU_FTRC_X(SZ,N) do { \
302*4882a593Smuzhiyun 	FP_DECL_##SZ(Fn); \
303*4882a593Smuzhiyun 	UNPACK_##SZ(Fn, N); \
304*4882a593Smuzhiyun 	FP_TO_INT_##SZ(FPUL, Fn, 32, 1); }while(0)
ftrc(struct sh_fpu_soft_struct * fregs,int n)305*4882a593Smuzhiyun static int ftrc(struct sh_fpu_soft_struct *fregs, int n)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun 	FP_DECL_EX;
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	if (FPSCR_PR)
310*4882a593Smuzhiyun 		EMU_FTRC_X(D, DRn);
311*4882a593Smuzhiyun 	else
312*4882a593Smuzhiyun 		EMU_FTRC_X(S, FRn);
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	return 0;
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun 
fcnvsd(struct sh_fpu_soft_struct * fregs,int n)317*4882a593Smuzhiyun static int fcnvsd(struct sh_fpu_soft_struct *fregs, int n)
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun 	FP_DECL_EX;
320*4882a593Smuzhiyun 	FP_DECL_S(Fn);
321*4882a593Smuzhiyun 	FP_DECL_D(Fr);
322*4882a593Smuzhiyun 	UNPACK_S(Fn, FPUL);
323*4882a593Smuzhiyun 	FP_CONV(D, S, 2, 1, Fr, Fn);
324*4882a593Smuzhiyun 	PACK_D(DRn, Fr);
325*4882a593Smuzhiyun 	return 0;
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun 
fcnvds(struct sh_fpu_soft_struct * fregs,int n)328*4882a593Smuzhiyun static int fcnvds(struct sh_fpu_soft_struct *fregs, int n)
329*4882a593Smuzhiyun {
330*4882a593Smuzhiyun 	FP_DECL_EX;
331*4882a593Smuzhiyun 	FP_DECL_D(Fn);
332*4882a593Smuzhiyun 	FP_DECL_S(Fr);
333*4882a593Smuzhiyun 	UNPACK_D(Fn, DRn);
334*4882a593Smuzhiyun 	FP_CONV(S, D, 1, 2, Fr, Fn);
335*4882a593Smuzhiyun 	PACK_S(FPUL, Fr);
336*4882a593Smuzhiyun 	return 0;
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun 
fxchg(struct sh_fpu_soft_struct * fregs,int flag)339*4882a593Smuzhiyun static int fxchg(struct sh_fpu_soft_struct *fregs, int flag)
340*4882a593Smuzhiyun {
341*4882a593Smuzhiyun 	FPSCR ^= flag;
342*4882a593Smuzhiyun 	return 0;
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun 
fsts(struct sh_fpu_soft_struct * fregs,int n)345*4882a593Smuzhiyun static int fsts(struct sh_fpu_soft_struct *fregs, int n)
346*4882a593Smuzhiyun {
347*4882a593Smuzhiyun 	FRn = FPUL;
348*4882a593Smuzhiyun 	return 0;
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun 
flds(struct sh_fpu_soft_struct * fregs,int n)351*4882a593Smuzhiyun static int flds(struct sh_fpu_soft_struct *fregs, int n)
352*4882a593Smuzhiyun {
353*4882a593Smuzhiyun 	FPUL = FRn;
354*4882a593Smuzhiyun 	return 0;
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun 
fneg(struct sh_fpu_soft_struct * fregs,int n)357*4882a593Smuzhiyun static int fneg(struct sh_fpu_soft_struct *fregs, int n)
358*4882a593Smuzhiyun {
359*4882a593Smuzhiyun 	FRn ^= (1 << (_FP_W_TYPE_SIZE - 1));
360*4882a593Smuzhiyun 	return 0;
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun 
fabs(struct sh_fpu_soft_struct * fregs,int n)363*4882a593Smuzhiyun static int fabs(struct sh_fpu_soft_struct *fregs, int n)
364*4882a593Smuzhiyun {
365*4882a593Smuzhiyun 	FRn &= ~(1 << (_FP_W_TYPE_SIZE - 1));
366*4882a593Smuzhiyun 	return 0;
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun 
fld0(struct sh_fpu_soft_struct * fregs,int n)369*4882a593Smuzhiyun static int fld0(struct sh_fpu_soft_struct *fregs, int n)
370*4882a593Smuzhiyun {
371*4882a593Smuzhiyun 	FRn = 0;
372*4882a593Smuzhiyun 	return 0;
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun 
fld1(struct sh_fpu_soft_struct * fregs,int n)375*4882a593Smuzhiyun static int fld1(struct sh_fpu_soft_struct *fregs, int n)
376*4882a593Smuzhiyun {
377*4882a593Smuzhiyun 	FRn = (_FP_EXPBIAS_S << (_FP_FRACBITS_S - 1));
378*4882a593Smuzhiyun 	return 0;
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun 
fnop_n(struct sh_fpu_soft_struct * fregs,int n)381*4882a593Smuzhiyun static int fnop_n(struct sh_fpu_soft_struct *fregs, int n)
382*4882a593Smuzhiyun {
383*4882a593Smuzhiyun 	return -EINVAL;
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun /// Instruction decoders.
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun static int id_fxfd(struct sh_fpu_soft_struct *, int);
389*4882a593Smuzhiyun static int id_fnxd(struct sh_fpu_soft_struct *, struct pt_regs *, int, int);
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun static int (*fnxd[])(struct sh_fpu_soft_struct *, int) = {
392*4882a593Smuzhiyun 	fsts, flds, ffloat, ftrc, fneg, fabs, fsqrt, fsrra,
393*4882a593Smuzhiyun 	fld0, fld1, fcnvsd, fcnvds, fnop_n, fnop_n, fipr, id_fxfd
394*4882a593Smuzhiyun };
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun static int (*fnmx[])(struct sh_fpu_soft_struct *, struct pt_regs *, int, int) = {
397*4882a593Smuzhiyun 	fadd, fsub, fmul, fdiv, fcmp_eq, fcmp_gt, fmov_idx_reg, fmov_reg_idx,
398*4882a593Smuzhiyun 	fmov_mem_reg, fmov_inc_reg, fmov_reg_mem, fmov_reg_dec,
399*4882a593Smuzhiyun 	fmov_reg_reg, id_fnxd, fmac, fnop_mn};
400*4882a593Smuzhiyun 
id_fxfd(struct sh_fpu_soft_struct * fregs,int x)401*4882a593Smuzhiyun static int id_fxfd(struct sh_fpu_soft_struct *fregs, int x)
402*4882a593Smuzhiyun {
403*4882a593Smuzhiyun 	const int flag[] = { FPSCR_SZ, FPSCR_PR, FPSCR_FR, 0 };
404*4882a593Smuzhiyun 	switch (x & 3) {
405*4882a593Smuzhiyun 	case 3:
406*4882a593Smuzhiyun 		fxchg(fregs, flag[x >> 2]);
407*4882a593Smuzhiyun 		break;
408*4882a593Smuzhiyun 	case 1:
409*4882a593Smuzhiyun 		ftrv(fregs, x - 1);
410*4882a593Smuzhiyun 		break;
411*4882a593Smuzhiyun 	default:
412*4882a593Smuzhiyun 		fsca(fregs, x);
413*4882a593Smuzhiyun 	}
414*4882a593Smuzhiyun 	return 0;
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun static int
id_fnxd(struct sh_fpu_soft_struct * fregs,struct pt_regs * regs,int x,int n)418*4882a593Smuzhiyun id_fnxd(struct sh_fpu_soft_struct *fregs, struct pt_regs *regs, int x, int n)
419*4882a593Smuzhiyun {
420*4882a593Smuzhiyun 	return (fnxd[x])(fregs, n);
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun static int
id_fnmx(struct sh_fpu_soft_struct * fregs,struct pt_regs * regs,u16 code)424*4882a593Smuzhiyun id_fnmx(struct sh_fpu_soft_struct *fregs, struct pt_regs *regs, u16 code)
425*4882a593Smuzhiyun {
426*4882a593Smuzhiyun 	int n = (code >> 8) & 0xf, m = (code >> 4) & 0xf, x = code & 0xf;
427*4882a593Smuzhiyun 	return (fnmx[x])(fregs, regs, m, n);
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun static int
id_sys(struct sh_fpu_soft_struct * fregs,struct pt_regs * regs,u16 code)431*4882a593Smuzhiyun id_sys(struct sh_fpu_soft_struct *fregs, struct pt_regs *regs, u16 code)
432*4882a593Smuzhiyun {
433*4882a593Smuzhiyun 	int n = ((code >> 8) & 0xf);
434*4882a593Smuzhiyun 	unsigned long *reg = (code & 0x0010) ? &FPUL : &FPSCR;
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	switch (code & 0xf0ff) {
437*4882a593Smuzhiyun 	case 0x005a:
438*4882a593Smuzhiyun 	case 0x006a:
439*4882a593Smuzhiyun 		Rn = *reg;
440*4882a593Smuzhiyun 		break;
441*4882a593Smuzhiyun 	case 0x405a:
442*4882a593Smuzhiyun 	case 0x406a:
443*4882a593Smuzhiyun 		*reg = Rn;
444*4882a593Smuzhiyun 		break;
445*4882a593Smuzhiyun 	case 0x4052:
446*4882a593Smuzhiyun 	case 0x4062:
447*4882a593Smuzhiyun 		Rn -= 4;
448*4882a593Smuzhiyun 		WRITE(*reg, Rn);
449*4882a593Smuzhiyun 		break;
450*4882a593Smuzhiyun 	case 0x4056:
451*4882a593Smuzhiyun 	case 0x4066:
452*4882a593Smuzhiyun 		READ(*reg, Rn);
453*4882a593Smuzhiyun 		Rn += 4;
454*4882a593Smuzhiyun 		break;
455*4882a593Smuzhiyun 	default:
456*4882a593Smuzhiyun 		return -EINVAL;
457*4882a593Smuzhiyun 	}
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 	return 0;
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun 
fpu_emulate(u16 code,struct sh_fpu_soft_struct * fregs,struct pt_regs * regs)462*4882a593Smuzhiyun static int fpu_emulate(u16 code, struct sh_fpu_soft_struct *fregs, struct pt_regs *regs)
463*4882a593Smuzhiyun {
464*4882a593Smuzhiyun 	if ((code & 0xf000) == 0xf000)
465*4882a593Smuzhiyun 		return id_fnmx(fregs, regs, code);
466*4882a593Smuzhiyun 	else
467*4882a593Smuzhiyun 		return id_sys(fregs, regs, code);
468*4882a593Smuzhiyun }
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun /**
471*4882a593Smuzhiyun  * fpu_init - Initialize FPU registers
472*4882a593Smuzhiyun  * @fpu: Pointer to software emulated FPU registers.
473*4882a593Smuzhiyun  */
fpu_init(struct sh_fpu_soft_struct * fpu)474*4882a593Smuzhiyun static void fpu_init(struct sh_fpu_soft_struct *fpu)
475*4882a593Smuzhiyun {
476*4882a593Smuzhiyun 	int i;
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	fpu->fpscr = FPSCR_INIT;
479*4882a593Smuzhiyun 	fpu->fpul = 0;
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	for (i = 0; i < 16; i++) {
482*4882a593Smuzhiyun 		fpu->fp_regs[i] = 0;
483*4882a593Smuzhiyun 		fpu->xfp_regs[i]= 0;
484*4882a593Smuzhiyun 	}
485*4882a593Smuzhiyun }
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun /**
488*4882a593Smuzhiyun  * do_fpu_inst - Handle reserved instructions for FPU emulation
489*4882a593Smuzhiyun  * @inst: instruction code.
490*4882a593Smuzhiyun  * @regs: registers on stack.
491*4882a593Smuzhiyun  */
do_fpu_inst(unsigned short inst,struct pt_regs * regs)492*4882a593Smuzhiyun int do_fpu_inst(unsigned short inst, struct pt_regs *regs)
493*4882a593Smuzhiyun {
494*4882a593Smuzhiyun 	struct task_struct *tsk = current;
495*4882a593Smuzhiyun 	struct sh_fpu_soft_struct *fpu = &(tsk->thread.xstate->softfpu);
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 	perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS, 1, regs, 0);
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	if (!(task_thread_info(tsk)->status & TS_USEDFPU)) {
500*4882a593Smuzhiyun 		/* initialize once. */
501*4882a593Smuzhiyun 		fpu_init(fpu);
502*4882a593Smuzhiyun 		task_thread_info(tsk)->status |= TS_USEDFPU;
503*4882a593Smuzhiyun 	}
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	return fpu_emulate(inst, fpu, regs);
506*4882a593Smuzhiyun }
507