xref: /OK3568_Linux_fs/kernel/arch/sh/kernel/cpu/sh4/setup-sh7760.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * SH7760 Setup
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  *  Copyright (C) 2006  Paul Mundt
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun #include <linux/platform_device.h>
8*4882a593Smuzhiyun #include <linux/init.h>
9*4882a593Smuzhiyun #include <linux/serial.h>
10*4882a593Smuzhiyun #include <linux/sh_timer.h>
11*4882a593Smuzhiyun #include <linux/sh_intc.h>
12*4882a593Smuzhiyun #include <linux/serial_sci.h>
13*4882a593Smuzhiyun #include <linux/io.h>
14*4882a593Smuzhiyun #include <asm/platform_early.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun enum {
17*4882a593Smuzhiyun 	UNUSED = 0,
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun 	/* interrupt sources */
20*4882a593Smuzhiyun 	IRL0, IRL1, IRL2, IRL3,
21*4882a593Smuzhiyun 	HUDI, GPIOI, DMAC,
22*4882a593Smuzhiyun 	IRQ4, IRQ5, IRQ6, IRQ7,
23*4882a593Smuzhiyun 	HCAN20, HCAN21,
24*4882a593Smuzhiyun 	SSI0, SSI1,
25*4882a593Smuzhiyun 	HAC0, HAC1,
26*4882a593Smuzhiyun 	I2C0, I2C1,
27*4882a593Smuzhiyun 	USB, LCDC,
28*4882a593Smuzhiyun 	DMABRG0, DMABRG1, DMABRG2,
29*4882a593Smuzhiyun 	SCIF0_ERI, SCIF0_RXI, SCIF0_BRI, SCIF0_TXI,
30*4882a593Smuzhiyun 	SCIF1_ERI, SCIF1_RXI, SCIF1_BRI, SCIF1_TXI,
31*4882a593Smuzhiyun 	SCIF2_ERI, SCIF2_RXI, SCIF2_BRI, SCIF2_TXI,
32*4882a593Smuzhiyun 	SIM_ERI, SIM_RXI, SIM_TXI, SIM_TEI,
33*4882a593Smuzhiyun 	HSPI,
34*4882a593Smuzhiyun 	MMCIF0, MMCIF1, MMCIF2, MMCIF3,
35*4882a593Smuzhiyun 	MFI, ADC, CMT,
36*4882a593Smuzhiyun 	TMU0, TMU1, TMU2,
37*4882a593Smuzhiyun 	WDT, REF,
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun 	/* interrupt groups */
40*4882a593Smuzhiyun 	DMABRG, SCIF0, SCIF1, SCIF2, SIM, MMCIF,
41*4882a593Smuzhiyun };
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun static struct intc_vect vectors[] __initdata = {
44*4882a593Smuzhiyun 	INTC_VECT(HUDI, 0x600), INTC_VECT(GPIOI, 0x620),
45*4882a593Smuzhiyun 	INTC_VECT(DMAC, 0x640), INTC_VECT(DMAC, 0x660),
46*4882a593Smuzhiyun 	INTC_VECT(DMAC, 0x680), INTC_VECT(DMAC, 0x6a0),
47*4882a593Smuzhiyun 	INTC_VECT(DMAC, 0x780), INTC_VECT(DMAC, 0x7a0),
48*4882a593Smuzhiyun 	INTC_VECT(DMAC, 0x7c0), INTC_VECT(DMAC, 0x7e0),
49*4882a593Smuzhiyun 	INTC_VECT(DMAC, 0x6c0),
50*4882a593Smuzhiyun 	INTC_VECT(IRQ4, 0x800), INTC_VECT(IRQ5, 0x820),
51*4882a593Smuzhiyun 	INTC_VECT(IRQ6, 0x840), INTC_VECT(IRQ6, 0x860),
52*4882a593Smuzhiyun 	INTC_VECT(HCAN20, 0x900), INTC_VECT(HCAN21, 0x920),
53*4882a593Smuzhiyun 	INTC_VECT(SSI0, 0x940), INTC_VECT(SSI1, 0x960),
54*4882a593Smuzhiyun 	INTC_VECT(HAC0, 0x980), INTC_VECT(HAC1, 0x9a0),
55*4882a593Smuzhiyun 	INTC_VECT(I2C0, 0x9c0), INTC_VECT(I2C1, 0x9e0),
56*4882a593Smuzhiyun 	INTC_VECT(USB, 0xa00), INTC_VECT(LCDC, 0xa20),
57*4882a593Smuzhiyun 	INTC_VECT(DMABRG0, 0xa80), INTC_VECT(DMABRG1, 0xaa0),
58*4882a593Smuzhiyun 	INTC_VECT(DMABRG2, 0xac0),
59*4882a593Smuzhiyun 	INTC_VECT(SCIF0_ERI, 0x880), INTC_VECT(SCIF0_RXI, 0x8a0),
60*4882a593Smuzhiyun 	INTC_VECT(SCIF0_BRI, 0x8c0), INTC_VECT(SCIF0_TXI, 0x8e0),
61*4882a593Smuzhiyun 	INTC_VECT(SCIF1_ERI, 0xb00), INTC_VECT(SCIF1_RXI, 0xb20),
62*4882a593Smuzhiyun 	INTC_VECT(SCIF1_BRI, 0xb40), INTC_VECT(SCIF1_TXI, 0xb60),
63*4882a593Smuzhiyun 	INTC_VECT(SCIF2_ERI, 0xb80), INTC_VECT(SCIF2_RXI, 0xba0),
64*4882a593Smuzhiyun 	INTC_VECT(SCIF2_BRI, 0xbc0), INTC_VECT(SCIF2_TXI, 0xbe0),
65*4882a593Smuzhiyun 	INTC_VECT(SIM_ERI, 0xc00), INTC_VECT(SIM_RXI, 0xc20),
66*4882a593Smuzhiyun 	INTC_VECT(SIM_TXI, 0xc40), INTC_VECT(SIM_TEI, 0xc60),
67*4882a593Smuzhiyun 	INTC_VECT(HSPI, 0xc80),
68*4882a593Smuzhiyun 	INTC_VECT(MMCIF0, 0xd00), INTC_VECT(MMCIF1, 0xd20),
69*4882a593Smuzhiyun 	INTC_VECT(MMCIF2, 0xd40), INTC_VECT(MMCIF3, 0xd60),
70*4882a593Smuzhiyun 	INTC_VECT(MFI, 0xe80), /* 0xf80 according to data sheet */
71*4882a593Smuzhiyun 	INTC_VECT(ADC, 0xf80), INTC_VECT(CMT, 0xfa0),
72*4882a593Smuzhiyun 	INTC_VECT(TMU0, 0x400), INTC_VECT(TMU1, 0x420),
73*4882a593Smuzhiyun 	INTC_VECT(TMU2, 0x440), INTC_VECT(TMU2, 0x460),
74*4882a593Smuzhiyun 	INTC_VECT(WDT, 0x560),
75*4882a593Smuzhiyun 	INTC_VECT(REF, 0x580), INTC_VECT(REF, 0x5a0),
76*4882a593Smuzhiyun };
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun static struct intc_group groups[] __initdata = {
79*4882a593Smuzhiyun 	INTC_GROUP(DMABRG, DMABRG0, DMABRG1, DMABRG2),
80*4882a593Smuzhiyun 	INTC_GROUP(SCIF0, SCIF0_ERI, SCIF0_RXI, SCIF0_BRI, SCIF0_TXI),
81*4882a593Smuzhiyun 	INTC_GROUP(SCIF1, SCIF1_ERI, SCIF1_RXI, SCIF1_BRI, SCIF1_TXI),
82*4882a593Smuzhiyun 	INTC_GROUP(SCIF2, SCIF2_ERI, SCIF2_RXI, SCIF2_BRI, SCIF2_TXI),
83*4882a593Smuzhiyun 	INTC_GROUP(SIM, SIM_ERI, SIM_RXI, SIM_TXI, SIM_TEI),
84*4882a593Smuzhiyun 	INTC_GROUP(MMCIF, MMCIF0, MMCIF1, MMCIF2, MMCIF3),
85*4882a593Smuzhiyun };
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun static struct intc_mask_reg mask_registers[] __initdata = {
88*4882a593Smuzhiyun 	{ 0xfe080040, 0xfe080060, 32, /* INTMSK00 / INTMSKCLR00 */
89*4882a593Smuzhiyun 	  { IRQ4, IRQ5, IRQ6, IRQ7, 0, 0, HCAN20, HCAN21,
90*4882a593Smuzhiyun 	    SSI0, SSI1, HAC0, HAC1, I2C0, I2C1, USB, LCDC,
91*4882a593Smuzhiyun 	    0, DMABRG0, DMABRG1, DMABRG2,
92*4882a593Smuzhiyun 	    SCIF0_ERI, SCIF0_RXI, SCIF0_BRI, SCIF0_TXI,
93*4882a593Smuzhiyun 	    SCIF1_ERI, SCIF1_RXI, SCIF1_BRI, SCIF1_TXI,
94*4882a593Smuzhiyun 	    SCIF2_ERI, SCIF2_RXI, SCIF2_BRI, SCIF2_TXI, } },
95*4882a593Smuzhiyun 	{ 0xfe080044, 0xfe080064, 32, /* INTMSK04 / INTMSKCLR04 */
96*4882a593Smuzhiyun 	  { 0, 0, 0, 0, 0, 0, 0, 0,
97*4882a593Smuzhiyun 	    SIM_ERI, SIM_RXI, SIM_TXI, SIM_TEI,
98*4882a593Smuzhiyun 	    HSPI, MMCIF0, MMCIF1, MMCIF2,
99*4882a593Smuzhiyun 	    MMCIF3, 0, 0, 0, 0, 0, 0, 0,
100*4882a593Smuzhiyun 	    0, MFI, 0, 0, 0, 0, ADC, CMT, } },
101*4882a593Smuzhiyun };
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun static struct intc_prio_reg prio_registers[] __initdata = {
104*4882a593Smuzhiyun 	{ 0xffd00004, 0, 16, 4, /* IPRA */ { TMU0, TMU1, TMU2 } },
105*4882a593Smuzhiyun 	{ 0xffd00008, 0, 16, 4, /* IPRB */ { WDT, REF, 0, 0 } },
106*4882a593Smuzhiyun 	{ 0xffd0000c, 0, 16, 4, /* IPRC */ { GPIOI, DMAC, 0, HUDI } },
107*4882a593Smuzhiyun 	{ 0xffd00010, 0, 16, 4, /* IPRD */ { IRL0, IRL1, IRL2, IRL3 } },
108*4882a593Smuzhiyun 	{ 0xfe080000, 0, 32, 4, /* INTPRI00 */ { IRQ4, IRQ5, IRQ6, IRQ7 } },
109*4882a593Smuzhiyun 	{ 0xfe080004, 0, 32, 4, /* INTPRI04 */ { HCAN20, HCAN21, SSI0, SSI1,
110*4882a593Smuzhiyun 						 HAC0, HAC1, I2C0, I2C1 } },
111*4882a593Smuzhiyun 	{ 0xfe080008, 0, 32, 4, /* INTPRI08 */ { USB, LCDC, DMABRG, SCIF0,
112*4882a593Smuzhiyun 						 SCIF1, SCIF2, SIM, HSPI } },
113*4882a593Smuzhiyun 	{ 0xfe08000c, 0, 32, 4, /* INTPRI0C */ { 0, 0, MMCIF, 0,
114*4882a593Smuzhiyun 						 MFI, 0, ADC, CMT } },
115*4882a593Smuzhiyun };
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun static DECLARE_INTC_DESC(intc_desc, "sh7760", vectors, groups,
118*4882a593Smuzhiyun 			 mask_registers, prio_registers, NULL);
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun static struct intc_vect vectors_irq[] __initdata = {
121*4882a593Smuzhiyun 	INTC_VECT(IRL0, 0x240), INTC_VECT(IRL1, 0x2a0),
122*4882a593Smuzhiyun 	INTC_VECT(IRL2, 0x300), INTC_VECT(IRL3, 0x360),
123*4882a593Smuzhiyun };
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun static DECLARE_INTC_DESC(intc_desc_irq, "sh7760-irq", vectors_irq, groups,
126*4882a593Smuzhiyun 			 mask_registers, prio_registers, NULL);
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun static struct plat_sci_port scif0_platform_data = {
129*4882a593Smuzhiyun 	.scscr		= SCSCR_REIE,
130*4882a593Smuzhiyun 	.type		= PORT_SCIF,
131*4882a593Smuzhiyun 	.regtype	= SCIx_SH4_SCIF_FIFODATA_REGTYPE,
132*4882a593Smuzhiyun };
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun static struct resource scif0_resources[] = {
135*4882a593Smuzhiyun 	DEFINE_RES_MEM(0xfe600000, 0x100),
136*4882a593Smuzhiyun 	DEFINE_RES_IRQ(evt2irq(0x880)),
137*4882a593Smuzhiyun 	DEFINE_RES_IRQ(evt2irq(0x8a0)),
138*4882a593Smuzhiyun 	DEFINE_RES_IRQ(evt2irq(0x8e0)),
139*4882a593Smuzhiyun 	DEFINE_RES_IRQ(evt2irq(0x8c0)),
140*4882a593Smuzhiyun };
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun static struct platform_device scif0_device = {
143*4882a593Smuzhiyun 	.name		= "sh-sci",
144*4882a593Smuzhiyun 	.id		= 0,
145*4882a593Smuzhiyun 	.resource	= scif0_resources,
146*4882a593Smuzhiyun 	.num_resources	= ARRAY_SIZE(scif0_resources),
147*4882a593Smuzhiyun 	.dev		= {
148*4882a593Smuzhiyun 		.platform_data	= &scif0_platform_data,
149*4882a593Smuzhiyun 	},
150*4882a593Smuzhiyun };
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun static struct plat_sci_port scif1_platform_data = {
153*4882a593Smuzhiyun 	.type		= PORT_SCIF,
154*4882a593Smuzhiyun 	.scscr		= SCSCR_REIE,
155*4882a593Smuzhiyun 	.regtype	= SCIx_SH4_SCIF_FIFODATA_REGTYPE,
156*4882a593Smuzhiyun };
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun static struct resource scif1_resources[] = {
159*4882a593Smuzhiyun 	DEFINE_RES_MEM(0xfe610000, 0x100),
160*4882a593Smuzhiyun 	DEFINE_RES_IRQ(evt2irq(0xb00)),
161*4882a593Smuzhiyun 	DEFINE_RES_IRQ(evt2irq(0xb20)),
162*4882a593Smuzhiyun 	DEFINE_RES_IRQ(evt2irq(0xb60)),
163*4882a593Smuzhiyun 	DEFINE_RES_IRQ(evt2irq(0xb40)),
164*4882a593Smuzhiyun };
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun static struct platform_device scif1_device = {
167*4882a593Smuzhiyun 	.name		= "sh-sci",
168*4882a593Smuzhiyun 	.id		= 1,
169*4882a593Smuzhiyun 	.resource	= scif1_resources,
170*4882a593Smuzhiyun 	.num_resources	= ARRAY_SIZE(scif1_resources),
171*4882a593Smuzhiyun 	.dev		= {
172*4882a593Smuzhiyun 		.platform_data	= &scif1_platform_data,
173*4882a593Smuzhiyun 	},
174*4882a593Smuzhiyun };
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun static struct plat_sci_port scif2_platform_data = {
177*4882a593Smuzhiyun 	.scscr		= SCSCR_REIE,
178*4882a593Smuzhiyun 	.type		= PORT_SCIF,
179*4882a593Smuzhiyun 	.regtype	= SCIx_SH4_SCIF_FIFODATA_REGTYPE,
180*4882a593Smuzhiyun };
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun static struct resource scif2_resources[] = {
183*4882a593Smuzhiyun 	DEFINE_RES_MEM(0xfe620000, 0x100),
184*4882a593Smuzhiyun 	DEFINE_RES_IRQ(evt2irq(0xb80)),
185*4882a593Smuzhiyun 	DEFINE_RES_IRQ(evt2irq(0xba0)),
186*4882a593Smuzhiyun 	DEFINE_RES_IRQ(evt2irq(0xbe0)),
187*4882a593Smuzhiyun 	DEFINE_RES_IRQ(evt2irq(0xbc0)),
188*4882a593Smuzhiyun };
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun static struct platform_device scif2_device = {
191*4882a593Smuzhiyun 	.name		= "sh-sci",
192*4882a593Smuzhiyun 	.id		= 2,
193*4882a593Smuzhiyun 	.resource	= scif2_resources,
194*4882a593Smuzhiyun 	.num_resources	= ARRAY_SIZE(scif2_resources),
195*4882a593Smuzhiyun 	.dev		= {
196*4882a593Smuzhiyun 		.platform_data	= &scif2_platform_data,
197*4882a593Smuzhiyun 	},
198*4882a593Smuzhiyun };
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun static struct plat_sci_port scif3_platform_data = {
201*4882a593Smuzhiyun 	/*
202*4882a593Smuzhiyun 	 * This is actually a SIM card module serial port, based on an SCI with
203*4882a593Smuzhiyun 	 * additional registers. The sh-sci driver doesn't support the SIM port
204*4882a593Smuzhiyun 	 * type, declare it as a SCI. Don't declare the additional registers in
205*4882a593Smuzhiyun 	 * the memory resource or the driver will compute an incorrect regshift
206*4882a593Smuzhiyun 	 * value.
207*4882a593Smuzhiyun 	 */
208*4882a593Smuzhiyun 	.type		= PORT_SCI,
209*4882a593Smuzhiyun };
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun static struct resource scif3_resources[] = {
212*4882a593Smuzhiyun 	DEFINE_RES_MEM(0xfe480000, 0x10),
213*4882a593Smuzhiyun 	DEFINE_RES_IRQ(evt2irq(0xc00)),
214*4882a593Smuzhiyun 	DEFINE_RES_IRQ(evt2irq(0xc20)),
215*4882a593Smuzhiyun 	DEFINE_RES_IRQ(evt2irq(0xc40)),
216*4882a593Smuzhiyun };
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun static struct platform_device scif3_device = {
219*4882a593Smuzhiyun 	.name		= "sh-sci",
220*4882a593Smuzhiyun 	.id		= 3,
221*4882a593Smuzhiyun 	.resource	= scif3_resources,
222*4882a593Smuzhiyun 	.num_resources	= ARRAY_SIZE(scif3_resources),
223*4882a593Smuzhiyun 	.dev		= {
224*4882a593Smuzhiyun 		.platform_data	= &scif3_platform_data,
225*4882a593Smuzhiyun 	},
226*4882a593Smuzhiyun };
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun static struct sh_timer_config tmu0_platform_data = {
229*4882a593Smuzhiyun 	.channels_mask = 7,
230*4882a593Smuzhiyun };
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun static struct resource tmu0_resources[] = {
233*4882a593Smuzhiyun 	DEFINE_RES_MEM(0xffd80000, 0x30),
234*4882a593Smuzhiyun 	DEFINE_RES_IRQ(evt2irq(0x400)),
235*4882a593Smuzhiyun 	DEFINE_RES_IRQ(evt2irq(0x420)),
236*4882a593Smuzhiyun 	DEFINE_RES_IRQ(evt2irq(0x440)),
237*4882a593Smuzhiyun };
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun static struct platform_device tmu0_device = {
240*4882a593Smuzhiyun 	.name		= "sh-tmu",
241*4882a593Smuzhiyun 	.id		= 0,
242*4882a593Smuzhiyun 	.dev = {
243*4882a593Smuzhiyun 		.platform_data	= &tmu0_platform_data,
244*4882a593Smuzhiyun 	},
245*4882a593Smuzhiyun 	.resource	= tmu0_resources,
246*4882a593Smuzhiyun 	.num_resources	= ARRAY_SIZE(tmu0_resources),
247*4882a593Smuzhiyun };
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun static struct platform_device *sh7760_devices[] __initdata = {
251*4882a593Smuzhiyun 	&scif0_device,
252*4882a593Smuzhiyun 	&scif1_device,
253*4882a593Smuzhiyun 	&scif2_device,
254*4882a593Smuzhiyun 	&scif3_device,
255*4882a593Smuzhiyun 	&tmu0_device,
256*4882a593Smuzhiyun };
257*4882a593Smuzhiyun 
sh7760_devices_setup(void)258*4882a593Smuzhiyun static int __init sh7760_devices_setup(void)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun 	return platform_add_devices(sh7760_devices,
261*4882a593Smuzhiyun 				    ARRAY_SIZE(sh7760_devices));
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun arch_initcall(sh7760_devices_setup);
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun static struct platform_device *sh7760_early_devices[] __initdata = {
266*4882a593Smuzhiyun 	&scif0_device,
267*4882a593Smuzhiyun 	&scif1_device,
268*4882a593Smuzhiyun 	&scif2_device,
269*4882a593Smuzhiyun 	&scif3_device,
270*4882a593Smuzhiyun 	&tmu0_device,
271*4882a593Smuzhiyun };
272*4882a593Smuzhiyun 
plat_early_device_setup(void)273*4882a593Smuzhiyun void __init plat_early_device_setup(void)
274*4882a593Smuzhiyun {
275*4882a593Smuzhiyun 	sh_early_platform_add_devices(sh7760_early_devices,
276*4882a593Smuzhiyun 				   ARRAY_SIZE(sh7760_early_devices));
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun #define INTC_ICR	0xffd00000UL
280*4882a593Smuzhiyun #define INTC_ICR_IRLM	(1 << 7)
281*4882a593Smuzhiyun 
plat_irq_setup_pins(int mode)282*4882a593Smuzhiyun void __init plat_irq_setup_pins(int mode)
283*4882a593Smuzhiyun {
284*4882a593Smuzhiyun 	switch (mode) {
285*4882a593Smuzhiyun 	case IRQ_MODE_IRQ:
286*4882a593Smuzhiyun 		__raw_writew(__raw_readw(INTC_ICR) | INTC_ICR_IRLM, INTC_ICR);
287*4882a593Smuzhiyun 		register_intc_controller(&intc_desc_irq);
288*4882a593Smuzhiyun 		break;
289*4882a593Smuzhiyun 	default:
290*4882a593Smuzhiyun 		BUG();
291*4882a593Smuzhiyun 	}
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun 
plat_irq_setup(void)294*4882a593Smuzhiyun void __init plat_irq_setup(void)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun 	register_intc_controller(&intc_desc);
297*4882a593Smuzhiyun }
298