1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * SH7091/SH7750/SH7750S/SH7750R/SH7751/SH7751R Setup
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2006 Paul Mundt
6*4882a593Smuzhiyun * Copyright (C) 2006 Jamie Lenehan
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun #include <linux/platform_device.h>
9*4882a593Smuzhiyun #include <linux/init.h>
10*4882a593Smuzhiyun #include <linux/serial.h>
11*4882a593Smuzhiyun #include <linux/io.h>
12*4882a593Smuzhiyun #include <linux/sh_timer.h>
13*4882a593Smuzhiyun #include <linux/sh_intc.h>
14*4882a593Smuzhiyun #include <linux/serial_sci.h>
15*4882a593Smuzhiyun #include <generated/machtypes.h>
16*4882a593Smuzhiyun #include <asm/platform_early.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun static struct resource rtc_resources[] = {
19*4882a593Smuzhiyun [0] = {
20*4882a593Smuzhiyun .start = 0xffc80000,
21*4882a593Smuzhiyun .end = 0xffc80000 + 0x58 - 1,
22*4882a593Smuzhiyun .flags = IORESOURCE_IO,
23*4882a593Smuzhiyun },
24*4882a593Smuzhiyun [1] = {
25*4882a593Smuzhiyun /* Shared Period/Carry/Alarm IRQ */
26*4882a593Smuzhiyun .start = evt2irq(0x480),
27*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
28*4882a593Smuzhiyun },
29*4882a593Smuzhiyun };
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun static struct platform_device rtc_device = {
32*4882a593Smuzhiyun .name = "sh-rtc",
33*4882a593Smuzhiyun .id = -1,
34*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(rtc_resources),
35*4882a593Smuzhiyun .resource = rtc_resources,
36*4882a593Smuzhiyun };
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun static struct plat_sci_port sci_platform_data = {
39*4882a593Smuzhiyun .type = PORT_SCI,
40*4882a593Smuzhiyun };
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun static struct resource sci_resources[] = {
43*4882a593Smuzhiyun DEFINE_RES_MEM(0xffe00000, 0x20),
44*4882a593Smuzhiyun DEFINE_RES_IRQ(evt2irq(0x4e0)),
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun static struct platform_device sci_device = {
48*4882a593Smuzhiyun .name = "sh-sci",
49*4882a593Smuzhiyun .id = 0,
50*4882a593Smuzhiyun .resource = sci_resources,
51*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(sci_resources),
52*4882a593Smuzhiyun .dev = {
53*4882a593Smuzhiyun .platform_data = &sci_platform_data,
54*4882a593Smuzhiyun },
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun static struct plat_sci_port scif_platform_data = {
58*4882a593Smuzhiyun .scscr = SCSCR_REIE,
59*4882a593Smuzhiyun .type = PORT_SCIF,
60*4882a593Smuzhiyun };
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun static struct resource scif_resources[] = {
63*4882a593Smuzhiyun DEFINE_RES_MEM(0xffe80000, 0x100),
64*4882a593Smuzhiyun DEFINE_RES_IRQ(evt2irq(0x700)),
65*4882a593Smuzhiyun };
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun static struct platform_device scif_device = {
68*4882a593Smuzhiyun .name = "sh-sci",
69*4882a593Smuzhiyun .id = 1,
70*4882a593Smuzhiyun .resource = scif_resources,
71*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(scif_resources),
72*4882a593Smuzhiyun .dev = {
73*4882a593Smuzhiyun .platform_data = &scif_platform_data,
74*4882a593Smuzhiyun },
75*4882a593Smuzhiyun };
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun static struct sh_timer_config tmu0_platform_data = {
78*4882a593Smuzhiyun .channels_mask = 7,
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun static struct resource tmu0_resources[] = {
82*4882a593Smuzhiyun DEFINE_RES_MEM(0xffd80000, 0x30),
83*4882a593Smuzhiyun DEFINE_RES_IRQ(evt2irq(0x400)),
84*4882a593Smuzhiyun DEFINE_RES_IRQ(evt2irq(0x420)),
85*4882a593Smuzhiyun DEFINE_RES_IRQ(evt2irq(0x440)),
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun static struct platform_device tmu0_device = {
89*4882a593Smuzhiyun .name = "sh-tmu",
90*4882a593Smuzhiyun .id = 0,
91*4882a593Smuzhiyun .dev = {
92*4882a593Smuzhiyun .platform_data = &tmu0_platform_data,
93*4882a593Smuzhiyun },
94*4882a593Smuzhiyun .resource = tmu0_resources,
95*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(tmu0_resources),
96*4882a593Smuzhiyun };
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun /* SH7750R, SH7751 and SH7751R all have two extra timer channels */
99*4882a593Smuzhiyun #if defined(CONFIG_CPU_SUBTYPE_SH7750R) || \
100*4882a593Smuzhiyun defined(CONFIG_CPU_SUBTYPE_SH7751) || \
101*4882a593Smuzhiyun defined(CONFIG_CPU_SUBTYPE_SH7751R)
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun static struct sh_timer_config tmu1_platform_data = {
104*4882a593Smuzhiyun .channels_mask = 3,
105*4882a593Smuzhiyun };
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun static struct resource tmu1_resources[] = {
108*4882a593Smuzhiyun DEFINE_RES_MEM(0xfe100000, 0x20),
109*4882a593Smuzhiyun DEFINE_RES_IRQ(evt2irq(0xb00)),
110*4882a593Smuzhiyun DEFINE_RES_IRQ(evt2irq(0xb80)),
111*4882a593Smuzhiyun };
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun static struct platform_device tmu1_device = {
114*4882a593Smuzhiyun .name = "sh-tmu",
115*4882a593Smuzhiyun .id = 1,
116*4882a593Smuzhiyun .dev = {
117*4882a593Smuzhiyun .platform_data = &tmu1_platform_data,
118*4882a593Smuzhiyun },
119*4882a593Smuzhiyun .resource = tmu1_resources,
120*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(tmu1_resources),
121*4882a593Smuzhiyun };
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun #endif
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun static struct platform_device *sh7750_devices[] __initdata = {
126*4882a593Smuzhiyun &rtc_device,
127*4882a593Smuzhiyun &tmu0_device,
128*4882a593Smuzhiyun #if defined(CONFIG_CPU_SUBTYPE_SH7750R) || \
129*4882a593Smuzhiyun defined(CONFIG_CPU_SUBTYPE_SH7751) || \
130*4882a593Smuzhiyun defined(CONFIG_CPU_SUBTYPE_SH7751R)
131*4882a593Smuzhiyun &tmu1_device,
132*4882a593Smuzhiyun #endif
133*4882a593Smuzhiyun };
134*4882a593Smuzhiyun
sh7750_devices_setup(void)135*4882a593Smuzhiyun static int __init sh7750_devices_setup(void)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun if (mach_is_rts7751r2d()) {
138*4882a593Smuzhiyun platform_device_register(&scif_device);
139*4882a593Smuzhiyun } else {
140*4882a593Smuzhiyun platform_device_register(&sci_device);
141*4882a593Smuzhiyun platform_device_register(&scif_device);
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun return platform_add_devices(sh7750_devices,
145*4882a593Smuzhiyun ARRAY_SIZE(sh7750_devices));
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun arch_initcall(sh7750_devices_setup);
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun static struct platform_device *sh7750_early_devices[] __initdata = {
150*4882a593Smuzhiyun &tmu0_device,
151*4882a593Smuzhiyun #if defined(CONFIG_CPU_SUBTYPE_SH7750R) || \
152*4882a593Smuzhiyun defined(CONFIG_CPU_SUBTYPE_SH7751) || \
153*4882a593Smuzhiyun defined(CONFIG_CPU_SUBTYPE_SH7751R)
154*4882a593Smuzhiyun &tmu1_device,
155*4882a593Smuzhiyun #endif
156*4882a593Smuzhiyun };
157*4882a593Smuzhiyun
plat_early_device_setup(void)158*4882a593Smuzhiyun void __init plat_early_device_setup(void)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun struct platform_device *dev[1];
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun if (mach_is_rts7751r2d()) {
163*4882a593Smuzhiyun scif_platform_data.scscr |= SCSCR_CKE1;
164*4882a593Smuzhiyun dev[0] = &scif_device;
165*4882a593Smuzhiyun sh_early_platform_add_devices(dev, 1);
166*4882a593Smuzhiyun } else {
167*4882a593Smuzhiyun dev[0] = &sci_device;
168*4882a593Smuzhiyun sh_early_platform_add_devices(dev, 1);
169*4882a593Smuzhiyun dev[0] = &scif_device;
170*4882a593Smuzhiyun sh_early_platform_add_devices(dev, 1);
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun sh_early_platform_add_devices(sh7750_early_devices,
174*4882a593Smuzhiyun ARRAY_SIZE(sh7750_early_devices));
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun enum {
178*4882a593Smuzhiyun UNUSED = 0,
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun /* interrupt sources */
181*4882a593Smuzhiyun IRL0, IRL1, IRL2, IRL3, /* only IRLM mode supported */
182*4882a593Smuzhiyun HUDI, GPIOI, DMAC,
183*4882a593Smuzhiyun PCIC0_PCISERR, PCIC1_PCIERR, PCIC1_PCIPWDWN, PCIC1_PCIPWON,
184*4882a593Smuzhiyun PCIC1_PCIDMA0, PCIC1_PCIDMA1, PCIC1_PCIDMA2, PCIC1_PCIDMA3,
185*4882a593Smuzhiyun TMU3, TMU4, TMU0, TMU1, TMU2, RTC, SCI1, SCIF, WDT, REF,
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun /* interrupt groups */
188*4882a593Smuzhiyun PCIC1,
189*4882a593Smuzhiyun };
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun static struct intc_vect vectors[] __initdata = {
192*4882a593Smuzhiyun INTC_VECT(HUDI, 0x600), INTC_VECT(GPIOI, 0x620),
193*4882a593Smuzhiyun INTC_VECT(TMU0, 0x400), INTC_VECT(TMU1, 0x420),
194*4882a593Smuzhiyun INTC_VECT(TMU2, 0x440), INTC_VECT(TMU2, 0x460),
195*4882a593Smuzhiyun INTC_VECT(RTC, 0x480), INTC_VECT(RTC, 0x4a0),
196*4882a593Smuzhiyun INTC_VECT(RTC, 0x4c0),
197*4882a593Smuzhiyun INTC_VECT(SCI1, 0x4e0), INTC_VECT(SCI1, 0x500),
198*4882a593Smuzhiyun INTC_VECT(SCI1, 0x520), INTC_VECT(SCI1, 0x540),
199*4882a593Smuzhiyun INTC_VECT(SCIF, 0x700), INTC_VECT(SCIF, 0x720),
200*4882a593Smuzhiyun INTC_VECT(SCIF, 0x740), INTC_VECT(SCIF, 0x760),
201*4882a593Smuzhiyun INTC_VECT(WDT, 0x560),
202*4882a593Smuzhiyun INTC_VECT(REF, 0x580), INTC_VECT(REF, 0x5a0),
203*4882a593Smuzhiyun };
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun static struct intc_prio_reg prio_registers[] __initdata = {
206*4882a593Smuzhiyun { 0xffd00004, 0, 16, 4, /* IPRA */ { TMU0, TMU1, TMU2, RTC } },
207*4882a593Smuzhiyun { 0xffd00008, 0, 16, 4, /* IPRB */ { WDT, REF, SCI1, 0 } },
208*4882a593Smuzhiyun { 0xffd0000c, 0, 16, 4, /* IPRC */ { GPIOI, DMAC, SCIF, HUDI } },
209*4882a593Smuzhiyun { 0xffd00010, 0, 16, 4, /* IPRD */ { IRL0, IRL1, IRL2, IRL3 } },
210*4882a593Smuzhiyun { 0xfe080000, 0, 32, 4, /* INTPRI00 */ { 0, 0, 0, 0,
211*4882a593Smuzhiyun TMU4, TMU3,
212*4882a593Smuzhiyun PCIC1, PCIC0_PCISERR } },
213*4882a593Smuzhiyun };
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun static DECLARE_INTC_DESC(intc_desc, "sh7750", vectors, NULL,
216*4882a593Smuzhiyun NULL, prio_registers, NULL);
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun /* SH7750, SH7750S, SH7751 and SH7091 all have 4-channel DMA controllers */
219*4882a593Smuzhiyun #if defined(CONFIG_CPU_SUBTYPE_SH7750) || \
220*4882a593Smuzhiyun defined(CONFIG_CPU_SUBTYPE_SH7750S) || \
221*4882a593Smuzhiyun defined(CONFIG_CPU_SUBTYPE_SH7751) || \
222*4882a593Smuzhiyun defined(CONFIG_CPU_SUBTYPE_SH7091)
223*4882a593Smuzhiyun static struct intc_vect vectors_dma4[] __initdata = {
224*4882a593Smuzhiyun INTC_VECT(DMAC, 0x640), INTC_VECT(DMAC, 0x660),
225*4882a593Smuzhiyun INTC_VECT(DMAC, 0x680), INTC_VECT(DMAC, 0x6a0),
226*4882a593Smuzhiyun INTC_VECT(DMAC, 0x6c0),
227*4882a593Smuzhiyun };
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun static DECLARE_INTC_DESC(intc_desc_dma4, "sh7750_dma4",
230*4882a593Smuzhiyun vectors_dma4, NULL,
231*4882a593Smuzhiyun NULL, prio_registers, NULL);
232*4882a593Smuzhiyun #endif
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun /* SH7750R and SH7751R both have 8-channel DMA controllers */
235*4882a593Smuzhiyun #if defined(CONFIG_CPU_SUBTYPE_SH7750R) || defined(CONFIG_CPU_SUBTYPE_SH7751R)
236*4882a593Smuzhiyun static struct intc_vect vectors_dma8[] __initdata = {
237*4882a593Smuzhiyun INTC_VECT(DMAC, 0x640), INTC_VECT(DMAC, 0x660),
238*4882a593Smuzhiyun INTC_VECT(DMAC, 0x680), INTC_VECT(DMAC, 0x6a0),
239*4882a593Smuzhiyun INTC_VECT(DMAC, 0x780), INTC_VECT(DMAC, 0x7a0),
240*4882a593Smuzhiyun INTC_VECT(DMAC, 0x7c0), INTC_VECT(DMAC, 0x7e0),
241*4882a593Smuzhiyun INTC_VECT(DMAC, 0x6c0),
242*4882a593Smuzhiyun };
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun static DECLARE_INTC_DESC(intc_desc_dma8, "sh7750_dma8",
245*4882a593Smuzhiyun vectors_dma8, NULL,
246*4882a593Smuzhiyun NULL, prio_registers, NULL);
247*4882a593Smuzhiyun #endif
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun /* SH7750R, SH7751 and SH7751R all have two extra timer channels */
250*4882a593Smuzhiyun #if defined(CONFIG_CPU_SUBTYPE_SH7750R) || \
251*4882a593Smuzhiyun defined(CONFIG_CPU_SUBTYPE_SH7751) || \
252*4882a593Smuzhiyun defined(CONFIG_CPU_SUBTYPE_SH7751R)
253*4882a593Smuzhiyun static struct intc_vect vectors_tmu34[] __initdata = {
254*4882a593Smuzhiyun INTC_VECT(TMU3, 0xb00), INTC_VECT(TMU4, 0xb80),
255*4882a593Smuzhiyun };
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun static struct intc_mask_reg mask_registers[] __initdata = {
258*4882a593Smuzhiyun { 0xfe080040, 0xfe080060, 32, /* INTMSK00 / INTMSKCLR00 */
259*4882a593Smuzhiyun { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
260*4882a593Smuzhiyun 0, 0, 0, 0, 0, 0, TMU4, TMU3,
261*4882a593Smuzhiyun PCIC1_PCIERR, PCIC1_PCIPWDWN, PCIC1_PCIPWON,
262*4882a593Smuzhiyun PCIC1_PCIDMA0, PCIC1_PCIDMA1, PCIC1_PCIDMA2,
263*4882a593Smuzhiyun PCIC1_PCIDMA3, PCIC0_PCISERR } },
264*4882a593Smuzhiyun };
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun static DECLARE_INTC_DESC(intc_desc_tmu34, "sh7750_tmu34",
267*4882a593Smuzhiyun vectors_tmu34, NULL,
268*4882a593Smuzhiyun mask_registers, prio_registers, NULL);
269*4882a593Smuzhiyun #endif
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun /* SH7750S, SH7750R, SH7751 and SH7751R all have IRLM priority registers */
272*4882a593Smuzhiyun static struct intc_vect vectors_irlm[] __initdata = {
273*4882a593Smuzhiyun INTC_VECT(IRL0, 0x240), INTC_VECT(IRL1, 0x2a0),
274*4882a593Smuzhiyun INTC_VECT(IRL2, 0x300), INTC_VECT(IRL3, 0x360),
275*4882a593Smuzhiyun };
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun static DECLARE_INTC_DESC(intc_desc_irlm, "sh7750_irlm", vectors_irlm, NULL,
278*4882a593Smuzhiyun NULL, prio_registers, NULL);
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun /* SH7751 and SH7751R both have PCI */
281*4882a593Smuzhiyun #if defined(CONFIG_CPU_SUBTYPE_SH7751) || defined(CONFIG_CPU_SUBTYPE_SH7751R)
282*4882a593Smuzhiyun static struct intc_vect vectors_pci[] __initdata = {
283*4882a593Smuzhiyun INTC_VECT(PCIC0_PCISERR, 0xa00), INTC_VECT(PCIC1_PCIERR, 0xae0),
284*4882a593Smuzhiyun INTC_VECT(PCIC1_PCIPWDWN, 0xac0), INTC_VECT(PCIC1_PCIPWON, 0xaa0),
285*4882a593Smuzhiyun INTC_VECT(PCIC1_PCIDMA0, 0xa80), INTC_VECT(PCIC1_PCIDMA1, 0xa60),
286*4882a593Smuzhiyun INTC_VECT(PCIC1_PCIDMA2, 0xa40), INTC_VECT(PCIC1_PCIDMA3, 0xa20),
287*4882a593Smuzhiyun };
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun static struct intc_group groups_pci[] __initdata = {
290*4882a593Smuzhiyun INTC_GROUP(PCIC1, PCIC1_PCIERR, PCIC1_PCIPWDWN, PCIC1_PCIPWON,
291*4882a593Smuzhiyun PCIC1_PCIDMA0, PCIC1_PCIDMA1, PCIC1_PCIDMA2, PCIC1_PCIDMA3),
292*4882a593Smuzhiyun };
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun static DECLARE_INTC_DESC(intc_desc_pci, "sh7750_pci", vectors_pci, groups_pci,
295*4882a593Smuzhiyun mask_registers, prio_registers, NULL);
296*4882a593Smuzhiyun #endif
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun #if defined(CONFIG_CPU_SUBTYPE_SH7750) || \
299*4882a593Smuzhiyun defined(CONFIG_CPU_SUBTYPE_SH7750S) || \
300*4882a593Smuzhiyun defined(CONFIG_CPU_SUBTYPE_SH7091)
plat_irq_setup(void)301*4882a593Smuzhiyun void __init plat_irq_setup(void)
302*4882a593Smuzhiyun {
303*4882a593Smuzhiyun /*
304*4882a593Smuzhiyun * same vectors for SH7750, SH7750S and SH7091 except for IRLM,
305*4882a593Smuzhiyun * see below..
306*4882a593Smuzhiyun */
307*4882a593Smuzhiyun register_intc_controller(&intc_desc);
308*4882a593Smuzhiyun register_intc_controller(&intc_desc_dma4);
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun #endif
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun #if defined(CONFIG_CPU_SUBTYPE_SH7750R)
plat_irq_setup(void)313*4882a593Smuzhiyun void __init plat_irq_setup(void)
314*4882a593Smuzhiyun {
315*4882a593Smuzhiyun register_intc_controller(&intc_desc);
316*4882a593Smuzhiyun register_intc_controller(&intc_desc_dma8);
317*4882a593Smuzhiyun register_intc_controller(&intc_desc_tmu34);
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun #endif
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun #if defined(CONFIG_CPU_SUBTYPE_SH7751)
plat_irq_setup(void)322*4882a593Smuzhiyun void __init plat_irq_setup(void)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun register_intc_controller(&intc_desc);
325*4882a593Smuzhiyun register_intc_controller(&intc_desc_dma4);
326*4882a593Smuzhiyun register_intc_controller(&intc_desc_tmu34);
327*4882a593Smuzhiyun register_intc_controller(&intc_desc_pci);
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun #endif
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun #if defined(CONFIG_CPU_SUBTYPE_SH7751R)
plat_irq_setup(void)332*4882a593Smuzhiyun void __init plat_irq_setup(void)
333*4882a593Smuzhiyun {
334*4882a593Smuzhiyun register_intc_controller(&intc_desc);
335*4882a593Smuzhiyun register_intc_controller(&intc_desc_dma8);
336*4882a593Smuzhiyun register_intc_controller(&intc_desc_tmu34);
337*4882a593Smuzhiyun register_intc_controller(&intc_desc_pci);
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun #endif
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun #define INTC_ICR 0xffd00000UL
342*4882a593Smuzhiyun #define INTC_ICR_IRLM (1<<7)
343*4882a593Smuzhiyun
plat_irq_setup_pins(int mode)344*4882a593Smuzhiyun void __init plat_irq_setup_pins(int mode)
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun #if defined(CONFIG_CPU_SUBTYPE_SH7750) || defined(CONFIG_CPU_SUBTYPE_SH7091)
347*4882a593Smuzhiyun BUG(); /* impossible to mask interrupts on SH7750 and SH7091 */
348*4882a593Smuzhiyun return;
349*4882a593Smuzhiyun #endif
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun switch (mode) {
352*4882a593Smuzhiyun case IRQ_MODE_IRQ: /* individual interrupt mode for IRL3-0 */
353*4882a593Smuzhiyun __raw_writew(__raw_readw(INTC_ICR) | INTC_ICR_IRLM, INTC_ICR);
354*4882a593Smuzhiyun register_intc_controller(&intc_desc_irlm);
355*4882a593Smuzhiyun break;
356*4882a593Smuzhiyun default:
357*4882a593Smuzhiyun BUG();
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun }
360