1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * SMP support for J2 processor
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2015-2016 Smart Energy Instruments, Inc.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/smp.h>
9*4882a593Smuzhiyun #include <linux/interrupt.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/of_address.h>
12*4882a593Smuzhiyun #include <linux/of_irq.h>
13*4882a593Smuzhiyun #include <asm/cmpxchg.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun DEFINE_PER_CPU(unsigned, j2_ipi_messages);
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun extern u32 *sh2_cpuid_addr;
18*4882a593Smuzhiyun static u32 *j2_ipi_trigger;
19*4882a593Smuzhiyun static int j2_ipi_irq;
20*4882a593Smuzhiyun
j2_ipi_interrupt_handler(int irq,void * arg)21*4882a593Smuzhiyun static irqreturn_t j2_ipi_interrupt_handler(int irq, void *arg)
22*4882a593Smuzhiyun {
23*4882a593Smuzhiyun unsigned cpu = hard_smp_processor_id();
24*4882a593Smuzhiyun volatile unsigned *pmsg = &per_cpu(j2_ipi_messages, cpu);
25*4882a593Smuzhiyun unsigned messages, i;
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun do messages = *pmsg;
28*4882a593Smuzhiyun while (cmpxchg(pmsg, messages, 0) != messages);
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun if (!messages) return IRQ_NONE;
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun for (i=0; i<SMP_MSG_NR; i++)
33*4882a593Smuzhiyun if (messages & (1U<<i))
34*4882a593Smuzhiyun smp_message_recv(i);
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun return IRQ_HANDLED;
37*4882a593Smuzhiyun }
38*4882a593Smuzhiyun
j2_smp_setup(void)39*4882a593Smuzhiyun static void j2_smp_setup(void)
40*4882a593Smuzhiyun {
41*4882a593Smuzhiyun }
42*4882a593Smuzhiyun
j2_prepare_cpus(unsigned int max_cpus)43*4882a593Smuzhiyun static void j2_prepare_cpus(unsigned int max_cpus)
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun struct device_node *np;
46*4882a593Smuzhiyun unsigned i, max = 1;
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun np = of_find_compatible_node(NULL, NULL, "jcore,ipi-controller");
49*4882a593Smuzhiyun if (!np)
50*4882a593Smuzhiyun goto out;
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun j2_ipi_irq = irq_of_parse_and_map(np, 0);
53*4882a593Smuzhiyun j2_ipi_trigger = of_iomap(np, 0);
54*4882a593Smuzhiyun if (!j2_ipi_irq || !j2_ipi_trigger)
55*4882a593Smuzhiyun goto out;
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun np = of_find_compatible_node(NULL, NULL, "jcore,cpuid-mmio");
58*4882a593Smuzhiyun if (!np)
59*4882a593Smuzhiyun goto out;
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun sh2_cpuid_addr = of_iomap(np, 0);
62*4882a593Smuzhiyun if (!sh2_cpuid_addr)
63*4882a593Smuzhiyun goto out;
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun if (request_irq(j2_ipi_irq, j2_ipi_interrupt_handler, IRQF_PERCPU,
66*4882a593Smuzhiyun "ipi", (void *)j2_ipi_interrupt_handler) != 0)
67*4882a593Smuzhiyun goto out;
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun max = max_cpus;
70*4882a593Smuzhiyun out:
71*4882a593Smuzhiyun /* Disable any cpus past max_cpus, or all secondaries if we didn't
72*4882a593Smuzhiyun * get the necessary resources to support SMP. */
73*4882a593Smuzhiyun for (i=max; i<NR_CPUS; i++) {
74*4882a593Smuzhiyun set_cpu_possible(i, false);
75*4882a593Smuzhiyun set_cpu_present(i, false);
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun
j2_start_cpu(unsigned int cpu,unsigned long entry_point)79*4882a593Smuzhiyun static void j2_start_cpu(unsigned int cpu, unsigned long entry_point)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun struct device_node *np;
82*4882a593Smuzhiyun u32 regs[2];
83*4882a593Smuzhiyun void __iomem *release, *initpc;
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun if (!cpu) return;
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun np = of_get_cpu_node(cpu, NULL);
88*4882a593Smuzhiyun if (!np) return;
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun if (of_property_read_u32_array(np, "cpu-release-addr", regs, 2)) return;
91*4882a593Smuzhiyun release = ioremap(regs[0], sizeof(u32));
92*4882a593Smuzhiyun initpc = ioremap(regs[1], sizeof(u32));
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun __raw_writel(entry_point, initpc);
95*4882a593Smuzhiyun __raw_writel(1, release);
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun iounmap(initpc);
98*4882a593Smuzhiyun iounmap(release);
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun pr_info("J2 SMP: requested start of cpu %u\n", cpu);
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun
j2_smp_processor_id(void)103*4882a593Smuzhiyun static unsigned int j2_smp_processor_id(void)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun return __raw_readl(sh2_cpuid_addr);
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun
j2_send_ipi(unsigned int cpu,unsigned int message)108*4882a593Smuzhiyun static void j2_send_ipi(unsigned int cpu, unsigned int message)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun volatile unsigned *pmsg;
111*4882a593Smuzhiyun unsigned old;
112*4882a593Smuzhiyun unsigned long val;
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun /* There is only one IPI interrupt shared by all messages, so
115*4882a593Smuzhiyun * we keep a separate interrupt flag per message type in sw. */
116*4882a593Smuzhiyun pmsg = &per_cpu(j2_ipi_messages, cpu);
117*4882a593Smuzhiyun do old = *pmsg;
118*4882a593Smuzhiyun while (cmpxchg(pmsg, old, old|(1U<<message)) != old);
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun /* Generate the actual interrupt by writing to CCRn bit 28. */
121*4882a593Smuzhiyun val = __raw_readl(j2_ipi_trigger + cpu);
122*4882a593Smuzhiyun __raw_writel(val | (1U<<28), j2_ipi_trigger + cpu);
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun static struct plat_smp_ops j2_smp_ops = {
126*4882a593Smuzhiyun .smp_setup = j2_smp_setup,
127*4882a593Smuzhiyun .prepare_cpus = j2_prepare_cpus,
128*4882a593Smuzhiyun .start_cpu = j2_start_cpu,
129*4882a593Smuzhiyun .smp_processor_id = j2_smp_processor_id,
130*4882a593Smuzhiyun .send_ipi = j2_send_ipi,
131*4882a593Smuzhiyun .cpu_die = native_cpu_die,
132*4882a593Smuzhiyun .cpu_disable = native_cpu_disable,
133*4882a593Smuzhiyun .play_dead = native_play_dead,
134*4882a593Smuzhiyun };
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun CPU_METHOD_OF_DECLARE(j2_cpu_method, "jcore,spin-table", &j2_smp_ops);
137