xref: /OK3568_Linux_fs/kernel/arch/sh/include/mach-sdk7786/mach/fpga.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun #ifndef __MACH_SDK7786_FPGA_H
3*4882a593Smuzhiyun #define __MACH_SDK7786_FPGA_H
4*4882a593Smuzhiyun 
5*4882a593Smuzhiyun #include <linux/io.h>
6*4882a593Smuzhiyun #include <linux/types.h>
7*4882a593Smuzhiyun #include <linux/bitops.h>
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #define SRSTR		0x000
10*4882a593Smuzhiyun #define  SRSTR_MAGIC	0x1971	/* Fixed magical read value */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #define INTASR		0x010
13*4882a593Smuzhiyun #define INTAMR		0x020
14*4882a593Smuzhiyun #define MODSWR		0x030
15*4882a593Smuzhiyun #define INTTESTR	0x040
16*4882a593Smuzhiyun #define SYSSR		0x050
17*4882a593Smuzhiyun #define NRGPR		0x060
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #define NMISR		0x070
20*4882a593Smuzhiyun #define  NMISR_MAN_NMI	BIT(0)
21*4882a593Smuzhiyun #define  NMISR_AUX_NMI	BIT(1)
22*4882a593Smuzhiyun #define  NMISR_MASK	(NMISR_MAN_NMI | NMISR_AUX_NMI)
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define NMIMR		0x080
25*4882a593Smuzhiyun #define  NMIMR_MAN_NMIM	BIT(0)	/* Manual NMI mask */
26*4882a593Smuzhiyun #define  NMIMR_AUX_NMIM	BIT(1)	/* Auxiliary NMI mask */
27*4882a593Smuzhiyun #define  NMIMR_MASK	(NMIMR_MAN_NMIM | NMIMR_AUX_NMIM)
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define INTBSR		0x090
30*4882a593Smuzhiyun #define INTBMR		0x0a0
31*4882a593Smuzhiyun #define USRLEDR		0x0b0
32*4882a593Smuzhiyun #define MAPSWR		0x0c0
33*4882a593Smuzhiyun #define FPGAVR		0x0d0
34*4882a593Smuzhiyun #define FPGADR		0x0e0
35*4882a593Smuzhiyun #define PCBRR		0x0f0
36*4882a593Smuzhiyun #define RSR		0x100
37*4882a593Smuzhiyun #define EXTASR		0x110
38*4882a593Smuzhiyun #define SPCAR		0x120
39*4882a593Smuzhiyun #define INTMSR		0x130
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define PCIECR		0x140
42*4882a593Smuzhiyun #define  PCIECR_PCIEMUX1	BIT(15)
43*4882a593Smuzhiyun #define  PCIECR_PCIEMUX0	BIT(14)
44*4882a593Smuzhiyun #define  PCIECR_PRST4		BIT(12) /* slot 4 card present */
45*4882a593Smuzhiyun #define  PCIECR_PRST3		BIT(11) /* slot 3 card present */
46*4882a593Smuzhiyun #define  PCIECR_PRST2		BIT(10) /* slot 2 card present */
47*4882a593Smuzhiyun #define  PCIECR_PRST1		BIT(9)  /* slot 1 card present */
48*4882a593Smuzhiyun #define  PCIECR_CLKEN		BIT(4)	/* oscillator enable */
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun #define FAER		0x150
51*4882a593Smuzhiyun #define USRGPIR		0x160
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun /* 0x170 reserved */
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun #define LCLASR			0x180
56*4882a593Smuzhiyun #define  LCLASR_FRAMEN		BIT(15)
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun #define  LCLASR_FPGA_SEL_SHIFT	12
59*4882a593Smuzhiyun #define  LCLASR_NAND_SEL_SHIFT	8
60*4882a593Smuzhiyun #define  LCLASR_NORB_SEL_SHIFT	4
61*4882a593Smuzhiyun #define  LCLASR_NORA_SEL_SHIFT	0
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun #define  LCLASR_AREA_MASK	0x7
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun #define  LCLASR_FPGA_SEL_MASK	(LCLASR_AREA_MASK << LCLASR_FPGA_SEL_SHIFT)
66*4882a593Smuzhiyun #define  LCLASR_NAND_SEL_MASK	(LCLASR_AREA_MASK << LCLASR_NAND_SEL_SHIFT)
67*4882a593Smuzhiyun #define  LCLASR_NORB_SEL_MASK	(LCLASR_AREA_MASK << LCLASR_NORB_SEL_SHIFT)
68*4882a593Smuzhiyun #define  LCLASR_NORA_SEL_MASK	(LCLASR_AREA_MASK << LCLASR_NORA_SEL_SHIFT)
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun #define SBCR		0x190
71*4882a593Smuzhiyun #define  SCBR_I2CMEN	BIT(0)	/* FPGA I2C master enable */
72*4882a593Smuzhiyun #define  SCBR_I2CCEN	BIT(1)	/* CPU I2C master enable */
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun #define PWRCR		0x1a0
75*4882a593Smuzhiyun #define  PWRCR_SCISEL0	BIT(0)
76*4882a593Smuzhiyun #define  PWRCR_SCISEL1	BIT(1)
77*4882a593Smuzhiyun #define  PWRCR_SCIEN	BIT(2)	/* Serial port enable */
78*4882a593Smuzhiyun #define  PWRCR_PDWNACK	BIT(5)	/* Power down acknowledge */
79*4882a593Smuzhiyun #define  PWRCR_PDWNREQ	BIT(7)	/* Power down request */
80*4882a593Smuzhiyun #define  PWRCR_INT2	BIT(11)	/* INT2 connection to power manager */
81*4882a593Smuzhiyun #define  PWRCR_BUPINIT	BIT(13)	/* DDR backup initialize */
82*4882a593Smuzhiyun #define  PWRCR_BKPRST	BIT(15) /* Backup power reset */
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun #define SPCBR		0x1b0
85*4882a593Smuzhiyun #define SPICR		0x1c0
86*4882a593Smuzhiyun #define SPIDR		0x1d0
87*4882a593Smuzhiyun #define I2CCR		0x1e0
88*4882a593Smuzhiyun #define I2CDR		0x1f0
89*4882a593Smuzhiyun #define FPGACR		0x200
90*4882a593Smuzhiyun #define IASELR1		0x210
91*4882a593Smuzhiyun #define IASELR2		0x220
92*4882a593Smuzhiyun #define IASELR3		0x230
93*4882a593Smuzhiyun #define IASELR4		0x240
94*4882a593Smuzhiyun #define IASELR5		0x250
95*4882a593Smuzhiyun #define IASELR6		0x260
96*4882a593Smuzhiyun #define IASELR7		0x270
97*4882a593Smuzhiyun #define IASELR8		0x280
98*4882a593Smuzhiyun #define IASELR9		0x290
99*4882a593Smuzhiyun #define IASELR10	0x2a0
100*4882a593Smuzhiyun #define IASELR11	0x2b0
101*4882a593Smuzhiyun #define IASELR12	0x2c0
102*4882a593Smuzhiyun #define IASELR13	0x2d0
103*4882a593Smuzhiyun #define IASELR14	0x2e0
104*4882a593Smuzhiyun #define IASELR15	0x2f0
105*4882a593Smuzhiyun /* 0x300 reserved */
106*4882a593Smuzhiyun #define IBSELR1		0x310
107*4882a593Smuzhiyun #define IBSELR2		0x320
108*4882a593Smuzhiyun #define IBSELR3		0x330
109*4882a593Smuzhiyun #define IBSELR4		0x340
110*4882a593Smuzhiyun #define IBSELR5		0x350
111*4882a593Smuzhiyun #define IBSELR6		0x360
112*4882a593Smuzhiyun #define IBSELR7		0x370
113*4882a593Smuzhiyun #define IBSELR8		0x380
114*4882a593Smuzhiyun #define IBSELR9		0x390
115*4882a593Smuzhiyun #define IBSELR10	0x3a0
116*4882a593Smuzhiyun #define IBSELR11	0x3b0
117*4882a593Smuzhiyun #define IBSELR12	0x3c0
118*4882a593Smuzhiyun #define IBSELR13	0x3d0
119*4882a593Smuzhiyun #define IBSELR14	0x3e0
120*4882a593Smuzhiyun #define IBSELR15	0x3f0
121*4882a593Smuzhiyun #define USRACR		0x400
122*4882a593Smuzhiyun #define BEEPR		0x410
123*4882a593Smuzhiyun #define USRLCDR		0x420
124*4882a593Smuzhiyun #define SMBCR		0x430
125*4882a593Smuzhiyun #define SMBDR		0x440
126*4882a593Smuzhiyun #define USBCR		0x450
127*4882a593Smuzhiyun #define AMSR		0x460
128*4882a593Smuzhiyun #define ACCR		0x470
129*4882a593Smuzhiyun #define SDIFCR		0x480
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun /* arch/sh/boards/mach-sdk7786/fpga.c */
132*4882a593Smuzhiyun extern void __iomem *sdk7786_fpga_base;
133*4882a593Smuzhiyun extern void sdk7786_fpga_init(void);
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun /* arch/sh/boards/mach-sdk7786/nmi.c */
136*4882a593Smuzhiyun extern void sdk7786_nmi_init(void);
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun #define SDK7786_FPGA_REGADDR(reg)	(sdk7786_fpga_base + (reg))
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun /*
141*4882a593Smuzhiyun  * A convenience wrapper from register offset to internal I2C address,
142*4882a593Smuzhiyun  * when the FPGA is in I2C slave mode.
143*4882a593Smuzhiyun  */
144*4882a593Smuzhiyun #define SDK7786_FPGA_I2CADDR(reg)	((reg) >> 3)
145*4882a593Smuzhiyun 
fpga_read_reg(unsigned int reg)146*4882a593Smuzhiyun static inline u16 fpga_read_reg(unsigned int reg)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun 	return ioread16(sdk7786_fpga_base + reg);
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun 
fpga_write_reg(u16 val,unsigned int reg)151*4882a593Smuzhiyun static inline void fpga_write_reg(u16 val, unsigned int reg)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun 	iowrite16(val, sdk7786_fpga_base + reg);
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun #endif /* __MACH_SDK7786_FPGA_H */
157