xref: /OK3568_Linux_fs/kernel/arch/sh/drivers/pci/pci-sh7780.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun  *
3*4882a593Smuzhiyun  *	Low-Level PCI Support for SH7780 targets
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  *  Dustin McIntire (dustin@sensoria.com) (c) 2001
6*4882a593Smuzhiyun  *  Paul Mundt (lethal@linux-sh.org) (c) 2003
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #ifndef _PCI_SH7780_H_
10*4882a593Smuzhiyun #define _PCI_SH7780_H_
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun /* SH7780 Control Registers */
13*4882a593Smuzhiyun #define	PCIECR			0xFE000008
14*4882a593Smuzhiyun #define PCIECR_ENBL		0x01
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun /* SH7780 Specific Values */
17*4882a593Smuzhiyun #define SH7780_PCI_CONFIG_BASE	0xFD000000	/* Config space base addr */
18*4882a593Smuzhiyun #define SH7780_PCI_CONFIG_SIZE	0x01000000	/* Config space size */
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #define SH7780_PCIREG_BASE	0xFE040000	/* PCI regs base address */
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun /* SH7780 PCI Config Registers */
23*4882a593Smuzhiyun #define SH7780_PCIIR		0x114		/* PCI Interrupt Register */
24*4882a593Smuzhiyun #define SH7780_PCIIMR		0x118		/* PCI Interrupt Mask Register */
25*4882a593Smuzhiyun #define SH7780_PCIAIR		0x11C		/* Error Address Register */
26*4882a593Smuzhiyun #define SH7780_PCICIR		0x120		/* Error Command/Data Register */
27*4882a593Smuzhiyun #define SH7780_PCIAINT		0x130		/* Arbiter Interrupt Register */
28*4882a593Smuzhiyun #define SH7780_PCIAINTM		0x134		/* Arbiter Int. Mask Register */
29*4882a593Smuzhiyun #define SH7780_PCIBMIR		0x138		/* Error Bus Master Register */
30*4882a593Smuzhiyun #define SH7780_PCIPAR		0x1C0		/* PIO Address Register */
31*4882a593Smuzhiyun #define SH7780_PCIPINT		0x1CC		/* Power Mgmnt Int. Register */
32*4882a593Smuzhiyun #define SH7780_PCIPINTM		0x1D0		/* Power Mgmnt Mask Register */
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #define SH7780_PCIMBR(x)	(0x1E0 + ((x) * 8))
35*4882a593Smuzhiyun #define SH7780_PCIMBMR(x)	(0x1E4 + ((x) * 8))
36*4882a593Smuzhiyun #define SH7780_PCIIOBR		0x1F8
37*4882a593Smuzhiyun #define SH7780_PCIIOBMR		0x1FC
38*4882a593Smuzhiyun #define SH7780_PCICSCR0		0x210		/* Cache Snoop1 Cnt. Register */
39*4882a593Smuzhiyun #define SH7780_PCICSCR1		0x214		/* Cache Snoop2 Cnt. Register */
40*4882a593Smuzhiyun #define SH7780_PCICSAR0		0x218	/* Cache Snoop1 Addr. Register */
41*4882a593Smuzhiyun #define SH7780_PCICSAR1		0x21C	/* Cache Snoop2 Addr. Register */
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun #endif /* _PCI_SH7780_H_ */
44